1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Definitions of consts/structs to drive the Freescale MSCAN. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>, 6*4882a593Smuzhiyun * Varma Electronics Oy 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __MSCAN_H__ 10*4882a593Smuzhiyun #define __MSCAN_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/clk.h> 13*4882a593Smuzhiyun #include <linux/types.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* MSCAN control register 0 (CANCTL0) bits */ 16*4882a593Smuzhiyun #define MSCAN_RXFRM 0x80 17*4882a593Smuzhiyun #define MSCAN_RXACT 0x40 18*4882a593Smuzhiyun #define MSCAN_CSWAI 0x20 19*4882a593Smuzhiyun #define MSCAN_SYNCH 0x10 20*4882a593Smuzhiyun #define MSCAN_TIME 0x08 21*4882a593Smuzhiyun #define MSCAN_WUPE 0x04 22*4882a593Smuzhiyun #define MSCAN_SLPRQ 0x02 23*4882a593Smuzhiyun #define MSCAN_INITRQ 0x01 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* MSCAN control register 1 (CANCTL1) bits */ 26*4882a593Smuzhiyun #define MSCAN_CANE 0x80 27*4882a593Smuzhiyun #define MSCAN_CLKSRC 0x40 28*4882a593Smuzhiyun #define MSCAN_LOOPB 0x20 29*4882a593Smuzhiyun #define MSCAN_LISTEN 0x10 30*4882a593Smuzhiyun #define MSCAN_BORM 0x08 31*4882a593Smuzhiyun #define MSCAN_WUPM 0x04 32*4882a593Smuzhiyun #define MSCAN_SLPAK 0x02 33*4882a593Smuzhiyun #define MSCAN_INITAK 0x01 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* Use the MPC5XXX MSCAN variant? */ 36*4882a593Smuzhiyun #ifdef CONFIG_PPC 37*4882a593Smuzhiyun #define MSCAN_FOR_MPC5XXX 38*4882a593Smuzhiyun #endif 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #ifdef MSCAN_FOR_MPC5XXX 41*4882a593Smuzhiyun #define MSCAN_CLKSRC_BUS 0 42*4882a593Smuzhiyun #define MSCAN_CLKSRC_XTAL MSCAN_CLKSRC 43*4882a593Smuzhiyun #define MSCAN_CLKSRC_IPS MSCAN_CLKSRC 44*4882a593Smuzhiyun #else 45*4882a593Smuzhiyun #define MSCAN_CLKSRC_BUS MSCAN_CLKSRC 46*4882a593Smuzhiyun #define MSCAN_CLKSRC_XTAL 0 47*4882a593Smuzhiyun #endif 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* MSCAN receiver flag register (CANRFLG) bits */ 50*4882a593Smuzhiyun #define MSCAN_WUPIF 0x80 51*4882a593Smuzhiyun #define MSCAN_CSCIF 0x40 52*4882a593Smuzhiyun #define MSCAN_RSTAT1 0x20 53*4882a593Smuzhiyun #define MSCAN_RSTAT0 0x10 54*4882a593Smuzhiyun #define MSCAN_TSTAT1 0x08 55*4882a593Smuzhiyun #define MSCAN_TSTAT0 0x04 56*4882a593Smuzhiyun #define MSCAN_OVRIF 0x02 57*4882a593Smuzhiyun #define MSCAN_RXF 0x01 58*4882a593Smuzhiyun #define MSCAN_ERR_IF (MSCAN_OVRIF | MSCAN_CSCIF) 59*4882a593Smuzhiyun #define MSCAN_RSTAT_MSK (MSCAN_RSTAT1 | MSCAN_RSTAT0) 60*4882a593Smuzhiyun #define MSCAN_TSTAT_MSK (MSCAN_TSTAT1 | MSCAN_TSTAT0) 61*4882a593Smuzhiyun #define MSCAN_STAT_MSK (MSCAN_RSTAT_MSK | MSCAN_TSTAT_MSK) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define MSCAN_STATE_BUS_OFF (MSCAN_RSTAT1 | MSCAN_RSTAT0 | \ 64*4882a593Smuzhiyun MSCAN_TSTAT1 | MSCAN_TSTAT0) 65*4882a593Smuzhiyun #define MSCAN_STATE_TX(canrflg) (((canrflg)&MSCAN_TSTAT_MSK)>>2) 66*4882a593Smuzhiyun #define MSCAN_STATE_RX(canrflg) (((canrflg)&MSCAN_RSTAT_MSK)>>4) 67*4882a593Smuzhiyun #define MSCAN_STATE_ACTIVE 0 68*4882a593Smuzhiyun #define MSCAN_STATE_WARNING 1 69*4882a593Smuzhiyun #define MSCAN_STATE_PASSIVE 2 70*4882a593Smuzhiyun #define MSCAN_STATE_BUSOFF 3 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* MSCAN receiver interrupt enable register (CANRIER) bits */ 73*4882a593Smuzhiyun #define MSCAN_WUPIE 0x80 74*4882a593Smuzhiyun #define MSCAN_CSCIE 0x40 75*4882a593Smuzhiyun #define MSCAN_RSTATE1 0x20 76*4882a593Smuzhiyun #define MSCAN_RSTATE0 0x10 77*4882a593Smuzhiyun #define MSCAN_TSTATE1 0x08 78*4882a593Smuzhiyun #define MSCAN_TSTATE0 0x04 79*4882a593Smuzhiyun #define MSCAN_OVRIE 0x02 80*4882a593Smuzhiyun #define MSCAN_RXFIE 0x01 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* MSCAN transmitter flag register (CANTFLG) bits */ 83*4882a593Smuzhiyun #define MSCAN_TXE2 0x04 84*4882a593Smuzhiyun #define MSCAN_TXE1 0x02 85*4882a593Smuzhiyun #define MSCAN_TXE0 0x01 86*4882a593Smuzhiyun #define MSCAN_TXE (MSCAN_TXE2 | MSCAN_TXE1 | MSCAN_TXE0) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* MSCAN transmitter interrupt enable register (CANTIER) bits */ 89*4882a593Smuzhiyun #define MSCAN_TXIE2 0x04 90*4882a593Smuzhiyun #define MSCAN_TXIE1 0x02 91*4882a593Smuzhiyun #define MSCAN_TXIE0 0x01 92*4882a593Smuzhiyun #define MSCAN_TXIE (MSCAN_TXIE2 | MSCAN_TXIE1 | MSCAN_TXIE0) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* MSCAN transmitter message abort request (CANTARQ) bits */ 95*4882a593Smuzhiyun #define MSCAN_ABTRQ2 0x04 96*4882a593Smuzhiyun #define MSCAN_ABTRQ1 0x02 97*4882a593Smuzhiyun #define MSCAN_ABTRQ0 0x01 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* MSCAN transmitter message abort ack (CANTAAK) bits */ 100*4882a593Smuzhiyun #define MSCAN_ABTAK2 0x04 101*4882a593Smuzhiyun #define MSCAN_ABTAK1 0x02 102*4882a593Smuzhiyun #define MSCAN_ABTAK0 0x01 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* MSCAN transmit buffer selection (CANTBSEL) bits */ 105*4882a593Smuzhiyun #define MSCAN_TX2 0x04 106*4882a593Smuzhiyun #define MSCAN_TX1 0x02 107*4882a593Smuzhiyun #define MSCAN_TX0 0x01 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* MSCAN ID acceptance control register (CANIDAC) bits */ 110*4882a593Smuzhiyun #define MSCAN_IDAM1 0x20 111*4882a593Smuzhiyun #define MSCAN_IDAM0 0x10 112*4882a593Smuzhiyun #define MSCAN_IDHIT2 0x04 113*4882a593Smuzhiyun #define MSCAN_IDHIT1 0x02 114*4882a593Smuzhiyun #define MSCAN_IDHIT0 0x01 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define MSCAN_AF_32BIT 0x00 117*4882a593Smuzhiyun #define MSCAN_AF_16BIT MSCAN_IDAM0 118*4882a593Smuzhiyun #define MSCAN_AF_8BIT MSCAN_IDAM1 119*4882a593Smuzhiyun #define MSCAN_AF_CLOSED (MSCAN_IDAM0|MSCAN_IDAM1) 120*4882a593Smuzhiyun #define MSCAN_AF_MASK (~(MSCAN_IDAM0|MSCAN_IDAM1)) 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* MSCAN Miscellaneous Register (CANMISC) bits */ 123*4882a593Smuzhiyun #define MSCAN_BOHOLD 0x01 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* MSCAN Identifier Register (IDR) bits */ 126*4882a593Smuzhiyun #define MSCAN_SFF_RTR_SHIFT 4 127*4882a593Smuzhiyun #define MSCAN_EFF_RTR_SHIFT 0 128*4882a593Smuzhiyun #define MSCAN_EFF_FLAGS 0x18 /* IDE + SRR */ 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #ifdef MSCAN_FOR_MPC5XXX 131*4882a593Smuzhiyun #define _MSCAN_RESERVED_(n, num) u8 _res##n[num] 132*4882a593Smuzhiyun #define _MSCAN_RESERVED_DSR_SIZE 2 133*4882a593Smuzhiyun #else 134*4882a593Smuzhiyun #define _MSCAN_RESERVED_(n, num) 135*4882a593Smuzhiyun #define _MSCAN_RESERVED_DSR_SIZE 0 136*4882a593Smuzhiyun #endif 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Structure of the hardware registers */ 139*4882a593Smuzhiyun struct mscan_regs { 140*4882a593Smuzhiyun /* (see doc S12MSCANV3/D) MPC5200 MSCAN */ 141*4882a593Smuzhiyun u8 canctl0; /* + 0x00 0x00 */ 142*4882a593Smuzhiyun u8 canctl1; /* + 0x01 0x01 */ 143*4882a593Smuzhiyun _MSCAN_RESERVED_(1, 2); /* + 0x02 */ 144*4882a593Smuzhiyun u8 canbtr0; /* + 0x04 0x02 */ 145*4882a593Smuzhiyun u8 canbtr1; /* + 0x05 0x03 */ 146*4882a593Smuzhiyun _MSCAN_RESERVED_(2, 2); /* + 0x06 */ 147*4882a593Smuzhiyun u8 canrflg; /* + 0x08 0x04 */ 148*4882a593Smuzhiyun u8 canrier; /* + 0x09 0x05 */ 149*4882a593Smuzhiyun _MSCAN_RESERVED_(3, 2); /* + 0x0a */ 150*4882a593Smuzhiyun u8 cantflg; /* + 0x0c 0x06 */ 151*4882a593Smuzhiyun u8 cantier; /* + 0x0d 0x07 */ 152*4882a593Smuzhiyun _MSCAN_RESERVED_(4, 2); /* + 0x0e */ 153*4882a593Smuzhiyun u8 cantarq; /* + 0x10 0x08 */ 154*4882a593Smuzhiyun u8 cantaak; /* + 0x11 0x09 */ 155*4882a593Smuzhiyun _MSCAN_RESERVED_(5, 2); /* + 0x12 */ 156*4882a593Smuzhiyun u8 cantbsel; /* + 0x14 0x0a */ 157*4882a593Smuzhiyun u8 canidac; /* + 0x15 0x0b */ 158*4882a593Smuzhiyun u8 reserved; /* + 0x16 0x0c */ 159*4882a593Smuzhiyun _MSCAN_RESERVED_(6, 2); /* + 0x17 */ 160*4882a593Smuzhiyun u8 canmisc; /* + 0x19 0x0d */ 161*4882a593Smuzhiyun _MSCAN_RESERVED_(7, 2); /* + 0x1a */ 162*4882a593Smuzhiyun u8 canrxerr; /* + 0x1c 0x0e */ 163*4882a593Smuzhiyun u8 cantxerr; /* + 0x1d 0x0f */ 164*4882a593Smuzhiyun _MSCAN_RESERVED_(8, 2); /* + 0x1e */ 165*4882a593Smuzhiyun u16 canidar1_0; /* + 0x20 0x10 */ 166*4882a593Smuzhiyun _MSCAN_RESERVED_(9, 2); /* + 0x22 */ 167*4882a593Smuzhiyun u16 canidar3_2; /* + 0x24 0x12 */ 168*4882a593Smuzhiyun _MSCAN_RESERVED_(10, 2); /* + 0x26 */ 169*4882a593Smuzhiyun u16 canidmr1_0; /* + 0x28 0x14 */ 170*4882a593Smuzhiyun _MSCAN_RESERVED_(11, 2); /* + 0x2a */ 171*4882a593Smuzhiyun u16 canidmr3_2; /* + 0x2c 0x16 */ 172*4882a593Smuzhiyun _MSCAN_RESERVED_(12, 2); /* + 0x2e */ 173*4882a593Smuzhiyun u16 canidar5_4; /* + 0x30 0x18 */ 174*4882a593Smuzhiyun _MSCAN_RESERVED_(13, 2); /* + 0x32 */ 175*4882a593Smuzhiyun u16 canidar7_6; /* + 0x34 0x1a */ 176*4882a593Smuzhiyun _MSCAN_RESERVED_(14, 2); /* + 0x36 */ 177*4882a593Smuzhiyun u16 canidmr5_4; /* + 0x38 0x1c */ 178*4882a593Smuzhiyun _MSCAN_RESERVED_(15, 2); /* + 0x3a */ 179*4882a593Smuzhiyun u16 canidmr7_6; /* + 0x3c 0x1e */ 180*4882a593Smuzhiyun _MSCAN_RESERVED_(16, 2); /* + 0x3e */ 181*4882a593Smuzhiyun struct { 182*4882a593Smuzhiyun u16 idr1_0; /* + 0x40 0x20 */ 183*4882a593Smuzhiyun _MSCAN_RESERVED_(17, 2); /* + 0x42 */ 184*4882a593Smuzhiyun u16 idr3_2; /* + 0x44 0x22 */ 185*4882a593Smuzhiyun _MSCAN_RESERVED_(18, 2); /* + 0x46 */ 186*4882a593Smuzhiyun u16 dsr1_0; /* + 0x48 0x24 */ 187*4882a593Smuzhiyun _MSCAN_RESERVED_(19, 2); /* + 0x4a */ 188*4882a593Smuzhiyun u16 dsr3_2; /* + 0x4c 0x26 */ 189*4882a593Smuzhiyun _MSCAN_RESERVED_(20, 2); /* + 0x4e */ 190*4882a593Smuzhiyun u16 dsr5_4; /* + 0x50 0x28 */ 191*4882a593Smuzhiyun _MSCAN_RESERVED_(21, 2); /* + 0x52 */ 192*4882a593Smuzhiyun u16 dsr7_6; /* + 0x54 0x2a */ 193*4882a593Smuzhiyun _MSCAN_RESERVED_(22, 2); /* + 0x56 */ 194*4882a593Smuzhiyun u8 dlr; /* + 0x58 0x2c */ 195*4882a593Smuzhiyun u8 reserved; /* + 0x59 0x2d */ 196*4882a593Smuzhiyun _MSCAN_RESERVED_(23, 2); /* + 0x5a */ 197*4882a593Smuzhiyun u16 time; /* + 0x5c 0x2e */ 198*4882a593Smuzhiyun } rx; 199*4882a593Smuzhiyun _MSCAN_RESERVED_(24, 2); /* + 0x5e */ 200*4882a593Smuzhiyun struct { 201*4882a593Smuzhiyun u16 idr1_0; /* + 0x60 0x30 */ 202*4882a593Smuzhiyun _MSCAN_RESERVED_(25, 2); /* + 0x62 */ 203*4882a593Smuzhiyun u16 idr3_2; /* + 0x64 0x32 */ 204*4882a593Smuzhiyun _MSCAN_RESERVED_(26, 2); /* + 0x66 */ 205*4882a593Smuzhiyun u16 dsr1_0; /* + 0x68 0x34 */ 206*4882a593Smuzhiyun _MSCAN_RESERVED_(27, 2); /* + 0x6a */ 207*4882a593Smuzhiyun u16 dsr3_2; /* + 0x6c 0x36 */ 208*4882a593Smuzhiyun _MSCAN_RESERVED_(28, 2); /* + 0x6e */ 209*4882a593Smuzhiyun u16 dsr5_4; /* + 0x70 0x38 */ 210*4882a593Smuzhiyun _MSCAN_RESERVED_(29, 2); /* + 0x72 */ 211*4882a593Smuzhiyun u16 dsr7_6; /* + 0x74 0x3a */ 212*4882a593Smuzhiyun _MSCAN_RESERVED_(30, 2); /* + 0x76 */ 213*4882a593Smuzhiyun u8 dlr; /* + 0x78 0x3c */ 214*4882a593Smuzhiyun u8 tbpr; /* + 0x79 0x3d */ 215*4882a593Smuzhiyun _MSCAN_RESERVED_(31, 2); /* + 0x7a */ 216*4882a593Smuzhiyun u16 time; /* + 0x7c 0x3e */ 217*4882a593Smuzhiyun } tx; 218*4882a593Smuzhiyun _MSCAN_RESERVED_(32, 2); /* + 0x7e */ 219*4882a593Smuzhiyun } __packed; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #undef _MSCAN_RESERVED_ 222*4882a593Smuzhiyun #define MSCAN_REGION sizeof(struct mscan) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define MSCAN_NORMAL_MODE 0 225*4882a593Smuzhiyun #define MSCAN_SLEEP_MODE MSCAN_SLPRQ 226*4882a593Smuzhiyun #define MSCAN_INIT_MODE (MSCAN_INITRQ | MSCAN_SLPRQ) 227*4882a593Smuzhiyun #define MSCAN_POWEROFF_MODE (MSCAN_CSWAI | MSCAN_SLPRQ) 228*4882a593Smuzhiyun #define MSCAN_SET_MODE_RETRIES 255 229*4882a593Smuzhiyun #define MSCAN_ECHO_SKB_MAX 3 230*4882a593Smuzhiyun #define MSCAN_RX_INTS_ENABLE (MSCAN_OVRIE | MSCAN_RXFIE | MSCAN_CSCIE | \ 231*4882a593Smuzhiyun MSCAN_RSTATE1 | MSCAN_RSTATE0 | \ 232*4882a593Smuzhiyun MSCAN_TSTATE1 | MSCAN_TSTATE0) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* MSCAN type variants */ 235*4882a593Smuzhiyun enum { 236*4882a593Smuzhiyun MSCAN_TYPE_MPC5200, 237*4882a593Smuzhiyun MSCAN_TYPE_MPC5121 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define BTR0_BRP_MASK 0x3f 241*4882a593Smuzhiyun #define BTR0_SJW_SHIFT 6 242*4882a593Smuzhiyun #define BTR0_SJW_MASK (0x3 << BTR0_SJW_SHIFT) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define BTR1_TSEG1_MASK 0xf 245*4882a593Smuzhiyun #define BTR1_TSEG2_SHIFT 4 246*4882a593Smuzhiyun #define BTR1_TSEG2_MASK (0x7 << BTR1_TSEG2_SHIFT) 247*4882a593Smuzhiyun #define BTR1_SAM_SHIFT 7 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define BTR0_SET_BRP(brp) (((brp) - 1) & BTR0_BRP_MASK) 250*4882a593Smuzhiyun #define BTR0_SET_SJW(sjw) ((((sjw) - 1) << BTR0_SJW_SHIFT) & \ 251*4882a593Smuzhiyun BTR0_SJW_MASK) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define BTR1_SET_TSEG1(tseg1) (((tseg1) - 1) & BTR1_TSEG1_MASK) 254*4882a593Smuzhiyun #define BTR1_SET_TSEG2(tseg2) ((((tseg2) - 1) << BTR1_TSEG2_SHIFT) & \ 255*4882a593Smuzhiyun BTR1_TSEG2_MASK) 256*4882a593Smuzhiyun #define BTR1_SET_SAM(sam) ((sam) ? 1 << BTR1_SAM_SHIFT : 0) 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define F_RX_PROGRESS 0 259*4882a593Smuzhiyun #define F_TX_PROGRESS 1 260*4882a593Smuzhiyun #define F_TX_WAIT_ALL 2 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define TX_QUEUE_SIZE 3 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun struct tx_queue_entry { 265*4882a593Smuzhiyun struct list_head list; 266*4882a593Smuzhiyun u8 mask; 267*4882a593Smuzhiyun u8 id; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun struct mscan_priv { 271*4882a593Smuzhiyun struct can_priv can; /* must be the first member */ 272*4882a593Smuzhiyun unsigned int type; /* MSCAN type variants */ 273*4882a593Smuzhiyun unsigned long flags; 274*4882a593Smuzhiyun void __iomem *reg_base; /* ioremap'ed address to registers */ 275*4882a593Smuzhiyun struct clk *clk_ipg; /* clock for registers */ 276*4882a593Smuzhiyun struct clk *clk_can; /* clock for bitrates */ 277*4882a593Smuzhiyun u8 shadow_statflg; 278*4882a593Smuzhiyun u8 shadow_canrier; 279*4882a593Smuzhiyun u8 cur_pri; 280*4882a593Smuzhiyun u8 prev_buf_id; 281*4882a593Smuzhiyun u8 tx_active; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun struct list_head tx_head; 284*4882a593Smuzhiyun struct tx_queue_entry tx_queue[TX_QUEUE_SIZE]; 285*4882a593Smuzhiyun struct napi_struct napi; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun struct net_device *alloc_mscandev(void); 289*4882a593Smuzhiyun int register_mscandev(struct net_device *dev, int mscan_clksrc); 290*4882a593Smuzhiyun void unregister_mscandev(struct net_device *dev); 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #endif /* __MSCAN_H__ */ 293