xref: /OK3568_Linux_fs/kernel/drivers/net/can/m_can/tcan4x5x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // SPI to CAN driver for the Texas Instruments TCAN4x5x
3*4882a593Smuzhiyun // Copyright (C) 2018-19 Texas Instruments Incorporated - http://www.ti.com/
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/regmap.h>
6*4882a593Smuzhiyun #include <linux/spi/spi.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
9*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "m_can.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define DEVICE_NAME "tcan4x5x"
14*4882a593Smuzhiyun #define TCAN4X5X_EXT_CLK_DEF 40000000
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define TCAN4X5X_DEV_ID0 0x00
17*4882a593Smuzhiyun #define TCAN4X5X_DEV_ID1 0x04
18*4882a593Smuzhiyun #define TCAN4X5X_REV 0x08
19*4882a593Smuzhiyun #define TCAN4X5X_STATUS 0x0C
20*4882a593Smuzhiyun #define TCAN4X5X_ERROR_STATUS 0x10
21*4882a593Smuzhiyun #define TCAN4X5X_CONTROL 0x14
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define TCAN4X5X_CONFIG 0x800
24*4882a593Smuzhiyun #define TCAN4X5X_TS_PRESCALE 0x804
25*4882a593Smuzhiyun #define TCAN4X5X_TEST_REG 0x808
26*4882a593Smuzhiyun #define TCAN4X5X_INT_FLAGS 0x820
27*4882a593Smuzhiyun #define TCAN4X5X_MCAN_INT_REG 0x824
28*4882a593Smuzhiyun #define TCAN4X5X_INT_EN 0x830
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Interrupt bits */
31*4882a593Smuzhiyun #define TCAN4X5X_CANBUSTERMOPEN_INT_EN BIT(30)
32*4882a593Smuzhiyun #define TCAN4X5X_CANHCANL_INT_EN BIT(29)
33*4882a593Smuzhiyun #define TCAN4X5X_CANHBAT_INT_EN BIT(28)
34*4882a593Smuzhiyun #define TCAN4X5X_CANLGND_INT_EN BIT(27)
35*4882a593Smuzhiyun #define TCAN4X5X_CANBUSOPEN_INT_EN BIT(26)
36*4882a593Smuzhiyun #define TCAN4X5X_CANBUSGND_INT_EN BIT(25)
37*4882a593Smuzhiyun #define TCAN4X5X_CANBUSBAT_INT_EN BIT(24)
38*4882a593Smuzhiyun #define TCAN4X5X_UVSUP_INT_EN BIT(22)
39*4882a593Smuzhiyun #define TCAN4X5X_UVIO_INT_EN BIT(21)
40*4882a593Smuzhiyun #define TCAN4X5X_TSD_INT_EN BIT(19)
41*4882a593Smuzhiyun #define TCAN4X5X_ECCERR_INT_EN BIT(16)
42*4882a593Smuzhiyun #define TCAN4X5X_CANINT_INT_EN BIT(15)
43*4882a593Smuzhiyun #define TCAN4X5X_LWU_INT_EN BIT(14)
44*4882a593Smuzhiyun #define TCAN4X5X_CANSLNT_INT_EN BIT(10)
45*4882a593Smuzhiyun #define TCAN4X5X_CANDOM_INT_EN BIT(8)
46*4882a593Smuzhiyun #define TCAN4X5X_CANBUS_ERR_INT_EN BIT(5)
47*4882a593Smuzhiyun #define TCAN4X5X_BUS_FAULT BIT(4)
48*4882a593Smuzhiyun #define TCAN4X5X_MCAN_INT BIT(1)
49*4882a593Smuzhiyun #define TCAN4X5X_ENABLE_TCAN_INT \
50*4882a593Smuzhiyun 	(TCAN4X5X_MCAN_INT | TCAN4X5X_BUS_FAULT | \
51*4882a593Smuzhiyun 	 TCAN4X5X_CANBUS_ERR_INT_EN | TCAN4X5X_CANINT_INT_EN)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* MCAN Interrupt bits */
54*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_ARA BIT(29)
55*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_PED BIT(28)
56*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_PEA BIT(27)
57*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_WD BIT(26)
58*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_BO BIT(25)
59*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_EW BIT(24)
60*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_EP BIT(23)
61*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_ELO BIT(22)
62*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_BEU BIT(21)
63*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_BEC BIT(20)
64*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_DRX BIT(19)
65*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TOO BIT(18)
66*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_MRAF BIT(17)
67*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TSW BIT(16)
68*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TEFL BIT(15)
69*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TEFF BIT(14)
70*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TEFW BIT(13)
71*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TEFN BIT(12)
72*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TFE BIT(11)
73*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TCF BIT(10)
74*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_TC BIT(9)
75*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_HPM BIT(8)
76*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF1L BIT(7)
77*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF1F BIT(6)
78*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF1W BIT(5)
79*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF1N BIT(4)
80*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF0L BIT(3)
81*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF0F BIT(2)
82*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF0W BIT(1)
83*4882a593Smuzhiyun #define TCAN4X5X_MCAN_IR_RF0N BIT(0)
84*4882a593Smuzhiyun #define TCAN4X5X_ENABLE_MCAN_INT \
85*4882a593Smuzhiyun 	(TCAN4X5X_MCAN_IR_TC | TCAN4X5X_MCAN_IR_RF0N | \
86*4882a593Smuzhiyun 	 TCAN4X5X_MCAN_IR_RF1N | TCAN4X5X_MCAN_IR_RF0F | \
87*4882a593Smuzhiyun 	 TCAN4X5X_MCAN_IR_RF1F)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define TCAN4X5X_MRAM_START 0x8000
90*4882a593Smuzhiyun #define TCAN4X5X_MCAN_OFFSET 0x1000
91*4882a593Smuzhiyun #define TCAN4X5X_MAX_REGISTER 0x8ffc
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TCAN4X5X_CLEAR_ALL_INT 0xffffffff
94*4882a593Smuzhiyun #define TCAN4X5X_SET_ALL_INT 0xffffffff
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define TCAN4X5X_WRITE_CMD (0x61 << 24)
97*4882a593Smuzhiyun #define TCAN4X5X_READ_CMD (0x41 << 24)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define TCAN4X5X_MODE_SEL_MASK (BIT(7) | BIT(6))
100*4882a593Smuzhiyun #define TCAN4X5X_MODE_SLEEP 0x00
101*4882a593Smuzhiyun #define TCAN4X5X_MODE_STANDBY BIT(6)
102*4882a593Smuzhiyun #define TCAN4X5X_MODE_NORMAL BIT(7)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define TCAN4X5X_DISABLE_WAKE_MSK	(BIT(31) | BIT(30))
105*4882a593Smuzhiyun #define TCAN4X5X_DISABLE_INH_MSK	BIT(9)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define TCAN4X5X_SW_RESET BIT(2)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define TCAN4X5X_MCAN_CONFIGURED BIT(5)
110*4882a593Smuzhiyun #define TCAN4X5X_WATCHDOG_EN BIT(3)
111*4882a593Smuzhiyun #define TCAN4X5X_WD_60_MS_TIMER 0
112*4882a593Smuzhiyun #define TCAN4X5X_WD_600_MS_TIMER BIT(28)
113*4882a593Smuzhiyun #define TCAN4X5X_WD_3_S_TIMER BIT(29)
114*4882a593Smuzhiyun #define TCAN4X5X_WD_6_S_TIMER (BIT(28) | BIT(29))
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct tcan4x5x_priv {
117*4882a593Smuzhiyun 	struct regmap *regmap;
118*4882a593Smuzhiyun 	struct spi_device *spi;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	struct m_can_classdev *mcan_dev;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
123*4882a593Smuzhiyun 	struct gpio_desc *device_wake_gpio;
124*4882a593Smuzhiyun 	struct gpio_desc *device_state_gpio;
125*4882a593Smuzhiyun 	struct regulator *power;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Register based ip */
128*4882a593Smuzhiyun 	int mram_start;
129*4882a593Smuzhiyun 	int reg_offset;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
tcan4x5x_check_wake(struct tcan4x5x_priv * priv)132*4882a593Smuzhiyun static void tcan4x5x_check_wake(struct tcan4x5x_priv *priv)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	int wake_state = 0;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (priv->device_state_gpio)
137*4882a593Smuzhiyun 		wake_state = gpiod_get_value(priv->device_state_gpio);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (priv->device_wake_gpio && wake_state) {
140*4882a593Smuzhiyun 		gpiod_set_value(priv->device_wake_gpio, 0);
141*4882a593Smuzhiyun 		usleep_range(5, 50);
142*4882a593Smuzhiyun 		gpiod_set_value(priv->device_wake_gpio, 1);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
tcan4x5x_reset(struct tcan4x5x_priv * priv)146*4882a593Smuzhiyun static int tcan4x5x_reset(struct tcan4x5x_priv *priv)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	int ret = 0;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (priv->reset_gpio) {
151*4882a593Smuzhiyun 		gpiod_set_value(priv->reset_gpio, 1);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		/* tpulse_width minimum 30us */
154*4882a593Smuzhiyun 		usleep_range(30, 100);
155*4882a593Smuzhiyun 		gpiod_set_value(priv->reset_gpio, 0);
156*4882a593Smuzhiyun 	} else {
157*4882a593Smuzhiyun 		ret = regmap_write(priv->regmap, TCAN4X5X_CONFIG,
158*4882a593Smuzhiyun 				   TCAN4X5X_SW_RESET);
159*4882a593Smuzhiyun 		if (ret)
160*4882a593Smuzhiyun 			return ret;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	usleep_range(700, 1000);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
regmap_spi_gather_write(void * context,const void * reg,size_t reg_len,const void * val,size_t val_len)168*4882a593Smuzhiyun static int regmap_spi_gather_write(void *context, const void *reg,
169*4882a593Smuzhiyun 				   size_t reg_len, const void *val,
170*4882a593Smuzhiyun 				   size_t val_len)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct device *dev = context;
173*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
174*4882a593Smuzhiyun 	struct spi_message m;
175*4882a593Smuzhiyun 	u32 addr;
176*4882a593Smuzhiyun 	struct spi_transfer t[2] = {
177*4882a593Smuzhiyun 		{ .tx_buf = &addr, .len = reg_len, .cs_change = 0,},
178*4882a593Smuzhiyun 		{ .tx_buf = val, .len = val_len, },
179*4882a593Smuzhiyun 	};
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	addr = TCAN4X5X_WRITE_CMD | (*((u16 *)reg) << 8) | val_len >> 2;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	spi_message_init(&m);
184*4882a593Smuzhiyun 	spi_message_add_tail(&t[0], &m);
185*4882a593Smuzhiyun 	spi_message_add_tail(&t[1], &m);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return spi_sync(spi, &m);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
tcan4x5x_regmap_write(void * context,const void * data,size_t count)190*4882a593Smuzhiyun static int tcan4x5x_regmap_write(void *context, const void *data, size_t count)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u16 *reg = (u16 *)(data);
193*4882a593Smuzhiyun 	const u32 *val = data + 4;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return regmap_spi_gather_write(context, reg, 4, val, count - 4);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
regmap_spi_async_write(void * context,const void * reg,size_t reg_len,const void * val,size_t val_len,struct regmap_async * a)198*4882a593Smuzhiyun static int regmap_spi_async_write(void *context,
199*4882a593Smuzhiyun 				  const void *reg, size_t reg_len,
200*4882a593Smuzhiyun 				  const void *val, size_t val_len,
201*4882a593Smuzhiyun 				  struct regmap_async *a)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	return -ENOTSUPP;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
regmap_spi_async_alloc(void)206*4882a593Smuzhiyun static struct regmap_async *regmap_spi_async_alloc(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return NULL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
tcan4x5x_regmap_read(void * context,const void * reg,size_t reg_size,void * val,size_t val_size)211*4882a593Smuzhiyun static int tcan4x5x_regmap_read(void *context,
212*4882a593Smuzhiyun 				const void *reg, size_t reg_size,
213*4882a593Smuzhiyun 				void *val, size_t val_size)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct device *dev = context;
216*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	u32 addr = TCAN4X5X_READ_CMD | (*((u16 *)reg) << 8) | val_size >> 2;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return spi_write_then_read(spi, &addr, reg_size, (u32 *)val, val_size);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static struct regmap_bus tcan4x5x_bus = {
224*4882a593Smuzhiyun 	.write = tcan4x5x_regmap_write,
225*4882a593Smuzhiyun 	.gather_write = regmap_spi_gather_write,
226*4882a593Smuzhiyun 	.async_write = regmap_spi_async_write,
227*4882a593Smuzhiyun 	.async_alloc = regmap_spi_async_alloc,
228*4882a593Smuzhiyun 	.read = tcan4x5x_regmap_read,
229*4882a593Smuzhiyun 	.read_flag_mask = 0x00,
230*4882a593Smuzhiyun 	.reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
231*4882a593Smuzhiyun 	.val_format_endian_default = REGMAP_ENDIAN_NATIVE,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
tcan4x5x_read_reg(struct m_can_classdev * cdev,int reg)234*4882a593Smuzhiyun static u32 tcan4x5x_read_reg(struct m_can_classdev *cdev, int reg)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = cdev->device_data;
237*4882a593Smuzhiyun 	u32 val;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	regmap_read(priv->regmap, priv->reg_offset + reg, &val);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return val;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
tcan4x5x_read_fifo(struct m_can_classdev * cdev,int addr_offset)244*4882a593Smuzhiyun static u32 tcan4x5x_read_fifo(struct m_can_classdev *cdev, int addr_offset)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = cdev->device_data;
247*4882a593Smuzhiyun 	u32 val;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	regmap_read(priv->regmap, priv->mram_start + addr_offset, &val);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return val;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
tcan4x5x_write_reg(struct m_can_classdev * cdev,int reg,int val)254*4882a593Smuzhiyun static int tcan4x5x_write_reg(struct m_can_classdev *cdev, int reg, int val)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = cdev->device_data;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return regmap_write(priv->regmap, priv->reg_offset + reg, val);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
tcan4x5x_write_fifo(struct m_can_classdev * cdev,int addr_offset,int val)261*4882a593Smuzhiyun static int tcan4x5x_write_fifo(struct m_can_classdev *cdev,
262*4882a593Smuzhiyun 			       int addr_offset, int val)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = cdev->device_data;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return regmap_write(priv->regmap, priv->mram_start + addr_offset, val);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
tcan4x5x_power_enable(struct regulator * reg,int enable)269*4882a593Smuzhiyun static int tcan4x5x_power_enable(struct regulator *reg, int enable)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(reg))
272*4882a593Smuzhiyun 		return 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (enable)
275*4882a593Smuzhiyun 		return regulator_enable(reg);
276*4882a593Smuzhiyun 	else
277*4882a593Smuzhiyun 		return regulator_disable(reg);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
tcan4x5x_write_tcan_reg(struct m_can_classdev * cdev,int reg,int val)280*4882a593Smuzhiyun static int tcan4x5x_write_tcan_reg(struct m_can_classdev *cdev,
281*4882a593Smuzhiyun 				   int reg, int val)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = cdev->device_data;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return regmap_write(priv->regmap, reg, val);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
tcan4x5x_clear_interrupts(struct m_can_classdev * cdev)288*4882a593Smuzhiyun static int tcan4x5x_clear_interrupts(struct m_can_classdev *cdev)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	int ret;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	ret = tcan4x5x_write_tcan_reg(cdev, TCAN4X5X_STATUS,
293*4882a593Smuzhiyun 				      TCAN4X5X_CLEAR_ALL_INT);
294*4882a593Smuzhiyun 	if (ret)
295*4882a593Smuzhiyun 		return ret;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ret = tcan4x5x_write_tcan_reg(cdev, TCAN4X5X_MCAN_INT_REG,
298*4882a593Smuzhiyun 				      TCAN4X5X_ENABLE_MCAN_INT);
299*4882a593Smuzhiyun 	if (ret)
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ret = tcan4x5x_write_tcan_reg(cdev, TCAN4X5X_INT_FLAGS,
303*4882a593Smuzhiyun 				      TCAN4X5X_CLEAR_ALL_INT);
304*4882a593Smuzhiyun 	if (ret)
305*4882a593Smuzhiyun 		return ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	ret = tcan4x5x_write_tcan_reg(cdev, TCAN4X5X_ERROR_STATUS,
308*4882a593Smuzhiyun 				      TCAN4X5X_CLEAR_ALL_INT);
309*4882a593Smuzhiyun 	if (ret)
310*4882a593Smuzhiyun 		return ret;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
tcan4x5x_init(struct m_can_classdev * cdev)315*4882a593Smuzhiyun static int tcan4x5x_init(struct m_can_classdev *cdev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct tcan4x5x_priv *tcan4x5x = cdev->device_data;
318*4882a593Smuzhiyun 	int ret;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	tcan4x5x_check_wake(tcan4x5x);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	ret = tcan4x5x_clear_interrupts(cdev);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		return ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = tcan4x5x_write_tcan_reg(cdev, TCAN4X5X_INT_EN,
327*4882a593Smuzhiyun 				      TCAN4X5X_ENABLE_TCAN_INT);
328*4882a593Smuzhiyun 	if (ret)
329*4882a593Smuzhiyun 		return ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Zero out the MCAN buffers */
332*4882a593Smuzhiyun 	m_can_init_ram(cdev);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ret = regmap_update_bits(tcan4x5x->regmap, TCAN4X5X_CONFIG,
335*4882a593Smuzhiyun 				 TCAN4X5X_MODE_SEL_MASK, TCAN4X5X_MODE_NORMAL);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		return ret;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return ret;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
tcan4x5x_disable_wake(struct m_can_classdev * cdev)342*4882a593Smuzhiyun static int tcan4x5x_disable_wake(struct m_can_classdev *cdev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct tcan4x5x_priv *tcan4x5x = cdev->device_data;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return regmap_update_bits(tcan4x5x->regmap, TCAN4X5X_CONFIG,
347*4882a593Smuzhiyun 				  TCAN4X5X_DISABLE_WAKE_MSK, 0x00);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
tcan4x5x_disable_state(struct m_can_classdev * cdev)350*4882a593Smuzhiyun static int tcan4x5x_disable_state(struct m_can_classdev *cdev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct tcan4x5x_priv *tcan4x5x = cdev->device_data;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return regmap_update_bits(tcan4x5x->regmap, TCAN4X5X_CONFIG,
355*4882a593Smuzhiyun 				  TCAN4X5X_DISABLE_INH_MSK, 0x01);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
tcan4x5x_parse_config(struct m_can_classdev * cdev)358*4882a593Smuzhiyun static int tcan4x5x_parse_config(struct m_can_classdev *cdev)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct tcan4x5x_priv *tcan4x5x = cdev->device_data;
361*4882a593Smuzhiyun 	int ret;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	tcan4x5x->device_wake_gpio = devm_gpiod_get(cdev->dev, "device-wake",
364*4882a593Smuzhiyun 						    GPIOD_OUT_HIGH);
365*4882a593Smuzhiyun 	if (IS_ERR(tcan4x5x->device_wake_gpio)) {
366*4882a593Smuzhiyun 		if (PTR_ERR(tcan4x5x->device_wake_gpio) == -EPROBE_DEFER)
367*4882a593Smuzhiyun 			return -EPROBE_DEFER;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		tcan4x5x_disable_wake(cdev);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	tcan4x5x->reset_gpio = devm_gpiod_get_optional(cdev->dev, "reset",
373*4882a593Smuzhiyun 						       GPIOD_OUT_LOW);
374*4882a593Smuzhiyun 	if (IS_ERR(tcan4x5x->reset_gpio))
375*4882a593Smuzhiyun 		tcan4x5x->reset_gpio = NULL;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	ret = tcan4x5x_reset(tcan4x5x);
378*4882a593Smuzhiyun 	if (ret)
379*4882a593Smuzhiyun 		return ret;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	tcan4x5x->device_state_gpio = devm_gpiod_get_optional(cdev->dev,
382*4882a593Smuzhiyun 							      "device-state",
383*4882a593Smuzhiyun 							      GPIOD_IN);
384*4882a593Smuzhiyun 	if (IS_ERR(tcan4x5x->device_state_gpio)) {
385*4882a593Smuzhiyun 		tcan4x5x->device_state_gpio = NULL;
386*4882a593Smuzhiyun 		tcan4x5x_disable_state(cdev);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static const struct regmap_config tcan4x5x_regmap = {
393*4882a593Smuzhiyun 	.reg_bits = 32,
394*4882a593Smuzhiyun 	.val_bits = 32,
395*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
396*4882a593Smuzhiyun 	.max_register = TCAN4X5X_MAX_REGISTER,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun static struct m_can_ops tcan4x5x_ops = {
400*4882a593Smuzhiyun 	.init = tcan4x5x_init,
401*4882a593Smuzhiyun 	.read_reg = tcan4x5x_read_reg,
402*4882a593Smuzhiyun 	.write_reg = tcan4x5x_write_reg,
403*4882a593Smuzhiyun 	.write_fifo = tcan4x5x_write_fifo,
404*4882a593Smuzhiyun 	.read_fifo = tcan4x5x_read_fifo,
405*4882a593Smuzhiyun 	.clear_interrupts = tcan4x5x_clear_interrupts,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
tcan4x5x_can_probe(struct spi_device * spi)408*4882a593Smuzhiyun static int tcan4x5x_can_probe(struct spi_device *spi)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv;
411*4882a593Smuzhiyun 	struct m_can_classdev *mcan_class;
412*4882a593Smuzhiyun 	int freq, ret;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	mcan_class = m_can_class_allocate_dev(&spi->dev);
415*4882a593Smuzhiyun 	if (!mcan_class)
416*4882a593Smuzhiyun 		return -ENOMEM;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	priv = devm_kzalloc(&spi->dev, sizeof(*priv), GFP_KERNEL);
419*4882a593Smuzhiyun 	if (!priv) {
420*4882a593Smuzhiyun 		ret = -ENOMEM;
421*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	priv->power = devm_regulator_get_optional(&spi->dev, "vsup");
425*4882a593Smuzhiyun 	if (PTR_ERR(priv->power) == -EPROBE_DEFER) {
426*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
427*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
428*4882a593Smuzhiyun 	} else {
429*4882a593Smuzhiyun 		priv->power = NULL;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	mcan_class->device_data = priv;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	m_can_class_get_clocks(mcan_class);
435*4882a593Smuzhiyun 	if (IS_ERR(mcan_class->cclk)) {
436*4882a593Smuzhiyun 		dev_err(&spi->dev, "no CAN clock source defined\n");
437*4882a593Smuzhiyun 		freq = TCAN4X5X_EXT_CLK_DEF;
438*4882a593Smuzhiyun 	} else {
439*4882a593Smuzhiyun 		freq = clk_get_rate(mcan_class->cclk);
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Sanity check */
443*4882a593Smuzhiyun 	if (freq < 20000000 || freq > TCAN4X5X_EXT_CLK_DEF) {
444*4882a593Smuzhiyun 		ret = -ERANGE;
445*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	priv->reg_offset = TCAN4X5X_MCAN_OFFSET;
449*4882a593Smuzhiyun 	priv->mram_start = TCAN4X5X_MRAM_START;
450*4882a593Smuzhiyun 	priv->spi = spi;
451*4882a593Smuzhiyun 	priv->mcan_dev = mcan_class;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	mcan_class->pm_clock_support = 0;
454*4882a593Smuzhiyun 	mcan_class->can.clock.freq = freq;
455*4882a593Smuzhiyun 	mcan_class->dev = &spi->dev;
456*4882a593Smuzhiyun 	mcan_class->ops = &tcan4x5x_ops;
457*4882a593Smuzhiyun 	mcan_class->is_peripheral = true;
458*4882a593Smuzhiyun 	mcan_class->net->irq = spi->irq;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	spi_set_drvdata(spi, priv);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Configure the SPI bus */
463*4882a593Smuzhiyun 	spi->bits_per_word = 32;
464*4882a593Smuzhiyun 	ret = spi_setup(spi);
465*4882a593Smuzhiyun 	if (ret)
466*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init(&spi->dev, &tcan4x5x_bus,
469*4882a593Smuzhiyun 					&spi->dev, &tcan4x5x_regmap);
470*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
471*4882a593Smuzhiyun 		ret = PTR_ERR(priv->regmap);
472*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	ret = tcan4x5x_power_enable(priv->power, 1);
476*4882a593Smuzhiyun 	if (ret)
477*4882a593Smuzhiyun 		goto out_m_can_class_free_dev;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	ret = tcan4x5x_parse_config(mcan_class);
480*4882a593Smuzhiyun 	if (ret)
481*4882a593Smuzhiyun 		goto out_power;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	ret = tcan4x5x_init(mcan_class);
484*4882a593Smuzhiyun 	if (ret)
485*4882a593Smuzhiyun 		goto out_power;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	ret = m_can_class_register(mcan_class);
488*4882a593Smuzhiyun 	if (ret)
489*4882a593Smuzhiyun 		goto out_power;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	netdev_info(mcan_class->net, "TCAN4X5X successfully initialized.\n");
492*4882a593Smuzhiyun 	return 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun out_power:
495*4882a593Smuzhiyun 	tcan4x5x_power_enable(priv->power, 0);
496*4882a593Smuzhiyun  out_m_can_class_free_dev:
497*4882a593Smuzhiyun 	m_can_class_free_dev(mcan_class->net);
498*4882a593Smuzhiyun 	dev_err(&spi->dev, "Probe failed, err=%d\n", ret);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return ret;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
tcan4x5x_can_remove(struct spi_device * spi)503*4882a593Smuzhiyun static int tcan4x5x_can_remove(struct spi_device *spi)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct tcan4x5x_priv *priv = spi_get_drvdata(spi);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	m_can_class_unregister(priv->mcan_dev);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	tcan4x5x_power_enable(priv->power, 0);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	m_can_class_free_dev(priv->mcan_dev->net);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const struct of_device_id tcan4x5x_of_match[] = {
517*4882a593Smuzhiyun 	{ .compatible = "ti,tcan4x5x", },
518*4882a593Smuzhiyun 	{ }
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tcan4x5x_of_match);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static const struct spi_device_id tcan4x5x_id_table[] = {
523*4882a593Smuzhiyun 	{
524*4882a593Smuzhiyun 		.name		= "tcan4x5x",
525*4882a593Smuzhiyun 		.driver_data	= 0,
526*4882a593Smuzhiyun 	},
527*4882a593Smuzhiyun 	{ }
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, tcan4x5x_id_table);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static struct spi_driver tcan4x5x_can_driver = {
532*4882a593Smuzhiyun 	.driver = {
533*4882a593Smuzhiyun 		.name = DEVICE_NAME,
534*4882a593Smuzhiyun 		.of_match_table = tcan4x5x_of_match,
535*4882a593Smuzhiyun 		.pm = NULL,
536*4882a593Smuzhiyun 	},
537*4882a593Smuzhiyun 	.id_table = tcan4x5x_id_table,
538*4882a593Smuzhiyun 	.probe = tcan4x5x_can_probe,
539*4882a593Smuzhiyun 	.remove = tcan4x5x_can_remove,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun module_spi_driver(tcan4x5x_can_driver);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com>");
544*4882a593Smuzhiyun MODULE_DESCRIPTION("Texas Instruments TCAN4x5x CAN driver");
545*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
546