xref: /OK3568_Linux_fs/kernel/drivers/net/can/flexcan.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // flexcan.c - FLEXCAN CAN controller driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2005-2006 Varma Electronics Oy
6*4882a593Smuzhiyun // Copyright (c) 2009 Sascha Hauer, Pengutronix
7*4882a593Smuzhiyun // Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
8*4882a593Smuzhiyun // Copyright (c) 2014 David Jander, Protonic Holland
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun // Based on code originally by Andrey Volkov <avolkov@varma-el.com>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/can.h>
14*4882a593Smuzhiyun #include <linux/can/dev.h>
15*4882a593Smuzhiyun #include <linux/can/error.h>
16*4882a593Smuzhiyun #include <linux/can/led.h>
17*4882a593Smuzhiyun #include <linux/can/rx-offload.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/pm_runtime.h>
30*4882a593Smuzhiyun #include <linux/regmap.h>
31*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DRV_NAME			"flexcan"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* 8 for RX fifo and 2 error handling */
36*4882a593Smuzhiyun #define FLEXCAN_NAPI_WEIGHT		(8 + 2)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* FLEXCAN module configuration register (CANMCR) bits */
39*4882a593Smuzhiyun #define FLEXCAN_MCR_MDIS		BIT(31)
40*4882a593Smuzhiyun #define FLEXCAN_MCR_FRZ			BIT(30)
41*4882a593Smuzhiyun #define FLEXCAN_MCR_FEN			BIT(29)
42*4882a593Smuzhiyun #define FLEXCAN_MCR_HALT		BIT(28)
43*4882a593Smuzhiyun #define FLEXCAN_MCR_NOT_RDY		BIT(27)
44*4882a593Smuzhiyun #define FLEXCAN_MCR_WAK_MSK		BIT(26)
45*4882a593Smuzhiyun #define FLEXCAN_MCR_SOFTRST		BIT(25)
46*4882a593Smuzhiyun #define FLEXCAN_MCR_FRZ_ACK		BIT(24)
47*4882a593Smuzhiyun #define FLEXCAN_MCR_SUPV		BIT(23)
48*4882a593Smuzhiyun #define FLEXCAN_MCR_SLF_WAK		BIT(22)
49*4882a593Smuzhiyun #define FLEXCAN_MCR_WRN_EN		BIT(21)
50*4882a593Smuzhiyun #define FLEXCAN_MCR_LPM_ACK		BIT(20)
51*4882a593Smuzhiyun #define FLEXCAN_MCR_WAK_SRC		BIT(19)
52*4882a593Smuzhiyun #define FLEXCAN_MCR_DOZE		BIT(18)
53*4882a593Smuzhiyun #define FLEXCAN_MCR_SRX_DIS		BIT(17)
54*4882a593Smuzhiyun #define FLEXCAN_MCR_IRMQ		BIT(16)
55*4882a593Smuzhiyun #define FLEXCAN_MCR_LPRIO_EN		BIT(13)
56*4882a593Smuzhiyun #define FLEXCAN_MCR_AEN			BIT(12)
57*4882a593Smuzhiyun #define FLEXCAN_MCR_FDEN		BIT(11)
58*4882a593Smuzhiyun /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
59*4882a593Smuzhiyun #define FLEXCAN_MCR_MAXMB(x)		((x) & 0x7f)
60*4882a593Smuzhiyun #define FLEXCAN_MCR_IDAM_A		(0x0 << 8)
61*4882a593Smuzhiyun #define FLEXCAN_MCR_IDAM_B		(0x1 << 8)
62*4882a593Smuzhiyun #define FLEXCAN_MCR_IDAM_C		(0x2 << 8)
63*4882a593Smuzhiyun #define FLEXCAN_MCR_IDAM_D		(0x3 << 8)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* FLEXCAN control register (CANCTRL) bits */
66*4882a593Smuzhiyun #define FLEXCAN_CTRL_PRESDIV(x)		(((x) & 0xff) << 24)
67*4882a593Smuzhiyun #define FLEXCAN_CTRL_RJW(x)		(((x) & 0x03) << 22)
68*4882a593Smuzhiyun #define FLEXCAN_CTRL_PSEG1(x)		(((x) & 0x07) << 19)
69*4882a593Smuzhiyun #define FLEXCAN_CTRL_PSEG2(x)		(((x) & 0x07) << 16)
70*4882a593Smuzhiyun #define FLEXCAN_CTRL_BOFF_MSK		BIT(15)
71*4882a593Smuzhiyun #define FLEXCAN_CTRL_ERR_MSK		BIT(14)
72*4882a593Smuzhiyun #define FLEXCAN_CTRL_CLK_SRC		BIT(13)
73*4882a593Smuzhiyun #define FLEXCAN_CTRL_LPB		BIT(12)
74*4882a593Smuzhiyun #define FLEXCAN_CTRL_TWRN_MSK		BIT(11)
75*4882a593Smuzhiyun #define FLEXCAN_CTRL_RWRN_MSK		BIT(10)
76*4882a593Smuzhiyun #define FLEXCAN_CTRL_SMP		BIT(7)
77*4882a593Smuzhiyun #define FLEXCAN_CTRL_BOFF_REC		BIT(6)
78*4882a593Smuzhiyun #define FLEXCAN_CTRL_TSYN		BIT(5)
79*4882a593Smuzhiyun #define FLEXCAN_CTRL_LBUF		BIT(4)
80*4882a593Smuzhiyun #define FLEXCAN_CTRL_LOM		BIT(3)
81*4882a593Smuzhiyun #define FLEXCAN_CTRL_PROPSEG(x)		((x) & 0x07)
82*4882a593Smuzhiyun #define FLEXCAN_CTRL_ERR_BUS		(FLEXCAN_CTRL_ERR_MSK)
83*4882a593Smuzhiyun #define FLEXCAN_CTRL_ERR_STATE \
84*4882a593Smuzhiyun 	(FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
85*4882a593Smuzhiyun 	 FLEXCAN_CTRL_BOFF_MSK)
86*4882a593Smuzhiyun #define FLEXCAN_CTRL_ERR_ALL \
87*4882a593Smuzhiyun 	(FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* FLEXCAN control register 2 (CTRL2) bits */
90*4882a593Smuzhiyun #define FLEXCAN_CTRL2_ECRWRE		BIT(29)
91*4882a593Smuzhiyun #define FLEXCAN_CTRL2_WRMFRZ		BIT(28)
92*4882a593Smuzhiyun #define FLEXCAN_CTRL2_RFFN(x)		(((x) & 0x0f) << 24)
93*4882a593Smuzhiyun #define FLEXCAN_CTRL2_TASD(x)		(((x) & 0x1f) << 19)
94*4882a593Smuzhiyun #define FLEXCAN_CTRL2_MRP		BIT(18)
95*4882a593Smuzhiyun #define FLEXCAN_CTRL2_RRS		BIT(17)
96*4882a593Smuzhiyun #define FLEXCAN_CTRL2_EACEN		BIT(16)
97*4882a593Smuzhiyun #define FLEXCAN_CTRL2_ISOCANFDEN	BIT(12)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* FLEXCAN memory error control register (MECR) bits */
100*4882a593Smuzhiyun #define FLEXCAN_MECR_ECRWRDIS		BIT(31)
101*4882a593Smuzhiyun #define FLEXCAN_MECR_HANCEI_MSK		BIT(19)
102*4882a593Smuzhiyun #define FLEXCAN_MECR_FANCEI_MSK		BIT(18)
103*4882a593Smuzhiyun #define FLEXCAN_MECR_CEI_MSK		BIT(16)
104*4882a593Smuzhiyun #define FLEXCAN_MECR_HAERRIE		BIT(15)
105*4882a593Smuzhiyun #define FLEXCAN_MECR_FAERRIE		BIT(14)
106*4882a593Smuzhiyun #define FLEXCAN_MECR_EXTERRIE		BIT(13)
107*4882a593Smuzhiyun #define FLEXCAN_MECR_RERRDIS		BIT(9)
108*4882a593Smuzhiyun #define FLEXCAN_MECR_ECCDIS		BIT(8)
109*4882a593Smuzhiyun #define FLEXCAN_MECR_NCEFAFRZ		BIT(7)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* FLEXCAN error and status register (ESR) bits */
112*4882a593Smuzhiyun #define FLEXCAN_ESR_TWRN_INT		BIT(17)
113*4882a593Smuzhiyun #define FLEXCAN_ESR_RWRN_INT		BIT(16)
114*4882a593Smuzhiyun #define FLEXCAN_ESR_BIT1_ERR		BIT(15)
115*4882a593Smuzhiyun #define FLEXCAN_ESR_BIT0_ERR		BIT(14)
116*4882a593Smuzhiyun #define FLEXCAN_ESR_ACK_ERR		BIT(13)
117*4882a593Smuzhiyun #define FLEXCAN_ESR_CRC_ERR		BIT(12)
118*4882a593Smuzhiyun #define FLEXCAN_ESR_FRM_ERR		BIT(11)
119*4882a593Smuzhiyun #define FLEXCAN_ESR_STF_ERR		BIT(10)
120*4882a593Smuzhiyun #define FLEXCAN_ESR_TX_WRN		BIT(9)
121*4882a593Smuzhiyun #define FLEXCAN_ESR_RX_WRN		BIT(8)
122*4882a593Smuzhiyun #define FLEXCAN_ESR_IDLE		BIT(7)
123*4882a593Smuzhiyun #define FLEXCAN_ESR_TXRX		BIT(6)
124*4882a593Smuzhiyun #define FLEXCAN_EST_FLT_CONF_SHIFT	(4)
125*4882a593Smuzhiyun #define FLEXCAN_ESR_FLT_CONF_MASK	(0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
126*4882a593Smuzhiyun #define FLEXCAN_ESR_FLT_CONF_ACTIVE	(0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
127*4882a593Smuzhiyun #define FLEXCAN_ESR_FLT_CONF_PASSIVE	(0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
128*4882a593Smuzhiyun #define FLEXCAN_ESR_BOFF_INT		BIT(2)
129*4882a593Smuzhiyun #define FLEXCAN_ESR_ERR_INT		BIT(1)
130*4882a593Smuzhiyun #define FLEXCAN_ESR_WAK_INT		BIT(0)
131*4882a593Smuzhiyun #define FLEXCAN_ESR_ERR_BUS \
132*4882a593Smuzhiyun 	(FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
133*4882a593Smuzhiyun 	 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
134*4882a593Smuzhiyun 	 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
135*4882a593Smuzhiyun #define FLEXCAN_ESR_ERR_STATE \
136*4882a593Smuzhiyun 	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
137*4882a593Smuzhiyun #define FLEXCAN_ESR_ERR_ALL \
138*4882a593Smuzhiyun 	(FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
139*4882a593Smuzhiyun #define FLEXCAN_ESR_ALL_INT \
140*4882a593Smuzhiyun 	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
141*4882a593Smuzhiyun 	 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* FLEXCAN Bit Timing register (CBT) bits */
144*4882a593Smuzhiyun #define FLEXCAN_CBT_BTF			BIT(31)
145*4882a593Smuzhiyun #define FLEXCAN_CBT_EPRESDIV_MASK	GENMASK(30, 21)
146*4882a593Smuzhiyun #define FLEXCAN_CBT_ERJW_MASK		GENMASK(20, 16)
147*4882a593Smuzhiyun #define FLEXCAN_CBT_EPROPSEG_MASK	GENMASK(15, 10)
148*4882a593Smuzhiyun #define FLEXCAN_CBT_EPSEG1_MASK		GENMASK(9, 5)
149*4882a593Smuzhiyun #define FLEXCAN_CBT_EPSEG2_MASK		GENMASK(4, 0)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* FLEXCAN FD control register (FDCTRL) bits */
152*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_FDRATE		BIT(31)
153*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR1		GENMASK(20, 19)
154*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR0		GENMASK(17, 16)
155*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR_8		0x0
156*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR_12		0x1
157*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR_32		0x2
158*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_MBDSR_64		0x3
159*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_TDCEN		BIT(15)
160*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_TDCFAIL		BIT(14)
161*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_TDCOFF		GENMASK(12, 8)
162*4882a593Smuzhiyun #define FLEXCAN_FDCTRL_TDCVAL		GENMASK(5, 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* FLEXCAN FD Bit Timing register (FDCBT) bits */
165*4882a593Smuzhiyun #define FLEXCAN_FDCBT_FPRESDIV_MASK	GENMASK(29, 20)
166*4882a593Smuzhiyun #define FLEXCAN_FDCBT_FRJW_MASK		GENMASK(18, 16)
167*4882a593Smuzhiyun #define FLEXCAN_FDCBT_FPROPSEG_MASK	GENMASK(14, 10)
168*4882a593Smuzhiyun #define FLEXCAN_FDCBT_FPSEG1_MASK	GENMASK(7, 5)
169*4882a593Smuzhiyun #define FLEXCAN_FDCBT_FPSEG2_MASK	GENMASK(2, 0)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* FLEXCAN interrupt flag register (IFLAG) bits */
172*4882a593Smuzhiyun /* Errata ERR005829 step7: Reserve first valid MB */
173*4882a593Smuzhiyun #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO		8
174*4882a593Smuzhiyun #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP	0
175*4882a593Smuzhiyun #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST	(FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP + 1)
176*4882a593Smuzhiyun #define FLEXCAN_IFLAG_MB(x)		BIT_ULL(x)
177*4882a593Smuzhiyun #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW	BIT(7)
178*4882a593Smuzhiyun #define FLEXCAN_IFLAG_RX_FIFO_WARN	BIT(6)
179*4882a593Smuzhiyun #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE	BIT(5)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* FLEXCAN message buffers */
182*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_MASK		(0xf << 24)
183*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_BUSY_BIT	(0x1 << 24)
184*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_INACTIVE	(0x0 << 24)
185*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_EMPTY	(0x4 << 24)
186*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_FULL		(0x2 << 24)
187*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_OVERRUN	(0x6 << 24)
188*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_RX_RANSWER	(0xa << 24)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_TX_INACTIVE	(0x8 << 24)
191*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_TX_ABORT	(0x9 << 24)
192*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_TX_DATA		(0xc << 24)
193*4882a593Smuzhiyun #define FLEXCAN_MB_CODE_TX_TANSWER	(0xe << 24)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_EDL		BIT(31)
196*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_BRS		BIT(30)
197*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_ESI		BIT(29)
198*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_SRR		BIT(22)
199*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_IDE		BIT(21)
200*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_RTR		BIT(20)
201*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_LENGTH(x)	(((x) & 0xf) << 16)
202*4882a593Smuzhiyun #define FLEXCAN_MB_CNT_TIMESTAMP(x)	((x) & 0xffff)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define FLEXCAN_TIMEOUT_US		(250)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* FLEXCAN hardware feature flags
207*4882a593Smuzhiyun  *
208*4882a593Smuzhiyun  * Below is some version info we got:
209*4882a593Smuzhiyun  *    SOC   Version   IP-Version  Glitch- [TR]WRN_INT IRQ Err Memory err RTR rece-   FD Mode
210*4882a593Smuzhiyun  *                                Filter? connected?  Passive detection  ption in MB Supported?
211*4882a593Smuzhiyun  *   MX25  FlexCAN2  03.00.00.00     no        no        no       no        no           no
212*4882a593Smuzhiyun  *   MX28  FlexCAN2  03.00.04.00    yes       yes        no       no        no           no
213*4882a593Smuzhiyun  *   MX35  FlexCAN2  03.00.00.00     no        no        no       no        no           no
214*4882a593Smuzhiyun  *   MX53  FlexCAN2  03.00.00.00    yes        no        no       no        no           no
215*4882a593Smuzhiyun  *   MX6s  FlexCAN3  10.00.12.00    yes       yes        no       no       yes           no
216*4882a593Smuzhiyun  *   MX8QM FlexCAN3  03.00.23.00    yes       yes        no       no       yes          yes
217*4882a593Smuzhiyun  *   MX8MP FlexCAN3  03.00.17.01    yes       yes        no      yes       yes          yes
218*4882a593Smuzhiyun  *   VF610 FlexCAN3  ?               no       yes        no      yes       yes?          no
219*4882a593Smuzhiyun  * LS1021A FlexCAN2  03.00.04.00     no       yes        no       no       yes           no
220*4882a593Smuzhiyun  * LX2160A FlexCAN3  03.00.23.00     no       yes        no      yes       yes          yes
221*4882a593Smuzhiyun  *
222*4882a593Smuzhiyun  * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
223*4882a593Smuzhiyun  */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* [TR]WRN_INT not connected */
226*4882a593Smuzhiyun #define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1)
227*4882a593Smuzhiyun  /* Disable RX FIFO Global mask */
228*4882a593Smuzhiyun #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2)
229*4882a593Smuzhiyun /* Enable EACEN and RRS bit in ctrl2 */
230*4882a593Smuzhiyun #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS  BIT(3)
231*4882a593Smuzhiyun /* Disable non-correctable errors interrupt and freeze mode */
232*4882a593Smuzhiyun #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4)
233*4882a593Smuzhiyun /* Use timestamp based offloading */
234*4882a593Smuzhiyun #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5)
235*4882a593Smuzhiyun /* No interrupt for error passive */
236*4882a593Smuzhiyun #define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6)
237*4882a593Smuzhiyun /* default to BE register access */
238*4882a593Smuzhiyun #define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7)
239*4882a593Smuzhiyun /* Setup stop mode to support wakeup */
240*4882a593Smuzhiyun #define FLEXCAN_QUIRK_SETUP_STOP_MODE BIT(8)
241*4882a593Smuzhiyun /* Support CAN-FD mode */
242*4882a593Smuzhiyun #define FLEXCAN_QUIRK_SUPPORT_FD BIT(9)
243*4882a593Smuzhiyun /* support memory detection and correction */
244*4882a593Smuzhiyun #define FLEXCAN_QUIRK_SUPPORT_ECC BIT(10)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Structure of the message buffer */
247*4882a593Smuzhiyun struct flexcan_mb {
248*4882a593Smuzhiyun 	u32 can_ctrl;
249*4882a593Smuzhiyun 	u32 can_id;
250*4882a593Smuzhiyun 	u32 data[];
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Structure of the hardware registers */
254*4882a593Smuzhiyun struct flexcan_regs {
255*4882a593Smuzhiyun 	u32 mcr;		/* 0x00 */
256*4882a593Smuzhiyun 	u32 ctrl;		/* 0x04 - Not affected by Soft Reset */
257*4882a593Smuzhiyun 	u32 timer;		/* 0x08 */
258*4882a593Smuzhiyun 	u32 tcr;		/* 0x0c */
259*4882a593Smuzhiyun 	u32 rxgmask;		/* 0x10 - Not affected by Soft Reset */
260*4882a593Smuzhiyun 	u32 rx14mask;		/* 0x14 - Not affected by Soft Reset */
261*4882a593Smuzhiyun 	u32 rx15mask;		/* 0x18 - Not affected by Soft Reset */
262*4882a593Smuzhiyun 	u32 ecr;		/* 0x1c */
263*4882a593Smuzhiyun 	u32 esr;		/* 0x20 */
264*4882a593Smuzhiyun 	u32 imask2;		/* 0x24 */
265*4882a593Smuzhiyun 	u32 imask1;		/* 0x28 */
266*4882a593Smuzhiyun 	u32 iflag2;		/* 0x2c */
267*4882a593Smuzhiyun 	u32 iflag1;		/* 0x30 */
268*4882a593Smuzhiyun 	union {			/* 0x34 */
269*4882a593Smuzhiyun 		u32 gfwr_mx28;	/* MX28, MX53 */
270*4882a593Smuzhiyun 		u32 ctrl2;	/* MX6, VF610 - Not affected by Soft Reset */
271*4882a593Smuzhiyun 	};
272*4882a593Smuzhiyun 	u32 esr2;		/* 0x38 */
273*4882a593Smuzhiyun 	u32 imeur;		/* 0x3c */
274*4882a593Smuzhiyun 	u32 lrfr;		/* 0x40 */
275*4882a593Smuzhiyun 	u32 crcr;		/* 0x44 */
276*4882a593Smuzhiyun 	u32 rxfgmask;		/* 0x48 */
277*4882a593Smuzhiyun 	u32 rxfir;		/* 0x4c - Not affected by Soft Reset */
278*4882a593Smuzhiyun 	u32 cbt;		/* 0x50 - Not affected by Soft Reset */
279*4882a593Smuzhiyun 	u32 _reserved2;		/* 0x54 */
280*4882a593Smuzhiyun 	u32 dbg1;		/* 0x58 */
281*4882a593Smuzhiyun 	u32 dbg2;		/* 0x5c */
282*4882a593Smuzhiyun 	u32 _reserved3[8];	/* 0x60 */
283*4882a593Smuzhiyun 	u8 mb[2][512];		/* 0x80 - Not affected by Soft Reset */
284*4882a593Smuzhiyun 	/* FIFO-mode:
285*4882a593Smuzhiyun 	 *			MB
286*4882a593Smuzhiyun 	 * 0x080...0x08f	0	RX message buffer
287*4882a593Smuzhiyun 	 * 0x090...0x0df	1-5	reserved
288*4882a593Smuzhiyun 	 * 0x0e0...0x0ff	6-7	8 entry ID table
289*4882a593Smuzhiyun 	 *				(mx25, mx28, mx35, mx53)
290*4882a593Smuzhiyun 	 * 0x0e0...0x2df	6-7..37	8..128 entry ID table
291*4882a593Smuzhiyun 	 *				size conf'ed via ctrl2::RFFN
292*4882a593Smuzhiyun 	 *				(mx6, vf610)
293*4882a593Smuzhiyun 	 */
294*4882a593Smuzhiyun 	u32 _reserved4[256];	/* 0x480 */
295*4882a593Smuzhiyun 	u32 rximr[64];		/* 0x880 - Not affected by Soft Reset */
296*4882a593Smuzhiyun 	u32 _reserved5[24];	/* 0x980 */
297*4882a593Smuzhiyun 	u32 gfwr_mx6;		/* 0x9e0 - MX6 */
298*4882a593Smuzhiyun 	u32 _reserved6[39];	/* 0x9e4 */
299*4882a593Smuzhiyun 	u32 _rxfir[6];		/* 0xa80 */
300*4882a593Smuzhiyun 	u32 _reserved8[2];	/* 0xa98 */
301*4882a593Smuzhiyun 	u32 _rxmgmask;		/* 0xaa0 */
302*4882a593Smuzhiyun 	u32 _rxfgmask;		/* 0xaa4 */
303*4882a593Smuzhiyun 	u32 _rx14mask;		/* 0xaa8 */
304*4882a593Smuzhiyun 	u32 _rx15mask;		/* 0xaac */
305*4882a593Smuzhiyun 	u32 tx_smb[4];		/* 0xab0 */
306*4882a593Smuzhiyun 	u32 rx_smb0[4];		/* 0xac0 */
307*4882a593Smuzhiyun 	u32 rx_smb1[4];		/* 0xad0 */
308*4882a593Smuzhiyun 	u32 mecr;		/* 0xae0 */
309*4882a593Smuzhiyun 	u32 erriar;		/* 0xae4 */
310*4882a593Smuzhiyun 	u32 erridpr;		/* 0xae8 */
311*4882a593Smuzhiyun 	u32 errippr;		/* 0xaec */
312*4882a593Smuzhiyun 	u32 rerrar;		/* 0xaf0 */
313*4882a593Smuzhiyun 	u32 rerrdr;		/* 0xaf4 */
314*4882a593Smuzhiyun 	u32 rerrsynr;		/* 0xaf8 */
315*4882a593Smuzhiyun 	u32 errsr;		/* 0xafc */
316*4882a593Smuzhiyun 	u32 _reserved7[64];	/* 0xb00 */
317*4882a593Smuzhiyun 	u32 fdctrl;		/* 0xc00 - Not affected by Soft Reset */
318*4882a593Smuzhiyun 	u32 fdcbt;		/* 0xc04 - Not affected by Soft Reset */
319*4882a593Smuzhiyun 	u32 fdcrc;		/* 0xc08 */
320*4882a593Smuzhiyun 	u32 _reserved9[199];	/* 0xc0c */
321*4882a593Smuzhiyun 	u32 tx_smb_fd[18];	/* 0xf28 */
322*4882a593Smuzhiyun 	u32 rx_smb0_fd[18];	/* 0xf70 */
323*4882a593Smuzhiyun 	u32 rx_smb1_fd[18];	/* 0xfb8 */
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static_assert(sizeof(struct flexcan_regs) ==  0x4 * 18 + 0xfb8);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun struct flexcan_devtype_data {
329*4882a593Smuzhiyun 	u32 quirks;		/* quirks needed for different IP cores */
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun struct flexcan_stop_mode {
333*4882a593Smuzhiyun 	struct regmap *gpr;
334*4882a593Smuzhiyun 	u8 req_gpr;
335*4882a593Smuzhiyun 	u8 req_bit;
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun struct flexcan_priv {
339*4882a593Smuzhiyun 	struct can_priv can;
340*4882a593Smuzhiyun 	struct can_rx_offload offload;
341*4882a593Smuzhiyun 	struct device *dev;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs;
344*4882a593Smuzhiyun 	struct flexcan_mb __iomem *tx_mb;
345*4882a593Smuzhiyun 	struct flexcan_mb __iomem *tx_mb_reserved;
346*4882a593Smuzhiyun 	u8 tx_mb_idx;
347*4882a593Smuzhiyun 	u8 mb_count;
348*4882a593Smuzhiyun 	u8 mb_size;
349*4882a593Smuzhiyun 	u8 clk_src;	/* clock source of CAN Protocol Engine */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	u64 rx_mask;
352*4882a593Smuzhiyun 	u64 tx_mask;
353*4882a593Smuzhiyun 	u32 reg_ctrl_default;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	struct clk *clk_ipg;
356*4882a593Smuzhiyun 	struct clk *clk_per;
357*4882a593Smuzhiyun 	const struct flexcan_devtype_data *devtype_data;
358*4882a593Smuzhiyun 	struct regulator *reg_xceiver;
359*4882a593Smuzhiyun 	struct flexcan_stop_mode stm;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* Read and Write APIs */
362*4882a593Smuzhiyun 	u32 (*read)(void __iomem *addr);
363*4882a593Smuzhiyun 	void (*write)(u32 val, void __iomem *addr);
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
367*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
368*4882a593Smuzhiyun 		FLEXCAN_QUIRK_BROKEN_PERR_STATE |
369*4882a593Smuzhiyun 		FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
373*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
374*4882a593Smuzhiyun 		FLEXCAN_QUIRK_BROKEN_PERR_STATE,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
378*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
382*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
383*4882a593Smuzhiyun 		FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
384*4882a593Smuzhiyun 		FLEXCAN_QUIRK_SETUP_STOP_MODE,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_imx8qm_devtype_data = {
388*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
389*4882a593Smuzhiyun 		FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
390*4882a593Smuzhiyun 		FLEXCAN_QUIRK_SUPPORT_FD,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct flexcan_devtype_data fsl_imx8mp_devtype_data = {
394*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
395*4882a593Smuzhiyun 		FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
396*4882a593Smuzhiyun 		FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_SETUP_STOP_MODE |
397*4882a593Smuzhiyun 		FLEXCAN_QUIRK_SUPPORT_FD | FLEXCAN_QUIRK_SUPPORT_ECC,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
401*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
402*4882a593Smuzhiyun 		FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
403*4882a593Smuzhiyun 		FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_SUPPORT_ECC,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
407*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
408*4882a593Smuzhiyun 		FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct flexcan_devtype_data fsl_lx2160a_r1_devtype_data = {
412*4882a593Smuzhiyun 	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
413*4882a593Smuzhiyun 		FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
414*4882a593Smuzhiyun 		FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_SUPPORT_FD |
415*4882a593Smuzhiyun 		FLEXCAN_QUIRK_SUPPORT_ECC,
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static const struct can_bittiming_const flexcan_bittiming_const = {
419*4882a593Smuzhiyun 	.name = DRV_NAME,
420*4882a593Smuzhiyun 	.tseg1_min = 4,
421*4882a593Smuzhiyun 	.tseg1_max = 16,
422*4882a593Smuzhiyun 	.tseg2_min = 2,
423*4882a593Smuzhiyun 	.tseg2_max = 8,
424*4882a593Smuzhiyun 	.sjw_max = 4,
425*4882a593Smuzhiyun 	.brp_min = 1,
426*4882a593Smuzhiyun 	.brp_max = 256,
427*4882a593Smuzhiyun 	.brp_inc = 1,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static const struct can_bittiming_const flexcan_fd_bittiming_const = {
431*4882a593Smuzhiyun 	.name = DRV_NAME,
432*4882a593Smuzhiyun 	.tseg1_min = 2,
433*4882a593Smuzhiyun 	.tseg1_max = 96,
434*4882a593Smuzhiyun 	.tseg2_min = 2,
435*4882a593Smuzhiyun 	.tseg2_max = 32,
436*4882a593Smuzhiyun 	.sjw_max = 16,
437*4882a593Smuzhiyun 	.brp_min = 1,
438*4882a593Smuzhiyun 	.brp_max = 1024,
439*4882a593Smuzhiyun 	.brp_inc = 1,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const struct can_bittiming_const flexcan_fd_data_bittiming_const = {
443*4882a593Smuzhiyun 	.name = DRV_NAME,
444*4882a593Smuzhiyun 	.tseg1_min = 2,
445*4882a593Smuzhiyun 	.tseg1_max = 39,
446*4882a593Smuzhiyun 	.tseg2_min = 2,
447*4882a593Smuzhiyun 	.tseg2_max = 8,
448*4882a593Smuzhiyun 	.sjw_max = 4,
449*4882a593Smuzhiyun 	.brp_min = 1,
450*4882a593Smuzhiyun 	.brp_max = 1024,
451*4882a593Smuzhiyun 	.brp_inc = 1,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* FlexCAN module is essentially modelled as a little-endian IP in most
455*4882a593Smuzhiyun  * SoCs, i.e the registers as well as the message buffer areas are
456*4882a593Smuzhiyun  * implemented in a little-endian fashion.
457*4882a593Smuzhiyun  *
458*4882a593Smuzhiyun  * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
459*4882a593Smuzhiyun  * module in a big-endian fashion (i.e the registers as well as the
460*4882a593Smuzhiyun  * message buffer areas are implemented in a big-endian way).
461*4882a593Smuzhiyun  *
462*4882a593Smuzhiyun  * In addition, the FlexCAN module can be found on SoCs having ARM or
463*4882a593Smuzhiyun  * PPC cores. So, we need to abstract off the register read/write
464*4882a593Smuzhiyun  * functions, ensuring that these cater to all the combinations of module
465*4882a593Smuzhiyun  * endianness and underlying CPU endianness.
466*4882a593Smuzhiyun  */
flexcan_read_be(void __iomem * addr)467*4882a593Smuzhiyun static inline u32 flexcan_read_be(void __iomem *addr)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	return ioread32be(addr);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
flexcan_write_be(u32 val,void __iomem * addr)472*4882a593Smuzhiyun static inline void flexcan_write_be(u32 val, void __iomem *addr)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	iowrite32be(val, addr);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
flexcan_read_le(void __iomem * addr)477*4882a593Smuzhiyun static inline u32 flexcan_read_le(void __iomem *addr)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	return ioread32(addr);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
flexcan_write_le(u32 val,void __iomem * addr)482*4882a593Smuzhiyun static inline void flexcan_write_le(u32 val, void __iomem *addr)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	iowrite32(val, addr);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
flexcan_get_mb(const struct flexcan_priv * priv,u8 mb_index)487*4882a593Smuzhiyun static struct flexcan_mb __iomem *flexcan_get_mb(const struct flexcan_priv *priv,
488*4882a593Smuzhiyun 						 u8 mb_index)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	u8 bank_size;
491*4882a593Smuzhiyun 	bool bank;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (WARN_ON(mb_index >= priv->mb_count))
494*4882a593Smuzhiyun 		return NULL;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	bank_size = sizeof(priv->regs->mb[0]) / priv->mb_size;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	bank = mb_index >= bank_size;
499*4882a593Smuzhiyun 	if (bank)
500*4882a593Smuzhiyun 		mb_index -= bank_size;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return (struct flexcan_mb __iomem *)
503*4882a593Smuzhiyun 		(&priv->regs->mb[bank][priv->mb_size * mb_index]);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
flexcan_low_power_enter_ack(struct flexcan_priv * priv)506*4882a593Smuzhiyun static int flexcan_low_power_enter_ack(struct flexcan_priv *priv)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
509*4882a593Smuzhiyun 	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
512*4882a593Smuzhiyun 		udelay(10);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
515*4882a593Smuzhiyun 		return -ETIMEDOUT;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
flexcan_low_power_exit_ack(struct flexcan_priv * priv)520*4882a593Smuzhiyun static int flexcan_low_power_exit_ack(struct flexcan_priv *priv)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
523*4882a593Smuzhiyun 	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
526*4882a593Smuzhiyun 		udelay(10);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
529*4882a593Smuzhiyun 		return -ETIMEDOUT;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
flexcan_enable_wakeup_irq(struct flexcan_priv * priv,bool enable)534*4882a593Smuzhiyun static void flexcan_enable_wakeup_irq(struct flexcan_priv *priv, bool enable)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
537*4882a593Smuzhiyun 	u32 reg_mcr;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	reg_mcr = priv->read(&regs->mcr);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (enable)
542*4882a593Smuzhiyun 		reg_mcr |= FLEXCAN_MCR_WAK_MSK;
543*4882a593Smuzhiyun 	else
544*4882a593Smuzhiyun 		reg_mcr &= ~FLEXCAN_MCR_WAK_MSK;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	priv->write(reg_mcr, &regs->mcr);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
flexcan_enter_stop_mode(struct flexcan_priv * priv)549*4882a593Smuzhiyun static inline int flexcan_enter_stop_mode(struct flexcan_priv *priv)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
552*4882a593Smuzhiyun 	u32 reg_mcr;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	reg_mcr = priv->read(&regs->mcr);
555*4882a593Smuzhiyun 	reg_mcr |= FLEXCAN_MCR_SLF_WAK;
556*4882a593Smuzhiyun 	priv->write(reg_mcr, &regs->mcr);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* enable stop request */
559*4882a593Smuzhiyun 	regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
560*4882a593Smuzhiyun 			   1 << priv->stm.req_bit, 1 << priv->stm.req_bit);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return flexcan_low_power_enter_ack(priv);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
flexcan_exit_stop_mode(struct flexcan_priv * priv)565*4882a593Smuzhiyun static inline int flexcan_exit_stop_mode(struct flexcan_priv *priv)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
568*4882a593Smuzhiyun 	u32 reg_mcr;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* remove stop request */
571*4882a593Smuzhiyun 	regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
572*4882a593Smuzhiyun 			   1 << priv->stm.req_bit, 0);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	reg_mcr = priv->read(&regs->mcr);
575*4882a593Smuzhiyun 	reg_mcr &= ~FLEXCAN_MCR_SLF_WAK;
576*4882a593Smuzhiyun 	priv->write(reg_mcr, &regs->mcr);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	return flexcan_low_power_exit_ack(priv);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
flexcan_error_irq_enable(const struct flexcan_priv * priv)581*4882a593Smuzhiyun static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
584*4882a593Smuzhiyun 	u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	priv->write(reg_ctrl, &regs->ctrl);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
flexcan_error_irq_disable(const struct flexcan_priv * priv)589*4882a593Smuzhiyun static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
592*4882a593Smuzhiyun 	u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	priv->write(reg_ctrl, &regs->ctrl);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
flexcan_clks_enable(const struct flexcan_priv * priv)597*4882a593Smuzhiyun static int flexcan_clks_enable(const struct flexcan_priv *priv)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	int err;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	err = clk_prepare_enable(priv->clk_ipg);
602*4882a593Smuzhiyun 	if (err)
603*4882a593Smuzhiyun 		return err;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	err = clk_prepare_enable(priv->clk_per);
606*4882a593Smuzhiyun 	if (err)
607*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk_ipg);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	return err;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
flexcan_clks_disable(const struct flexcan_priv * priv)612*4882a593Smuzhiyun static void flexcan_clks_disable(const struct flexcan_priv *priv)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_per);
615*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_ipg);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
flexcan_transceiver_enable(const struct flexcan_priv * priv)618*4882a593Smuzhiyun static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	if (!priv->reg_xceiver)
621*4882a593Smuzhiyun 		return 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return regulator_enable(priv->reg_xceiver);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
flexcan_transceiver_disable(const struct flexcan_priv * priv)626*4882a593Smuzhiyun static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	if (!priv->reg_xceiver)
629*4882a593Smuzhiyun 		return 0;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return regulator_disable(priv->reg_xceiver);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
flexcan_chip_enable(struct flexcan_priv * priv)634*4882a593Smuzhiyun static int flexcan_chip_enable(struct flexcan_priv *priv)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
637*4882a593Smuzhiyun 	u32 reg;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
640*4882a593Smuzhiyun 	reg &= ~FLEXCAN_MCR_MDIS;
641*4882a593Smuzhiyun 	priv->write(reg, &regs->mcr);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return flexcan_low_power_exit_ack(priv);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
flexcan_chip_disable(struct flexcan_priv * priv)646*4882a593Smuzhiyun static int flexcan_chip_disable(struct flexcan_priv *priv)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
649*4882a593Smuzhiyun 	u32 reg;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
652*4882a593Smuzhiyun 	reg |= FLEXCAN_MCR_MDIS;
653*4882a593Smuzhiyun 	priv->write(reg, &regs->mcr);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return flexcan_low_power_enter_ack(priv);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
flexcan_chip_freeze(struct flexcan_priv * priv)658*4882a593Smuzhiyun static int flexcan_chip_freeze(struct flexcan_priv *priv)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
661*4882a593Smuzhiyun 	unsigned int timeout;
662*4882a593Smuzhiyun 	u32 bitrate = priv->can.bittiming.bitrate;
663*4882a593Smuzhiyun 	u32 reg;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (bitrate)
666*4882a593Smuzhiyun 		timeout = 1000 * 1000 * 10 / bitrate;
667*4882a593Smuzhiyun 	else
668*4882a593Smuzhiyun 		timeout = FLEXCAN_TIMEOUT_US / 10;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
671*4882a593Smuzhiyun 	reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT;
672*4882a593Smuzhiyun 	priv->write(reg, &regs->mcr);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
675*4882a593Smuzhiyun 		udelay(100);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
678*4882a593Smuzhiyun 		return -ETIMEDOUT;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
flexcan_chip_unfreeze(struct flexcan_priv * priv)683*4882a593Smuzhiyun static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
686*4882a593Smuzhiyun 	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
687*4882a593Smuzhiyun 	u32 reg;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
690*4882a593Smuzhiyun 	reg &= ~FLEXCAN_MCR_HALT;
691*4882a593Smuzhiyun 	priv->write(reg, &regs->mcr);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
694*4882a593Smuzhiyun 		udelay(10);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
697*4882a593Smuzhiyun 		return -ETIMEDOUT;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
flexcan_chip_softreset(struct flexcan_priv * priv)702*4882a593Smuzhiyun static int flexcan_chip_softreset(struct flexcan_priv *priv)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
705*4882a593Smuzhiyun 	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
708*4882a593Smuzhiyun 	while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
709*4882a593Smuzhiyun 		udelay(10);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
712*4882a593Smuzhiyun 		return -ETIMEDOUT;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
__flexcan_get_berr_counter(const struct net_device * dev,struct can_berr_counter * bec)717*4882a593Smuzhiyun static int __flexcan_get_berr_counter(const struct net_device *dev,
718*4882a593Smuzhiyun 				      struct can_berr_counter *bec)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	const struct flexcan_priv *priv = netdev_priv(dev);
721*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
722*4882a593Smuzhiyun 	u32 reg = priv->read(&regs->ecr);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	bec->txerr = (reg >> 0) & 0xff;
725*4882a593Smuzhiyun 	bec->rxerr = (reg >> 8) & 0xff;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
flexcan_get_berr_counter(const struct net_device * dev,struct can_berr_counter * bec)730*4882a593Smuzhiyun static int flexcan_get_berr_counter(const struct net_device *dev,
731*4882a593Smuzhiyun 				    struct can_berr_counter *bec)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	const struct flexcan_priv *priv = netdev_priv(dev);
734*4882a593Smuzhiyun 	int err;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	err = pm_runtime_get_sync(priv->dev);
737*4882a593Smuzhiyun 	if (err < 0) {
738*4882a593Smuzhiyun 		pm_runtime_put_noidle(priv->dev);
739*4882a593Smuzhiyun 		return err;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	err = __flexcan_get_berr_counter(dev, bec);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	pm_runtime_put(priv->dev);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return err;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
flexcan_start_xmit(struct sk_buff * skb,struct net_device * dev)749*4882a593Smuzhiyun static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	const struct flexcan_priv *priv = netdev_priv(dev);
752*4882a593Smuzhiyun 	struct canfd_frame *cfd = (struct canfd_frame *)skb->data;
753*4882a593Smuzhiyun 	u32 can_id;
754*4882a593Smuzhiyun 	u32 data;
755*4882a593Smuzhiyun 	u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | ((can_len2dlc(cfd->len)) << 16);
756*4882a593Smuzhiyun 	int i;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (can_dropped_invalid_skb(dev, skb))
759*4882a593Smuzhiyun 		return NETDEV_TX_OK;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	netif_stop_queue(dev);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (cfd->can_id & CAN_EFF_FLAG) {
764*4882a593Smuzhiyun 		can_id = cfd->can_id & CAN_EFF_MASK;
765*4882a593Smuzhiyun 		ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
766*4882a593Smuzhiyun 	} else {
767*4882a593Smuzhiyun 		can_id = (cfd->can_id & CAN_SFF_MASK) << 18;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (cfd->can_id & CAN_RTR_FLAG)
771*4882a593Smuzhiyun 		ctrl |= FLEXCAN_MB_CNT_RTR;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (can_is_canfd_skb(skb)) {
774*4882a593Smuzhiyun 		ctrl |= FLEXCAN_MB_CNT_EDL;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		if (cfd->flags & CANFD_BRS)
777*4882a593Smuzhiyun 			ctrl |= FLEXCAN_MB_CNT_BRS;
778*4882a593Smuzhiyun 	}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	for (i = 0; i < cfd->len; i += sizeof(u32)) {
781*4882a593Smuzhiyun 		data = be32_to_cpup((__be32 *)&cfd->data[i]);
782*4882a593Smuzhiyun 		priv->write(data, &priv->tx_mb->data[i / sizeof(u32)]);
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	can_put_echo_skb(skb, dev, 0);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	priv->write(can_id, &priv->tx_mb->can_id);
788*4882a593Smuzhiyun 	priv->write(ctrl, &priv->tx_mb->can_ctrl);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Errata ERR005829 step8:
791*4882a593Smuzhiyun 	 * Write twice INACTIVE(0x8) code to first MB.
792*4882a593Smuzhiyun 	 */
793*4882a593Smuzhiyun 	priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
794*4882a593Smuzhiyun 		    &priv->tx_mb_reserved->can_ctrl);
795*4882a593Smuzhiyun 	priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
796*4882a593Smuzhiyun 		    &priv->tx_mb_reserved->can_ctrl);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	return NETDEV_TX_OK;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
flexcan_irq_bus_err(struct net_device * dev,u32 reg_esr)801*4882a593Smuzhiyun static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
804*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
805*4882a593Smuzhiyun 	struct sk_buff *skb;
806*4882a593Smuzhiyun 	struct can_frame *cf;
807*4882a593Smuzhiyun 	bool rx_errors = false, tx_errors = false;
808*4882a593Smuzhiyun 	u32 timestamp;
809*4882a593Smuzhiyun 	int err;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	timestamp = priv->read(&regs->timer) << 16;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	skb = alloc_can_err_skb(dev, &cf);
814*4882a593Smuzhiyun 	if (unlikely(!skb))
815*4882a593Smuzhiyun 		return;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
820*4882a593Smuzhiyun 		netdev_dbg(dev, "BIT1_ERR irq\n");
821*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_BIT1;
822*4882a593Smuzhiyun 		tx_errors = true;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
825*4882a593Smuzhiyun 		netdev_dbg(dev, "BIT0_ERR irq\n");
826*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_BIT0;
827*4882a593Smuzhiyun 		tx_errors = true;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
830*4882a593Smuzhiyun 		netdev_dbg(dev, "ACK_ERR irq\n");
831*4882a593Smuzhiyun 		cf->can_id |= CAN_ERR_ACK;
832*4882a593Smuzhiyun 		cf->data[3] = CAN_ERR_PROT_LOC_ACK;
833*4882a593Smuzhiyun 		tx_errors = true;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
836*4882a593Smuzhiyun 		netdev_dbg(dev, "CRC_ERR irq\n");
837*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_BIT;
838*4882a593Smuzhiyun 		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
839*4882a593Smuzhiyun 		rx_errors = true;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
842*4882a593Smuzhiyun 		netdev_dbg(dev, "FRM_ERR irq\n");
843*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_FORM;
844*4882a593Smuzhiyun 		rx_errors = true;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 	if (reg_esr & FLEXCAN_ESR_STF_ERR) {
847*4882a593Smuzhiyun 		netdev_dbg(dev, "STF_ERR irq\n");
848*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_STUFF;
849*4882a593Smuzhiyun 		rx_errors = true;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	priv->can.can_stats.bus_error++;
853*4882a593Smuzhiyun 	if (rx_errors)
854*4882a593Smuzhiyun 		dev->stats.rx_errors++;
855*4882a593Smuzhiyun 	if (tx_errors)
856*4882a593Smuzhiyun 		dev->stats.tx_errors++;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
859*4882a593Smuzhiyun 	if (err)
860*4882a593Smuzhiyun 		dev->stats.rx_fifo_errors++;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
flexcan_irq_state(struct net_device * dev,u32 reg_esr)863*4882a593Smuzhiyun static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
866*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
867*4882a593Smuzhiyun 	struct sk_buff *skb;
868*4882a593Smuzhiyun 	struct can_frame *cf;
869*4882a593Smuzhiyun 	enum can_state new_state, rx_state, tx_state;
870*4882a593Smuzhiyun 	int flt;
871*4882a593Smuzhiyun 	struct can_berr_counter bec;
872*4882a593Smuzhiyun 	u32 timestamp;
873*4882a593Smuzhiyun 	int err;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
876*4882a593Smuzhiyun 	if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
877*4882a593Smuzhiyun 		tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
878*4882a593Smuzhiyun 			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
879*4882a593Smuzhiyun 		rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
880*4882a593Smuzhiyun 			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
881*4882a593Smuzhiyun 		new_state = max(tx_state, rx_state);
882*4882a593Smuzhiyun 	} else {
883*4882a593Smuzhiyun 		__flexcan_get_berr_counter(dev, &bec);
884*4882a593Smuzhiyun 		new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
885*4882a593Smuzhiyun 			CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
886*4882a593Smuzhiyun 		rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
887*4882a593Smuzhiyun 		tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* state hasn't changed */
891*4882a593Smuzhiyun 	if (likely(new_state == priv->can.state))
892*4882a593Smuzhiyun 		return;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	timestamp = priv->read(&regs->timer) << 16;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	skb = alloc_can_err_skb(dev, &cf);
897*4882a593Smuzhiyun 	if (unlikely(!skb))
898*4882a593Smuzhiyun 		return;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	can_change_state(dev, cf, tx_state, rx_state);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (unlikely(new_state == CAN_STATE_BUS_OFF))
903*4882a593Smuzhiyun 		can_bus_off(dev);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
906*4882a593Smuzhiyun 	if (err)
907*4882a593Smuzhiyun 		dev->stats.rx_fifo_errors++;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
flexcan_read64_mask(struct flexcan_priv * priv,void __iomem * addr,u64 mask)910*4882a593Smuzhiyun static inline u64 flexcan_read64_mask(struct flexcan_priv *priv, void __iomem *addr, u64 mask)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	u64 reg = 0;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	if (upper_32_bits(mask))
915*4882a593Smuzhiyun 		reg = (u64)priv->read(addr - 4) << 32;
916*4882a593Smuzhiyun 	if (lower_32_bits(mask))
917*4882a593Smuzhiyun 		reg |= priv->read(addr);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return reg & mask;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
flexcan_write64(struct flexcan_priv * priv,u64 val,void __iomem * addr)922*4882a593Smuzhiyun static inline void flexcan_write64(struct flexcan_priv *priv, u64 val, void __iomem *addr)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	if (upper_32_bits(val))
925*4882a593Smuzhiyun 		priv->write(upper_32_bits(val), addr - 4);
926*4882a593Smuzhiyun 	if (lower_32_bits(val))
927*4882a593Smuzhiyun 		priv->write(lower_32_bits(val), addr);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
flexcan_read_reg_iflag_rx(struct flexcan_priv * priv)930*4882a593Smuzhiyun static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	return flexcan_read64_mask(priv, &priv->regs->iflag1, priv->rx_mask);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
flexcan_read_reg_iflag_tx(struct flexcan_priv * priv)935*4882a593Smuzhiyun static inline u64 flexcan_read_reg_iflag_tx(struct flexcan_priv *priv)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	return flexcan_read64_mask(priv, &priv->regs->iflag1, priv->tx_mask);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
rx_offload_to_priv(struct can_rx_offload * offload)940*4882a593Smuzhiyun static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	return container_of(offload, struct flexcan_priv, offload);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
flexcan_mailbox_read(struct can_rx_offload * offload,unsigned int n,u32 * timestamp,bool drop)945*4882a593Smuzhiyun static struct sk_buff *flexcan_mailbox_read(struct can_rx_offload *offload,
946*4882a593Smuzhiyun 					    unsigned int n, u32 *timestamp,
947*4882a593Smuzhiyun 					    bool drop)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct flexcan_priv *priv = rx_offload_to_priv(offload);
950*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
951*4882a593Smuzhiyun 	struct flexcan_mb __iomem *mb;
952*4882a593Smuzhiyun 	struct sk_buff *skb;
953*4882a593Smuzhiyun 	struct canfd_frame *cfd;
954*4882a593Smuzhiyun 	u32 reg_ctrl, reg_id, reg_iflag1;
955*4882a593Smuzhiyun 	int i;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	mb = flexcan_get_mb(priv, n);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
960*4882a593Smuzhiyun 		u32 code;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		do {
963*4882a593Smuzhiyun 			reg_ctrl = priv->read(&mb->can_ctrl);
964*4882a593Smuzhiyun 		} while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		/* is this MB empty? */
967*4882a593Smuzhiyun 		code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
968*4882a593Smuzhiyun 		if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
969*4882a593Smuzhiyun 		    (code != FLEXCAN_MB_CODE_RX_OVERRUN))
970*4882a593Smuzhiyun 			return NULL;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
973*4882a593Smuzhiyun 			/* This MB was overrun, we lost data */
974*4882a593Smuzhiyun 			offload->dev->stats.rx_over_errors++;
975*4882a593Smuzhiyun 			offload->dev->stats.rx_errors++;
976*4882a593Smuzhiyun 		}
977*4882a593Smuzhiyun 	} else {
978*4882a593Smuzhiyun 		reg_iflag1 = priv->read(&regs->iflag1);
979*4882a593Smuzhiyun 		if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
980*4882a593Smuzhiyun 			return NULL;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		reg_ctrl = priv->read(&mb->can_ctrl);
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	if (unlikely(drop)) {
986*4882a593Smuzhiyun 		skb = ERR_PTR(-ENOBUFS);
987*4882a593Smuzhiyun 		goto mark_as_read;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	if (reg_ctrl & FLEXCAN_MB_CNT_EDL)
991*4882a593Smuzhiyun 		skb = alloc_canfd_skb(offload->dev, &cfd);
992*4882a593Smuzhiyun 	else
993*4882a593Smuzhiyun 		skb = alloc_can_skb(offload->dev, (struct can_frame **)&cfd);
994*4882a593Smuzhiyun 	if (unlikely(!skb)) {
995*4882a593Smuzhiyun 		skb = ERR_PTR(-ENOMEM);
996*4882a593Smuzhiyun 		goto mark_as_read;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* increase timstamp to full 32 bit */
1000*4882a593Smuzhiyun 	*timestamp = reg_ctrl << 16;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	reg_id = priv->read(&mb->can_id);
1003*4882a593Smuzhiyun 	if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
1004*4882a593Smuzhiyun 		cfd->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
1005*4882a593Smuzhiyun 	else
1006*4882a593Smuzhiyun 		cfd->can_id = (reg_id >> 18) & CAN_SFF_MASK;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (reg_ctrl & FLEXCAN_MB_CNT_EDL) {
1009*4882a593Smuzhiyun 		cfd->len = can_dlc2len(get_canfd_dlc((reg_ctrl >> 16) & 0xf));
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		if (reg_ctrl & FLEXCAN_MB_CNT_BRS)
1012*4882a593Smuzhiyun 			cfd->flags |= CANFD_BRS;
1013*4882a593Smuzhiyun 	} else {
1014*4882a593Smuzhiyun 		cfd->len = get_can_dlc((reg_ctrl >> 16) & 0xf);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
1017*4882a593Smuzhiyun 			cfd->can_id |= CAN_RTR_FLAG;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	if (reg_ctrl & FLEXCAN_MB_CNT_ESI)
1021*4882a593Smuzhiyun 		cfd->flags |= CANFD_ESI;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	for (i = 0; i < cfd->len; i += sizeof(u32)) {
1024*4882a593Smuzhiyun 		__be32 data = cpu_to_be32(priv->read(&mb->data[i / sizeof(u32)]));
1025*4882a593Smuzhiyun 		*(__be32 *)(cfd->data + i) = data;
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun  mark_as_read:
1029*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1030*4882a593Smuzhiyun 		flexcan_write64(priv, FLEXCAN_IFLAG_MB(n), &regs->iflag1);
1031*4882a593Smuzhiyun 	else
1032*4882a593Smuzhiyun 		priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* Read the Free Running Timer. It is optional but recommended
1035*4882a593Smuzhiyun 	 * to unlock Mailbox as soon as possible and make it available
1036*4882a593Smuzhiyun 	 * for reception.
1037*4882a593Smuzhiyun 	 */
1038*4882a593Smuzhiyun 	priv->read(&regs->timer);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return skb;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
flexcan_irq(int irq,void * dev_id)1043*4882a593Smuzhiyun static irqreturn_t flexcan_irq(int irq, void *dev_id)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
1046*4882a593Smuzhiyun 	struct net_device_stats *stats = &dev->stats;
1047*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1048*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1049*4882a593Smuzhiyun 	irqreturn_t handled = IRQ_NONE;
1050*4882a593Smuzhiyun 	u64 reg_iflag_tx;
1051*4882a593Smuzhiyun 	u32 reg_esr;
1052*4882a593Smuzhiyun 	enum can_state last_state = priv->can.state;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* reception interrupt */
1055*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1056*4882a593Smuzhiyun 		u64 reg_iflag_rx;
1057*4882a593Smuzhiyun 		int ret;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		while ((reg_iflag_rx = flexcan_read_reg_iflag_rx(priv))) {
1060*4882a593Smuzhiyun 			handled = IRQ_HANDLED;
1061*4882a593Smuzhiyun 			ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
1062*4882a593Smuzhiyun 								   reg_iflag_rx);
1063*4882a593Smuzhiyun 			if (!ret)
1064*4882a593Smuzhiyun 				break;
1065*4882a593Smuzhiyun 		}
1066*4882a593Smuzhiyun 	} else {
1067*4882a593Smuzhiyun 		u32 reg_iflag1;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		reg_iflag1 = priv->read(&regs->iflag1);
1070*4882a593Smuzhiyun 		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
1071*4882a593Smuzhiyun 			handled = IRQ_HANDLED;
1072*4882a593Smuzhiyun 			can_rx_offload_irq_offload_fifo(&priv->offload);
1073*4882a593Smuzhiyun 		}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		/* FIFO overflow interrupt */
1076*4882a593Smuzhiyun 		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
1077*4882a593Smuzhiyun 			handled = IRQ_HANDLED;
1078*4882a593Smuzhiyun 			priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
1079*4882a593Smuzhiyun 				    &regs->iflag1);
1080*4882a593Smuzhiyun 			dev->stats.rx_over_errors++;
1081*4882a593Smuzhiyun 			dev->stats.rx_errors++;
1082*4882a593Smuzhiyun 		}
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	reg_iflag_tx = flexcan_read_reg_iflag_tx(priv);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* transmission complete interrupt */
1088*4882a593Smuzhiyun 	if (reg_iflag_tx & priv->tx_mask) {
1089*4882a593Smuzhiyun 		u32 reg_ctrl = priv->read(&priv->tx_mb->can_ctrl);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 		handled = IRQ_HANDLED;
1092*4882a593Smuzhiyun 		stats->tx_bytes += can_rx_offload_get_echo_skb(&priv->offload,
1093*4882a593Smuzhiyun 							       0, reg_ctrl << 16);
1094*4882a593Smuzhiyun 		stats->tx_packets++;
1095*4882a593Smuzhiyun 		can_led_event(dev, CAN_LED_EVENT_TX);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 		/* after sending a RTR frame MB is in RX mode */
1098*4882a593Smuzhiyun 		priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1099*4882a593Smuzhiyun 			    &priv->tx_mb->can_ctrl);
1100*4882a593Smuzhiyun 		flexcan_write64(priv, priv->tx_mask, &regs->iflag1);
1101*4882a593Smuzhiyun 		netif_wake_queue(dev);
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	reg_esr = priv->read(&regs->esr);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* ACK all bus error, state change and wake IRQ sources */
1107*4882a593Smuzhiyun 	if (reg_esr & (FLEXCAN_ESR_ALL_INT | FLEXCAN_ESR_WAK_INT)) {
1108*4882a593Smuzhiyun 		handled = IRQ_HANDLED;
1109*4882a593Smuzhiyun 		priv->write(reg_esr & (FLEXCAN_ESR_ALL_INT | FLEXCAN_ESR_WAK_INT), &regs->esr);
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/* state change interrupt or broken error state quirk fix is enabled */
1113*4882a593Smuzhiyun 	if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
1114*4882a593Smuzhiyun 	    (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
1115*4882a593Smuzhiyun 					   FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
1116*4882a593Smuzhiyun 		flexcan_irq_state(dev, reg_esr);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	/* bus error IRQ - handle if bus error reporting is activated */
1119*4882a593Smuzhiyun 	if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
1120*4882a593Smuzhiyun 	    (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
1121*4882a593Smuzhiyun 		flexcan_irq_bus_err(dev, reg_esr);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* availability of error interrupt among state transitions in case
1124*4882a593Smuzhiyun 	 * bus error reporting is de-activated and
1125*4882a593Smuzhiyun 	 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
1126*4882a593Smuzhiyun 	 *  +--------------------------------------------------------------+
1127*4882a593Smuzhiyun 	 *  | +----------------------------------------------+ [stopped /  |
1128*4882a593Smuzhiyun 	 *  | |                                              |  sleeping] -+
1129*4882a593Smuzhiyun 	 *  +-+-> active <-> warning <-> passive -> bus off -+
1130*4882a593Smuzhiyun 	 *        ___________^^^^^^^^^^^^_______________________________
1131*4882a593Smuzhiyun 	 *        disabled(1)  enabled             disabled
1132*4882a593Smuzhiyun 	 *
1133*4882a593Smuzhiyun 	 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
1134*4882a593Smuzhiyun 	 */
1135*4882a593Smuzhiyun 	if ((last_state != priv->can.state) &&
1136*4882a593Smuzhiyun 	    (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
1137*4882a593Smuzhiyun 	    !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
1138*4882a593Smuzhiyun 		switch (priv->can.state) {
1139*4882a593Smuzhiyun 		case CAN_STATE_ERROR_ACTIVE:
1140*4882a593Smuzhiyun 			if (priv->devtype_data->quirks &
1141*4882a593Smuzhiyun 			    FLEXCAN_QUIRK_BROKEN_WERR_STATE)
1142*4882a593Smuzhiyun 				flexcan_error_irq_enable(priv);
1143*4882a593Smuzhiyun 			else
1144*4882a593Smuzhiyun 				flexcan_error_irq_disable(priv);
1145*4882a593Smuzhiyun 			break;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		case CAN_STATE_ERROR_WARNING:
1148*4882a593Smuzhiyun 			flexcan_error_irq_enable(priv);
1149*4882a593Smuzhiyun 			break;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		case CAN_STATE_ERROR_PASSIVE:
1152*4882a593Smuzhiyun 		case CAN_STATE_BUS_OFF:
1153*4882a593Smuzhiyun 			flexcan_error_irq_disable(priv);
1154*4882a593Smuzhiyun 			break;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		default:
1157*4882a593Smuzhiyun 			break;
1158*4882a593Smuzhiyun 		}
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	return handled;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
flexcan_set_bittiming_ctrl(const struct net_device * dev)1164*4882a593Smuzhiyun static void flexcan_set_bittiming_ctrl(const struct net_device *dev)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	const struct flexcan_priv *priv = netdev_priv(dev);
1167*4882a593Smuzhiyun 	const struct can_bittiming *bt = &priv->can.bittiming;
1168*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1169*4882a593Smuzhiyun 	u32 reg;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	reg = priv->read(&regs->ctrl);
1172*4882a593Smuzhiyun 	reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
1173*4882a593Smuzhiyun 		 FLEXCAN_CTRL_RJW(0x3) |
1174*4882a593Smuzhiyun 		 FLEXCAN_CTRL_PSEG1(0x7) |
1175*4882a593Smuzhiyun 		 FLEXCAN_CTRL_PSEG2(0x7) |
1176*4882a593Smuzhiyun 		 FLEXCAN_CTRL_PROPSEG(0x7));
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
1179*4882a593Smuzhiyun 		FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
1180*4882a593Smuzhiyun 		FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
1181*4882a593Smuzhiyun 		FLEXCAN_CTRL_RJW(bt->sjw - 1) |
1182*4882a593Smuzhiyun 		FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
1185*4882a593Smuzhiyun 	priv->write(reg, &regs->ctrl);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* print chip status */
1188*4882a593Smuzhiyun 	netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
1189*4882a593Smuzhiyun 		   priv->read(&regs->mcr), priv->read(&regs->ctrl));
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
flexcan_set_bittiming_cbt(const struct net_device * dev)1192*4882a593Smuzhiyun static void flexcan_set_bittiming_cbt(const struct net_device *dev)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1195*4882a593Smuzhiyun 	struct can_bittiming *bt = &priv->can.bittiming;
1196*4882a593Smuzhiyun 	struct can_bittiming *dbt = &priv->can.data_bittiming;
1197*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1198*4882a593Smuzhiyun 	u32 reg_cbt, reg_fdctrl;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	/* CBT */
1201*4882a593Smuzhiyun 	/* CBT[EPSEG1] is 5 bit long and CBT[EPROPSEG] is 6 bit
1202*4882a593Smuzhiyun 	 * long. The can_calc_bittiming() tries to divide the tseg1
1203*4882a593Smuzhiyun 	 * equally between phase_seg1 and prop_seg, which may not fit
1204*4882a593Smuzhiyun 	 * in CBT register. Therefore, if phase_seg1 is more than
1205*4882a593Smuzhiyun 	 * possible value, increase prop_seg and decrease phase_seg1.
1206*4882a593Smuzhiyun 	 */
1207*4882a593Smuzhiyun 	if (bt->phase_seg1 > 0x20) {
1208*4882a593Smuzhiyun 		bt->prop_seg += (bt->phase_seg1 - 0x20);
1209*4882a593Smuzhiyun 		bt->phase_seg1 = 0x20;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	reg_cbt = FLEXCAN_CBT_BTF |
1213*4882a593Smuzhiyun 		FIELD_PREP(FLEXCAN_CBT_EPRESDIV_MASK, bt->brp - 1) |
1214*4882a593Smuzhiyun 		FIELD_PREP(FLEXCAN_CBT_ERJW_MASK, bt->sjw - 1) |
1215*4882a593Smuzhiyun 		FIELD_PREP(FLEXCAN_CBT_EPROPSEG_MASK, bt->prop_seg - 1) |
1216*4882a593Smuzhiyun 		FIELD_PREP(FLEXCAN_CBT_EPSEG1_MASK, bt->phase_seg1 - 1) |
1217*4882a593Smuzhiyun 		FIELD_PREP(FLEXCAN_CBT_EPSEG2_MASK, bt->phase_seg2 - 1);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	netdev_dbg(dev, "writing cbt=0x%08x\n", reg_cbt);
1220*4882a593Smuzhiyun 	priv->write(reg_cbt, &regs->cbt);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1223*4882a593Smuzhiyun 		u32 reg_fdcbt, reg_ctrl2;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 		if (bt->brp != dbt->brp)
1226*4882a593Smuzhiyun 			netdev_warn(dev, "Data brp=%d and brp=%d don't match, this may result in a phase error. Consider using different bitrate and/or data bitrate.\n",
1227*4882a593Smuzhiyun 				    dbt->brp, bt->brp);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 		/* FDCBT */
1230*4882a593Smuzhiyun 		/* FDCBT[FPSEG1] is 3 bit long and FDCBT[FPROPSEG] is
1231*4882a593Smuzhiyun 		 * 5 bit long. The can_calc_bittiming tries to divide
1232*4882a593Smuzhiyun 		 * the tseg1 equally between phase_seg1 and prop_seg,
1233*4882a593Smuzhiyun 		 * which may not fit in FDCBT register. Therefore, if
1234*4882a593Smuzhiyun 		 * phase_seg1 is more than possible value, increase
1235*4882a593Smuzhiyun 		 * prop_seg and decrease phase_seg1
1236*4882a593Smuzhiyun 		 */
1237*4882a593Smuzhiyun 		if (dbt->phase_seg1 > 0x8) {
1238*4882a593Smuzhiyun 			dbt->prop_seg += (dbt->phase_seg1 - 0x8);
1239*4882a593Smuzhiyun 			dbt->phase_seg1 = 0x8;
1240*4882a593Smuzhiyun 		}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		reg_fdcbt = priv->read(&regs->fdcbt);
1243*4882a593Smuzhiyun 		reg_fdcbt &= ~(FIELD_PREP(FLEXCAN_FDCBT_FPRESDIV_MASK, 0x3ff) |
1244*4882a593Smuzhiyun 			       FIELD_PREP(FLEXCAN_FDCBT_FRJW_MASK, 0x7) |
1245*4882a593Smuzhiyun 			       FIELD_PREP(FLEXCAN_FDCBT_FPROPSEG_MASK, 0x1f) |
1246*4882a593Smuzhiyun 			       FIELD_PREP(FLEXCAN_FDCBT_FPSEG1_MASK, 0x7) |
1247*4882a593Smuzhiyun 			       FIELD_PREP(FLEXCAN_FDCBT_FPSEG2_MASK, 0x7));
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		reg_fdcbt |= FIELD_PREP(FLEXCAN_FDCBT_FPRESDIV_MASK, dbt->brp - 1) |
1250*4882a593Smuzhiyun 			FIELD_PREP(FLEXCAN_FDCBT_FRJW_MASK, dbt->sjw - 1) |
1251*4882a593Smuzhiyun 			FIELD_PREP(FLEXCAN_FDCBT_FPROPSEG_MASK, dbt->prop_seg) |
1252*4882a593Smuzhiyun 			FIELD_PREP(FLEXCAN_FDCBT_FPSEG1_MASK, dbt->phase_seg1 - 1) |
1253*4882a593Smuzhiyun 			FIELD_PREP(FLEXCAN_FDCBT_FPSEG2_MASK, dbt->phase_seg2 - 1);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		netdev_dbg(dev, "writing fdcbt=0x%08x\n", reg_fdcbt);
1256*4882a593Smuzhiyun 		priv->write(reg_fdcbt, &regs->fdcbt);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		/* CTRL2 */
1259*4882a593Smuzhiyun 		reg_ctrl2 = priv->read(&regs->ctrl2);
1260*4882a593Smuzhiyun 		reg_ctrl2 &= ~FLEXCAN_CTRL2_ISOCANFDEN;
1261*4882a593Smuzhiyun 		if (!(priv->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO))
1262*4882a593Smuzhiyun 			reg_ctrl2 |= FLEXCAN_CTRL2_ISOCANFDEN;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		netdev_dbg(dev, "writing ctrl2=0x%08x\n", reg_ctrl2);
1265*4882a593Smuzhiyun 		priv->write(reg_ctrl2, &regs->ctrl2);
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/* FDCTRL */
1269*4882a593Smuzhiyun 	reg_fdctrl = priv->read(&regs->fdctrl);
1270*4882a593Smuzhiyun 	reg_fdctrl &= ~(FLEXCAN_FDCTRL_FDRATE |
1271*4882a593Smuzhiyun 			FIELD_PREP(FLEXCAN_FDCTRL_TDCOFF, 0x1f));
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1274*4882a593Smuzhiyun 		reg_fdctrl |= FLEXCAN_FDCTRL_FDRATE;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
1277*4882a593Smuzhiyun 			/* TDC must be disabled for Loop Back mode */
1278*4882a593Smuzhiyun 			reg_fdctrl &= ~FLEXCAN_FDCTRL_TDCEN;
1279*4882a593Smuzhiyun 		} else {
1280*4882a593Smuzhiyun 			reg_fdctrl |= FLEXCAN_FDCTRL_TDCEN |
1281*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_TDCOFF,
1282*4882a593Smuzhiyun 					   ((dbt->phase_seg1 - 1) +
1283*4882a593Smuzhiyun 					    dbt->prop_seg + 2) *
1284*4882a593Smuzhiyun 					   ((dbt->brp - 1 ) + 1));
1285*4882a593Smuzhiyun 		}
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	netdev_dbg(dev, "writing fdctrl=0x%08x\n", reg_fdctrl);
1289*4882a593Smuzhiyun 	priv->write(reg_fdctrl, &regs->fdctrl);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x ctrl2=0x%08x fdctrl=0x%08x cbt=0x%08x fdcbt=0x%08x\n",
1292*4882a593Smuzhiyun 		   __func__,
1293*4882a593Smuzhiyun 		   priv->read(&regs->mcr), priv->read(&regs->ctrl),
1294*4882a593Smuzhiyun 		   priv->read(&regs->ctrl2), priv->read(&regs->fdctrl),
1295*4882a593Smuzhiyun 		   priv->read(&regs->cbt), priv->read(&regs->fdcbt));
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
flexcan_set_bittiming(struct net_device * dev)1298*4882a593Smuzhiyun static void flexcan_set_bittiming(struct net_device *dev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	const struct flexcan_priv *priv = netdev_priv(dev);
1301*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1302*4882a593Smuzhiyun 	u32 reg;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	reg = priv->read(&regs->ctrl);
1305*4882a593Smuzhiyun 	reg &= ~(FLEXCAN_CTRL_LPB | FLEXCAN_CTRL_SMP |
1306*4882a593Smuzhiyun 		 FLEXCAN_CTRL_LOM);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1309*4882a593Smuzhiyun 		reg |= FLEXCAN_CTRL_LPB;
1310*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
1311*4882a593Smuzhiyun 		reg |= FLEXCAN_CTRL_LOM;
1312*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
1313*4882a593Smuzhiyun 		reg |= FLEXCAN_CTRL_SMP;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
1316*4882a593Smuzhiyun 	priv->write(reg, &regs->ctrl);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	if (priv->can.ctrlmode_supported & CAN_CTRLMODE_FD)
1319*4882a593Smuzhiyun 		return flexcan_set_bittiming_cbt(dev);
1320*4882a593Smuzhiyun 	else
1321*4882a593Smuzhiyun 		return flexcan_set_bittiming_ctrl(dev);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
flexcan_ram_init(struct net_device * dev)1324*4882a593Smuzhiyun static void flexcan_ram_init(struct net_device *dev)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1327*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1328*4882a593Smuzhiyun 	u32 reg_ctrl2;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* 11.8.3.13 Detection and correction of memory errors:
1331*4882a593Smuzhiyun 	 * CTRL2[WRMFRZ] grants write access to all memory positions
1332*4882a593Smuzhiyun 	 * that require initialization, ranging from 0x080 to 0xADF
1333*4882a593Smuzhiyun 	 * and from 0xF28 to 0xFFF when the CAN FD feature is enabled.
1334*4882a593Smuzhiyun 	 * The RXMGMASK, RX14MASK, RX15MASK, and RXFGMASK registers
1335*4882a593Smuzhiyun 	 * need to be initialized as well. MCR[RFEN] must not be set
1336*4882a593Smuzhiyun 	 * during memory initialization.
1337*4882a593Smuzhiyun 	 */
1338*4882a593Smuzhiyun 	reg_ctrl2 = priv->read(&regs->ctrl2);
1339*4882a593Smuzhiyun 	reg_ctrl2 |= FLEXCAN_CTRL2_WRMFRZ;
1340*4882a593Smuzhiyun 	priv->write(reg_ctrl2, &regs->ctrl2);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	memset_io(&regs->mb[0][0], 0,
1343*4882a593Smuzhiyun 		  offsetof(struct flexcan_regs, rx_smb1[3]) -
1344*4882a593Smuzhiyun 		  offsetof(struct flexcan_regs, mb[0][0]) + 0x4);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1347*4882a593Smuzhiyun 		memset_io(&regs->tx_smb_fd[0], 0,
1348*4882a593Smuzhiyun 			  offsetof(struct flexcan_regs, rx_smb1_fd[17]) -
1349*4882a593Smuzhiyun 			  offsetof(struct flexcan_regs, tx_smb_fd[0]) + 0x4);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	reg_ctrl2 &= ~FLEXCAN_CTRL2_WRMFRZ;
1352*4882a593Smuzhiyun 	priv->write(reg_ctrl2, &regs->ctrl2);
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun /* flexcan_chip_start
1356*4882a593Smuzhiyun  *
1357*4882a593Smuzhiyun  * this functions is entered with clocks enabled
1358*4882a593Smuzhiyun  *
1359*4882a593Smuzhiyun  */
flexcan_chip_start(struct net_device * dev)1360*4882a593Smuzhiyun static int flexcan_chip_start(struct net_device *dev)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1363*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1364*4882a593Smuzhiyun 	u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
1365*4882a593Smuzhiyun 	u64 reg_imask;
1366*4882a593Smuzhiyun 	int err, i;
1367*4882a593Smuzhiyun 	struct flexcan_mb __iomem *mb;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* enable module */
1370*4882a593Smuzhiyun 	err = flexcan_chip_enable(priv);
1371*4882a593Smuzhiyun 	if (err)
1372*4882a593Smuzhiyun 		return err;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* soft reset */
1375*4882a593Smuzhiyun 	err = flexcan_chip_softreset(priv);
1376*4882a593Smuzhiyun 	if (err)
1377*4882a593Smuzhiyun 		goto out_chip_disable;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_ECC)
1380*4882a593Smuzhiyun 		flexcan_ram_init(dev);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	flexcan_set_bittiming(dev);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	/* set freeze, halt */
1385*4882a593Smuzhiyun 	err = flexcan_chip_freeze(priv);
1386*4882a593Smuzhiyun 	if (err)
1387*4882a593Smuzhiyun 		goto out_chip_disable;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* MCR
1390*4882a593Smuzhiyun 	 *
1391*4882a593Smuzhiyun 	 * only supervisor access
1392*4882a593Smuzhiyun 	 * enable warning int
1393*4882a593Smuzhiyun 	 * enable individual RX masking
1394*4882a593Smuzhiyun 	 * choose format C
1395*4882a593Smuzhiyun 	 * set max mailbox number
1396*4882a593Smuzhiyun 	 */
1397*4882a593Smuzhiyun 	reg_mcr = priv->read(&regs->mcr);
1398*4882a593Smuzhiyun 	reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
1399*4882a593Smuzhiyun 	reg_mcr |= FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_IRMQ |
1400*4882a593Smuzhiyun 		FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	/* MCR
1403*4882a593Smuzhiyun 	 *
1404*4882a593Smuzhiyun 	 * FIFO:
1405*4882a593Smuzhiyun 	 * - disable for timestamp mode
1406*4882a593Smuzhiyun 	 * - enable for FIFO mode
1407*4882a593Smuzhiyun 	 */
1408*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1409*4882a593Smuzhiyun 		reg_mcr &= ~FLEXCAN_MCR_FEN;
1410*4882a593Smuzhiyun 	else
1411*4882a593Smuzhiyun 		reg_mcr |= FLEXCAN_MCR_FEN;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* MCR
1414*4882a593Smuzhiyun 	 *
1415*4882a593Smuzhiyun 	 * NOTE: In loopback mode, the CAN_MCR[SRXDIS] cannot be
1416*4882a593Smuzhiyun 	 *       asserted because this will impede the self reception
1417*4882a593Smuzhiyun 	 *       of a transmitted message. This is not documented in
1418*4882a593Smuzhiyun 	 *       earlier versions of flexcan block guide.
1419*4882a593Smuzhiyun 	 *
1420*4882a593Smuzhiyun 	 * Self Reception:
1421*4882a593Smuzhiyun 	 * - enable Self Reception for loopback mode
1422*4882a593Smuzhiyun 	 *   (by clearing "Self Reception Disable" bit)
1423*4882a593Smuzhiyun 	 * - disable for normal operation
1424*4882a593Smuzhiyun 	 */
1425*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1426*4882a593Smuzhiyun 		reg_mcr &= ~FLEXCAN_MCR_SRX_DIS;
1427*4882a593Smuzhiyun 	else
1428*4882a593Smuzhiyun 		reg_mcr |= FLEXCAN_MCR_SRX_DIS;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	/* MCR - CAN-FD */
1431*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1432*4882a593Smuzhiyun 		reg_mcr |= FLEXCAN_MCR_FDEN;
1433*4882a593Smuzhiyun 	else
1434*4882a593Smuzhiyun 		reg_mcr &= ~FLEXCAN_MCR_FDEN;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
1437*4882a593Smuzhiyun 	priv->write(reg_mcr, &regs->mcr);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* CTRL
1440*4882a593Smuzhiyun 	 *
1441*4882a593Smuzhiyun 	 * disable timer sync feature
1442*4882a593Smuzhiyun 	 *
1443*4882a593Smuzhiyun 	 * disable auto busoff recovery
1444*4882a593Smuzhiyun 	 * transmit lowest buffer first
1445*4882a593Smuzhiyun 	 *
1446*4882a593Smuzhiyun 	 * enable tx and rx warning interrupt
1447*4882a593Smuzhiyun 	 * enable bus off interrupt
1448*4882a593Smuzhiyun 	 * (== FLEXCAN_CTRL_ERR_STATE)
1449*4882a593Smuzhiyun 	 */
1450*4882a593Smuzhiyun 	reg_ctrl = priv->read(&regs->ctrl);
1451*4882a593Smuzhiyun 	reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
1452*4882a593Smuzhiyun 	reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
1453*4882a593Smuzhiyun 		FLEXCAN_CTRL_ERR_STATE;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
1456*4882a593Smuzhiyun 	 * on most Flexcan cores, too. Otherwise we don't get
1457*4882a593Smuzhiyun 	 * any error warning or passive interrupts.
1458*4882a593Smuzhiyun 	 */
1459*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
1460*4882a593Smuzhiyun 	    priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
1461*4882a593Smuzhiyun 		reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
1462*4882a593Smuzhiyun 	else
1463*4882a593Smuzhiyun 		reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	/* save for later use */
1466*4882a593Smuzhiyun 	priv->reg_ctrl_default = reg_ctrl;
1467*4882a593Smuzhiyun 	/* leave interrupts disabled for now */
1468*4882a593Smuzhiyun 	reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
1469*4882a593Smuzhiyun 	netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
1470*4882a593Smuzhiyun 	priv->write(reg_ctrl, &regs->ctrl);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
1473*4882a593Smuzhiyun 		reg_ctrl2 = priv->read(&regs->ctrl2);
1474*4882a593Smuzhiyun 		reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
1475*4882a593Smuzhiyun 		priv->write(reg_ctrl2, &regs->ctrl2);
1476*4882a593Smuzhiyun 	}
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	if (priv->can.ctrlmode_supported & CAN_CTRLMODE_FD) {
1479*4882a593Smuzhiyun 		u32 reg_fdctrl;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 		reg_fdctrl = priv->read(&regs->fdctrl);
1482*4882a593Smuzhiyun 		reg_fdctrl &= ~(FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1, 0x3) |
1483*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0, 0x3));
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 		if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1486*4882a593Smuzhiyun 			reg_fdctrl |=
1487*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1,
1488*4882a593Smuzhiyun 					   FLEXCAN_FDCTRL_MBDSR_64) |
1489*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0,
1490*4882a593Smuzhiyun 					   FLEXCAN_FDCTRL_MBDSR_64);
1491*4882a593Smuzhiyun 		} else {
1492*4882a593Smuzhiyun 			reg_fdctrl |=
1493*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_MBDSR1,
1494*4882a593Smuzhiyun 					   FLEXCAN_FDCTRL_MBDSR_8) |
1495*4882a593Smuzhiyun 				FIELD_PREP(FLEXCAN_FDCTRL_MBDSR0,
1496*4882a593Smuzhiyun 					   FLEXCAN_FDCTRL_MBDSR_8);
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		netdev_dbg(dev, "%s: writing fdctrl=0x%08x",
1500*4882a593Smuzhiyun 			   __func__, reg_fdctrl);
1501*4882a593Smuzhiyun 		priv->write(reg_fdctrl, &regs->fdctrl);
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1505*4882a593Smuzhiyun 		for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) {
1506*4882a593Smuzhiyun 			mb = flexcan_get_mb(priv, i);
1507*4882a593Smuzhiyun 			priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
1508*4882a593Smuzhiyun 				    &mb->can_ctrl);
1509*4882a593Smuzhiyun 		}
1510*4882a593Smuzhiyun 	} else {
1511*4882a593Smuzhiyun 		/* clear and invalidate unused mailboxes first */
1512*4882a593Smuzhiyun 		for (i = FLEXCAN_TX_MB_RESERVED_OFF_FIFO; i < priv->mb_count; i++) {
1513*4882a593Smuzhiyun 			mb = flexcan_get_mb(priv, i);
1514*4882a593Smuzhiyun 			priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
1515*4882a593Smuzhiyun 				    &mb->can_ctrl);
1516*4882a593Smuzhiyun 		}
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/* Errata ERR005829: mark first TX mailbox as INACTIVE */
1520*4882a593Smuzhiyun 	priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1521*4882a593Smuzhiyun 		    &priv->tx_mb_reserved->can_ctrl);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	/* mark TX mailbox as INACTIVE */
1524*4882a593Smuzhiyun 	priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1525*4882a593Smuzhiyun 		    &priv->tx_mb->can_ctrl);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/* acceptance mask/acceptance code (accept everything) */
1528*4882a593Smuzhiyun 	priv->write(0x0, &regs->rxgmask);
1529*4882a593Smuzhiyun 	priv->write(0x0, &regs->rx14mask);
1530*4882a593Smuzhiyun 	priv->write(0x0, &regs->rx15mask);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
1533*4882a593Smuzhiyun 		priv->write(0x0, &regs->rxfgmask);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	/* clear acceptance filters */
1536*4882a593Smuzhiyun 	for (i = 0; i < priv->mb_count; i++)
1537*4882a593Smuzhiyun 		priv->write(0, &regs->rximr[i]);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	/* On Vybrid, disable non-correctable errors interrupt and
1540*4882a593Smuzhiyun 	 * freeze mode. It still can correct the correctable errors
1541*4882a593Smuzhiyun 	 * when HW supports ECC.
1542*4882a593Smuzhiyun 	 *
1543*4882a593Smuzhiyun 	 * This also works around errata e5295 which generates false
1544*4882a593Smuzhiyun 	 * positive memory errors and put the device in freeze mode.
1545*4882a593Smuzhiyun 	 */
1546*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
1547*4882a593Smuzhiyun 		/* Follow the protocol as described in "Detection
1548*4882a593Smuzhiyun 		 * and Correction of Memory Errors" to write to
1549*4882a593Smuzhiyun 		 * MECR register (step 1 - 5)
1550*4882a593Smuzhiyun 		 *
1551*4882a593Smuzhiyun 		 * 1. By default, CTRL2[ECRWRE] = 0, MECR[ECRWRDIS] = 1
1552*4882a593Smuzhiyun 		 * 2. set CTRL2[ECRWRE]
1553*4882a593Smuzhiyun 		 */
1554*4882a593Smuzhiyun 		reg_ctrl2 = priv->read(&regs->ctrl2);
1555*4882a593Smuzhiyun 		reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
1556*4882a593Smuzhiyun 		priv->write(reg_ctrl2, &regs->ctrl2);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 		/* 3. clear MECR[ECRWRDIS] */
1559*4882a593Smuzhiyun 		reg_mecr = priv->read(&regs->mecr);
1560*4882a593Smuzhiyun 		reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
1561*4882a593Smuzhiyun 		priv->write(reg_mecr, &regs->mecr);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 		/* 4. all writes to MECR must keep MECR[ECRWRDIS] cleared */
1564*4882a593Smuzhiyun 		reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
1565*4882a593Smuzhiyun 			      FLEXCAN_MECR_FANCEI_MSK);
1566*4882a593Smuzhiyun 		priv->write(reg_mecr, &regs->mecr);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 		/* 5. after configuration done, lock MECR by either
1569*4882a593Smuzhiyun 		 * setting MECR[ECRWRDIS] or clearing CTRL2[ECRWRE]
1570*4882a593Smuzhiyun 		 */
1571*4882a593Smuzhiyun 		reg_mecr |= FLEXCAN_MECR_ECRWRDIS;
1572*4882a593Smuzhiyun 		priv->write(reg_mecr, &regs->mecr);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 		reg_ctrl2 &= ~FLEXCAN_CTRL2_ECRWRE;
1575*4882a593Smuzhiyun 		priv->write(reg_ctrl2, &regs->ctrl2);
1576*4882a593Smuzhiyun 	}
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	/* synchronize with the can bus */
1579*4882a593Smuzhiyun 	err = flexcan_chip_unfreeze(priv);
1580*4882a593Smuzhiyun 	if (err)
1581*4882a593Smuzhiyun 		goto out_chip_disable;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	/* enable interrupts atomically */
1586*4882a593Smuzhiyun 	disable_irq(dev->irq);
1587*4882a593Smuzhiyun 	priv->write(priv->reg_ctrl_default, &regs->ctrl);
1588*4882a593Smuzhiyun 	reg_imask = priv->rx_mask | priv->tx_mask;
1589*4882a593Smuzhiyun 	priv->write(upper_32_bits(reg_imask), &regs->imask2);
1590*4882a593Smuzhiyun 	priv->write(lower_32_bits(reg_imask), &regs->imask1);
1591*4882a593Smuzhiyun 	enable_irq(dev->irq);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	/* print chip status */
1594*4882a593Smuzhiyun 	netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
1595*4882a593Smuzhiyun 		   priv->read(&regs->mcr), priv->read(&regs->ctrl));
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	return 0;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun  out_chip_disable:
1600*4882a593Smuzhiyun 	flexcan_chip_disable(priv);
1601*4882a593Smuzhiyun 	return err;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun /* __flexcan_chip_stop
1605*4882a593Smuzhiyun  *
1606*4882a593Smuzhiyun  * this function is entered with clocks enabled
1607*4882a593Smuzhiyun  */
__flexcan_chip_stop(struct net_device * dev,bool disable_on_error)1608*4882a593Smuzhiyun static int __flexcan_chip_stop(struct net_device *dev, bool disable_on_error)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1611*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1612*4882a593Smuzhiyun 	int err;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/* freeze + disable module */
1615*4882a593Smuzhiyun 	err = flexcan_chip_freeze(priv);
1616*4882a593Smuzhiyun 	if (err && !disable_on_error)
1617*4882a593Smuzhiyun 		return err;
1618*4882a593Smuzhiyun 	err = flexcan_chip_disable(priv);
1619*4882a593Smuzhiyun 	if (err && !disable_on_error)
1620*4882a593Smuzhiyun 		goto out_chip_unfreeze;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* Disable all interrupts */
1623*4882a593Smuzhiyun 	priv->write(0, &regs->imask2);
1624*4882a593Smuzhiyun 	priv->write(0, &regs->imask1);
1625*4882a593Smuzhiyun 	priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1626*4882a593Smuzhiyun 		    &regs->ctrl);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_STOPPED;
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	return 0;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun  out_chip_unfreeze:
1633*4882a593Smuzhiyun 	flexcan_chip_unfreeze(priv);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	return err;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun 
flexcan_chip_stop_disable_on_error(struct net_device * dev)1638*4882a593Smuzhiyun static inline int flexcan_chip_stop_disable_on_error(struct net_device *dev)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	return __flexcan_chip_stop(dev, true);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
flexcan_chip_stop(struct net_device * dev)1643*4882a593Smuzhiyun static inline int flexcan_chip_stop(struct net_device *dev)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	return __flexcan_chip_stop(dev, false);
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun 
flexcan_open(struct net_device * dev)1648*4882a593Smuzhiyun static int flexcan_open(struct net_device *dev)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1651*4882a593Smuzhiyun 	int err;
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	if ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) &&
1654*4882a593Smuzhiyun 	    (priv->can.ctrlmode & CAN_CTRLMODE_FD)) {
1655*4882a593Smuzhiyun 		netdev_err(dev, "Three Samples mode and CAN-FD mode can't be used together\n");
1656*4882a593Smuzhiyun 		return -EINVAL;
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	err = pm_runtime_get_sync(priv->dev);
1660*4882a593Smuzhiyun 	if (err < 0) {
1661*4882a593Smuzhiyun 		pm_runtime_put_noidle(priv->dev);
1662*4882a593Smuzhiyun 		return err;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	err = open_candev(dev);
1666*4882a593Smuzhiyun 	if (err)
1667*4882a593Smuzhiyun 		goto out_runtime_put;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	err = flexcan_transceiver_enable(priv);
1670*4882a593Smuzhiyun 	if (err)
1671*4882a593Smuzhiyun 		goto out_close;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1674*4882a593Smuzhiyun 	if (err)
1675*4882a593Smuzhiyun 		goto out_transceiver_disable;
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_FD)
1678*4882a593Smuzhiyun 		priv->mb_size = sizeof(struct flexcan_mb) + CANFD_MAX_DLEN;
1679*4882a593Smuzhiyun 	else
1680*4882a593Smuzhiyun 		priv->mb_size = sizeof(struct flexcan_mb) + CAN_MAX_DLEN;
1681*4882a593Smuzhiyun 	priv->mb_count = (sizeof(priv->regs->mb[0]) / priv->mb_size) +
1682*4882a593Smuzhiyun 			 (sizeof(priv->regs->mb[1]) / priv->mb_size);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1685*4882a593Smuzhiyun 		priv->tx_mb_reserved =
1686*4882a593Smuzhiyun 			flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP);
1687*4882a593Smuzhiyun 	else
1688*4882a593Smuzhiyun 		priv->tx_mb_reserved =
1689*4882a593Smuzhiyun 			flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_FIFO);
1690*4882a593Smuzhiyun 	priv->tx_mb_idx = priv->mb_count - 1;
1691*4882a593Smuzhiyun 	priv->tx_mb = flexcan_get_mb(priv, priv->tx_mb_idx);
1692*4882a593Smuzhiyun 	priv->tx_mask = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	priv->offload.mailbox_read = flexcan_mailbox_read;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1697*4882a593Smuzhiyun 		priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1698*4882a593Smuzhiyun 		priv->offload.mb_last = priv->mb_count - 2;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 		priv->rx_mask = GENMASK_ULL(priv->offload.mb_last,
1701*4882a593Smuzhiyun 					    priv->offload.mb_first);
1702*4882a593Smuzhiyun 		err = can_rx_offload_add_timestamp(dev, &priv->offload);
1703*4882a593Smuzhiyun 	} else {
1704*4882a593Smuzhiyun 		priv->rx_mask = FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1705*4882a593Smuzhiyun 			FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1706*4882a593Smuzhiyun 		err = can_rx_offload_add_fifo(dev, &priv->offload,
1707*4882a593Smuzhiyun 					      FLEXCAN_NAPI_WEIGHT);
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 	if (err)
1710*4882a593Smuzhiyun 		goto out_free_irq;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	/* start chip and queuing */
1713*4882a593Smuzhiyun 	err = flexcan_chip_start(dev);
1714*4882a593Smuzhiyun 	if (err)
1715*4882a593Smuzhiyun 		goto out_offload_del;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	can_led_event(dev, CAN_LED_EVENT_OPEN);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	can_rx_offload_enable(&priv->offload);
1720*4882a593Smuzhiyun 	netif_start_queue(dev);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	return 0;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun  out_offload_del:
1725*4882a593Smuzhiyun 	can_rx_offload_del(&priv->offload);
1726*4882a593Smuzhiyun  out_free_irq:
1727*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
1728*4882a593Smuzhiyun  out_transceiver_disable:
1729*4882a593Smuzhiyun 	flexcan_transceiver_disable(priv);
1730*4882a593Smuzhiyun  out_close:
1731*4882a593Smuzhiyun 	close_candev(dev);
1732*4882a593Smuzhiyun  out_runtime_put:
1733*4882a593Smuzhiyun 	pm_runtime_put(priv->dev);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	return err;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
flexcan_close(struct net_device * dev)1738*4882a593Smuzhiyun static int flexcan_close(struct net_device *dev)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	netif_stop_queue(dev);
1743*4882a593Smuzhiyun 	can_rx_offload_disable(&priv->offload);
1744*4882a593Smuzhiyun 	flexcan_chip_stop_disable_on_error(dev);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	can_rx_offload_del(&priv->offload);
1747*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
1748*4882a593Smuzhiyun 	flexcan_transceiver_disable(priv);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	close_candev(dev);
1751*4882a593Smuzhiyun 	pm_runtime_put(priv->dev);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	can_led_event(dev, CAN_LED_EVENT_STOP);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	return 0;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
flexcan_set_mode(struct net_device * dev,enum can_mode mode)1758*4882a593Smuzhiyun static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	int err;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	switch (mode) {
1763*4882a593Smuzhiyun 	case CAN_MODE_START:
1764*4882a593Smuzhiyun 		err = flexcan_chip_start(dev);
1765*4882a593Smuzhiyun 		if (err)
1766*4882a593Smuzhiyun 			return err;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 		netif_wake_queue(dev);
1769*4882a593Smuzhiyun 		break;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	default:
1772*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1773*4882a593Smuzhiyun 	}
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	return 0;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun static const struct net_device_ops flexcan_netdev_ops = {
1779*4882a593Smuzhiyun 	.ndo_open	= flexcan_open,
1780*4882a593Smuzhiyun 	.ndo_stop	= flexcan_close,
1781*4882a593Smuzhiyun 	.ndo_start_xmit	= flexcan_start_xmit,
1782*4882a593Smuzhiyun 	.ndo_change_mtu = can_change_mtu,
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun 
register_flexcandev(struct net_device * dev)1785*4882a593Smuzhiyun static int register_flexcandev(struct net_device *dev)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
1788*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs = priv->regs;
1789*4882a593Smuzhiyun 	u32 reg, err;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	err = flexcan_clks_enable(priv);
1792*4882a593Smuzhiyun 	if (err)
1793*4882a593Smuzhiyun 		return err;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	/* select "bus clock", chip must be disabled */
1796*4882a593Smuzhiyun 	err = flexcan_chip_disable(priv);
1797*4882a593Smuzhiyun 	if (err)
1798*4882a593Smuzhiyun 		goto out_clks_disable;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	reg = priv->read(&regs->ctrl);
1801*4882a593Smuzhiyun 	if (priv->clk_src)
1802*4882a593Smuzhiyun 		reg |= FLEXCAN_CTRL_CLK_SRC;
1803*4882a593Smuzhiyun 	else
1804*4882a593Smuzhiyun 		reg &= ~FLEXCAN_CTRL_CLK_SRC;
1805*4882a593Smuzhiyun 	priv->write(reg, &regs->ctrl);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	err = flexcan_chip_enable(priv);
1808*4882a593Smuzhiyun 	if (err)
1809*4882a593Smuzhiyun 		goto out_chip_disable;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	/* set freeze, halt */
1812*4882a593Smuzhiyun 	err = flexcan_chip_freeze(priv);
1813*4882a593Smuzhiyun 	if (err)
1814*4882a593Smuzhiyun 		goto out_chip_disable;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	/* activate FIFO, restrict register access */
1817*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
1818*4882a593Smuzhiyun 	reg |=  FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
1819*4882a593Smuzhiyun 	priv->write(reg, &regs->mcr);
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	/* Currently we only support newer versions of this core
1822*4882a593Smuzhiyun 	 * featuring a RX hardware FIFO (although this driver doesn't
1823*4882a593Smuzhiyun 	 * make use of it on some cores). Older cores, found on some
1824*4882a593Smuzhiyun 	 * Coldfire derivates are not tested.
1825*4882a593Smuzhiyun 	 */
1826*4882a593Smuzhiyun 	reg = priv->read(&regs->mcr);
1827*4882a593Smuzhiyun 	if (!(reg & FLEXCAN_MCR_FEN)) {
1828*4882a593Smuzhiyun 		netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1829*4882a593Smuzhiyun 		err = -ENODEV;
1830*4882a593Smuzhiyun 		goto out_chip_disable;
1831*4882a593Smuzhiyun 	}
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	err = register_candev(dev);
1834*4882a593Smuzhiyun 	if (err)
1835*4882a593Smuzhiyun 		goto out_chip_disable;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	/* Disable core and let pm_runtime_put() disable the clocks.
1838*4882a593Smuzhiyun 	 * If CONFIG_PM is not enabled, the clocks will stay powered.
1839*4882a593Smuzhiyun 	 */
1840*4882a593Smuzhiyun 	flexcan_chip_disable(priv);
1841*4882a593Smuzhiyun 	pm_runtime_put(priv->dev);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return 0;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun  out_chip_disable:
1846*4882a593Smuzhiyun 	flexcan_chip_disable(priv);
1847*4882a593Smuzhiyun  out_clks_disable:
1848*4882a593Smuzhiyun 	flexcan_clks_disable(priv);
1849*4882a593Smuzhiyun 	return err;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun 
unregister_flexcandev(struct net_device * dev)1852*4882a593Smuzhiyun static void unregister_flexcandev(struct net_device *dev)
1853*4882a593Smuzhiyun {
1854*4882a593Smuzhiyun 	unregister_candev(dev);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun 
flexcan_setup_stop_mode(struct platform_device * pdev)1857*4882a593Smuzhiyun static int flexcan_setup_stop_mode(struct platform_device *pdev)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun 	struct net_device *dev = platform_get_drvdata(pdev);
1860*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1861*4882a593Smuzhiyun 	struct device_node *gpr_np;
1862*4882a593Smuzhiyun 	struct flexcan_priv *priv;
1863*4882a593Smuzhiyun 	phandle phandle;
1864*4882a593Smuzhiyun 	u32 out_val[3];
1865*4882a593Smuzhiyun 	int ret;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	if (!np)
1868*4882a593Smuzhiyun 		return -EINVAL;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	/* stop mode property format is:
1871*4882a593Smuzhiyun 	 * <&gpr req_gpr req_bit>.
1872*4882a593Smuzhiyun 	 */
1873*4882a593Smuzhiyun 	ret = of_property_read_u32_array(np, "fsl,stop-mode", out_val,
1874*4882a593Smuzhiyun 					 ARRAY_SIZE(out_val));
1875*4882a593Smuzhiyun 	if (ret) {
1876*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "no stop-mode property\n");
1877*4882a593Smuzhiyun 		return ret;
1878*4882a593Smuzhiyun 	}
1879*4882a593Smuzhiyun 	phandle = *out_val;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	gpr_np = of_find_node_by_phandle(phandle);
1882*4882a593Smuzhiyun 	if (!gpr_np) {
1883*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "could not find gpr node by phandle\n");
1884*4882a593Smuzhiyun 		return -ENODEV;
1885*4882a593Smuzhiyun 	}
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	priv = netdev_priv(dev);
1888*4882a593Smuzhiyun 	priv->stm.gpr = syscon_node_to_regmap(gpr_np);
1889*4882a593Smuzhiyun 	if (IS_ERR(priv->stm.gpr)) {
1890*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "could not find gpr regmap\n");
1891*4882a593Smuzhiyun 		ret = PTR_ERR(priv->stm.gpr);
1892*4882a593Smuzhiyun 		goto out_put_node;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	priv->stm.req_gpr = out_val[1];
1896*4882a593Smuzhiyun 	priv->stm.req_bit = out_val[2];
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	dev_dbg(&pdev->dev,
1899*4882a593Smuzhiyun 		"gpr %s req_gpr=0x02%x req_bit=%u\n",
1900*4882a593Smuzhiyun 		gpr_np->full_name, priv->stm.req_gpr, priv->stm.req_bit);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, true);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	if (of_property_read_bool(np, "wakeup-source"))
1905*4882a593Smuzhiyun 		device_set_wakeup_enable(&pdev->dev, true);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	return 0;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun out_put_node:
1910*4882a593Smuzhiyun 	of_node_put(gpr_np);
1911*4882a593Smuzhiyun 	return ret;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun static const struct of_device_id flexcan_of_match[] = {
1915*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8qm-flexcan", .data = &fsl_imx8qm_devtype_data, },
1916*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8mp-flexcan", .data = &fsl_imx8mp_devtype_data, },
1917*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
1918*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1919*4882a593Smuzhiyun 	{ .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
1920*4882a593Smuzhiyun 	{ .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
1921*4882a593Smuzhiyun 	{ .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
1922*4882a593Smuzhiyun 	{ .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
1923*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
1924*4882a593Smuzhiyun 	{ .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
1925*4882a593Smuzhiyun 	{ .compatible = "fsl,lx2160ar1-flexcan", .data = &fsl_lx2160a_r1_devtype_data, },
1926*4882a593Smuzhiyun 	{ /* sentinel */ },
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, flexcan_of_match);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun static const struct platform_device_id flexcan_id_table[] = {
1931*4882a593Smuzhiyun 	{ .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1932*4882a593Smuzhiyun 	{ /* sentinel */ },
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, flexcan_id_table);
1935*4882a593Smuzhiyun 
flexcan_probe(struct platform_device * pdev)1936*4882a593Smuzhiyun static int flexcan_probe(struct platform_device *pdev)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	const struct of_device_id *of_id;
1939*4882a593Smuzhiyun 	const struct flexcan_devtype_data *devtype_data;
1940*4882a593Smuzhiyun 	struct net_device *dev;
1941*4882a593Smuzhiyun 	struct flexcan_priv *priv;
1942*4882a593Smuzhiyun 	struct regulator *reg_xceiver;
1943*4882a593Smuzhiyun 	struct clk *clk_ipg = NULL, *clk_per = NULL;
1944*4882a593Smuzhiyun 	struct flexcan_regs __iomem *regs;
1945*4882a593Smuzhiyun 	int err, irq;
1946*4882a593Smuzhiyun 	u8 clk_src = 1;
1947*4882a593Smuzhiyun 	u32 clock_freq = 0;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	reg_xceiver = devm_regulator_get_optional(&pdev->dev, "xceiver");
1950*4882a593Smuzhiyun 	if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1951*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1952*4882a593Smuzhiyun 	else if (PTR_ERR(reg_xceiver) == -ENODEV)
1953*4882a593Smuzhiyun 		reg_xceiver = NULL;
1954*4882a593Smuzhiyun 	else if (IS_ERR(reg_xceiver))
1955*4882a593Smuzhiyun 		return PTR_ERR(reg_xceiver);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
1958*4882a593Smuzhiyun 		of_property_read_u32(pdev->dev.of_node,
1959*4882a593Smuzhiyun 				     "clock-frequency", &clock_freq);
1960*4882a593Smuzhiyun 		of_property_read_u8(pdev->dev.of_node,
1961*4882a593Smuzhiyun 				    "fsl,clk-source", &clk_src);
1962*4882a593Smuzhiyun 	}
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	if (!clock_freq) {
1965*4882a593Smuzhiyun 		clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1966*4882a593Smuzhiyun 		if (IS_ERR(clk_ipg)) {
1967*4882a593Smuzhiyun 			dev_err(&pdev->dev, "no ipg clock defined\n");
1968*4882a593Smuzhiyun 			return PTR_ERR(clk_ipg);
1969*4882a593Smuzhiyun 		}
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 		clk_per = devm_clk_get(&pdev->dev, "per");
1972*4882a593Smuzhiyun 		if (IS_ERR(clk_per)) {
1973*4882a593Smuzhiyun 			dev_err(&pdev->dev, "no per clock defined\n");
1974*4882a593Smuzhiyun 			return PTR_ERR(clk_per);
1975*4882a593Smuzhiyun 		}
1976*4882a593Smuzhiyun 		clock_freq = clk_get_rate(clk_per);
1977*4882a593Smuzhiyun 	}
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1980*4882a593Smuzhiyun 	if (irq <= 0)
1981*4882a593Smuzhiyun 		return -ENODEV;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
1984*4882a593Smuzhiyun 	if (IS_ERR(regs))
1985*4882a593Smuzhiyun 		return PTR_ERR(regs);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	of_id = of_match_device(flexcan_of_match, &pdev->dev);
1988*4882a593Smuzhiyun 	if (of_id) {
1989*4882a593Smuzhiyun 		devtype_data = of_id->data;
1990*4882a593Smuzhiyun 	} else if (platform_get_device_id(pdev)->driver_data) {
1991*4882a593Smuzhiyun 		devtype_data = (struct flexcan_devtype_data *)
1992*4882a593Smuzhiyun 			platform_get_device_id(pdev)->driver_data;
1993*4882a593Smuzhiyun 	} else {
1994*4882a593Smuzhiyun 		return -ENODEV;
1995*4882a593Smuzhiyun 	}
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	if ((devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_FD) &&
1998*4882a593Smuzhiyun 	    !(devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)) {
1999*4882a593Smuzhiyun 		dev_err(&pdev->dev, "CAN-FD mode doesn't work with FIFO mode!\n");
2000*4882a593Smuzhiyun 		return -EINVAL;
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	dev = alloc_candev(sizeof(struct flexcan_priv), 1);
2004*4882a593Smuzhiyun 	if (!dev)
2005*4882a593Smuzhiyun 		return -ENOMEM;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
2008*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	dev->netdev_ops = &flexcan_netdev_ops;
2011*4882a593Smuzhiyun 	dev->irq = irq;
2012*4882a593Smuzhiyun 	dev->flags |= IFF_ECHO;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	priv = netdev_priv(dev);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
2017*4882a593Smuzhiyun 	    devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
2018*4882a593Smuzhiyun 		priv->read = flexcan_read_be;
2019*4882a593Smuzhiyun 		priv->write = flexcan_write_be;
2020*4882a593Smuzhiyun 	} else {
2021*4882a593Smuzhiyun 		priv->read = flexcan_read_le;
2022*4882a593Smuzhiyun 		priv->write = flexcan_write_le;
2023*4882a593Smuzhiyun 	}
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
2026*4882a593Smuzhiyun 	priv->can.clock.freq = clock_freq;
2027*4882a593Smuzhiyun 	priv->can.do_set_mode = flexcan_set_mode;
2028*4882a593Smuzhiyun 	priv->can.do_get_berr_counter = flexcan_get_berr_counter;
2029*4882a593Smuzhiyun 	priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
2030*4882a593Smuzhiyun 		CAN_CTRLMODE_LISTENONLY	| CAN_CTRLMODE_3_SAMPLES |
2031*4882a593Smuzhiyun 		CAN_CTRLMODE_BERR_REPORTING;
2032*4882a593Smuzhiyun 	priv->regs = regs;
2033*4882a593Smuzhiyun 	priv->clk_ipg = clk_ipg;
2034*4882a593Smuzhiyun 	priv->clk_per = clk_per;
2035*4882a593Smuzhiyun 	priv->clk_src = clk_src;
2036*4882a593Smuzhiyun 	priv->devtype_data = devtype_data;
2037*4882a593Smuzhiyun 	priv->reg_xceiver = reg_xceiver;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SUPPORT_FD) {
2040*4882a593Smuzhiyun 		priv->can.ctrlmode_supported |= CAN_CTRLMODE_FD |
2041*4882a593Smuzhiyun 			CAN_CTRLMODE_FD_NON_ISO;
2042*4882a593Smuzhiyun 		priv->can.bittiming_const = &flexcan_fd_bittiming_const;
2043*4882a593Smuzhiyun 		priv->can.data_bittiming_const =
2044*4882a593Smuzhiyun 			&flexcan_fd_data_bittiming_const;
2045*4882a593Smuzhiyun 	} else {
2046*4882a593Smuzhiyun 		priv->can.bittiming_const = &flexcan_bittiming_const;
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
2050*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
2051*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	err = register_flexcandev(dev);
2054*4882a593Smuzhiyun 	if (err) {
2055*4882a593Smuzhiyun 		dev_err(&pdev->dev, "registering netdev failed\n");
2056*4882a593Smuzhiyun 		goto failed_register;
2057*4882a593Smuzhiyun 	}
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	of_can_transceiver(dev);
2060*4882a593Smuzhiyun 	devm_can_led_init(dev);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE) {
2063*4882a593Smuzhiyun 		err = flexcan_setup_stop_mode(pdev);
2064*4882a593Smuzhiyun 		if (err)
2065*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "failed to setup stop-mode\n");
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	return 0;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun  failed_register:
2071*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
2072*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
2073*4882a593Smuzhiyun 	free_candev(dev);
2074*4882a593Smuzhiyun 	return err;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun 
flexcan_remove(struct platform_device * pdev)2077*4882a593Smuzhiyun static int flexcan_remove(struct platform_device *pdev)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun 	struct net_device *dev = platform_get_drvdata(pdev);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	device_set_wakeup_enable(&pdev->dev, false);
2082*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, false);
2083*4882a593Smuzhiyun 	unregister_flexcandev(dev);
2084*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
2085*4882a593Smuzhiyun 	free_candev(dev);
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	return 0;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun 
flexcan_suspend(struct device * device)2090*4882a593Smuzhiyun static int __maybe_unused flexcan_suspend(struct device *device)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2093*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2094*4882a593Smuzhiyun 	int err;
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	if (netif_running(dev)) {
2097*4882a593Smuzhiyun 		/* if wakeup is enabled, enter stop mode
2098*4882a593Smuzhiyun 		 * else enter disabled mode.
2099*4882a593Smuzhiyun 		 */
2100*4882a593Smuzhiyun 		if (device_may_wakeup(device)) {
2101*4882a593Smuzhiyun 			enable_irq_wake(dev->irq);
2102*4882a593Smuzhiyun 			err = flexcan_enter_stop_mode(priv);
2103*4882a593Smuzhiyun 			if (err)
2104*4882a593Smuzhiyun 				return err;
2105*4882a593Smuzhiyun 		} else {
2106*4882a593Smuzhiyun 			err = flexcan_chip_stop(dev);
2107*4882a593Smuzhiyun 			if (err)
2108*4882a593Smuzhiyun 				return err;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 			err = pinctrl_pm_select_sleep_state(device);
2111*4882a593Smuzhiyun 			if (err)
2112*4882a593Smuzhiyun 				return err;
2113*4882a593Smuzhiyun 		}
2114*4882a593Smuzhiyun 		netif_stop_queue(dev);
2115*4882a593Smuzhiyun 		netif_device_detach(dev);
2116*4882a593Smuzhiyun 	}
2117*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_SLEEPING;
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	return 0;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun 
flexcan_resume(struct device * device)2122*4882a593Smuzhiyun static int __maybe_unused flexcan_resume(struct device *device)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2125*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2126*4882a593Smuzhiyun 	int err;
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
2129*4882a593Smuzhiyun 	if (netif_running(dev)) {
2130*4882a593Smuzhiyun 		netif_device_attach(dev);
2131*4882a593Smuzhiyun 		netif_start_queue(dev);
2132*4882a593Smuzhiyun 		if (device_may_wakeup(device)) {
2133*4882a593Smuzhiyun 			disable_irq_wake(dev->irq);
2134*4882a593Smuzhiyun 			err = flexcan_exit_stop_mode(priv);
2135*4882a593Smuzhiyun 			if (err)
2136*4882a593Smuzhiyun 				return err;
2137*4882a593Smuzhiyun 		} else {
2138*4882a593Smuzhiyun 			err = pinctrl_pm_select_default_state(device);
2139*4882a593Smuzhiyun 			if (err)
2140*4882a593Smuzhiyun 				return err;
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 			err = flexcan_chip_start(dev);
2143*4882a593Smuzhiyun 			if (err)
2144*4882a593Smuzhiyun 				return err;
2145*4882a593Smuzhiyun 		}
2146*4882a593Smuzhiyun 	}
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	return 0;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun 
flexcan_runtime_suspend(struct device * device)2151*4882a593Smuzhiyun static int __maybe_unused flexcan_runtime_suspend(struct device *device)
2152*4882a593Smuzhiyun {
2153*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2154*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	flexcan_clks_disable(priv);
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	return 0;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun 
flexcan_runtime_resume(struct device * device)2161*4882a593Smuzhiyun static int __maybe_unused flexcan_runtime_resume(struct device *device)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2164*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	return flexcan_clks_enable(priv);
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
flexcan_noirq_suspend(struct device * device)2169*4882a593Smuzhiyun static int __maybe_unused flexcan_noirq_suspend(struct device *device)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2172*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	if (netif_running(dev)) {
2175*4882a593Smuzhiyun 		int err;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 		if (device_may_wakeup(device))
2178*4882a593Smuzhiyun 			flexcan_enable_wakeup_irq(priv, true);
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 		err = pm_runtime_force_suspend(device);
2181*4882a593Smuzhiyun 		if (err)
2182*4882a593Smuzhiyun 			return err;
2183*4882a593Smuzhiyun 	}
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	return 0;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun 
flexcan_noirq_resume(struct device * device)2188*4882a593Smuzhiyun static int __maybe_unused flexcan_noirq_resume(struct device *device)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(device);
2191*4882a593Smuzhiyun 	struct flexcan_priv *priv = netdev_priv(dev);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (netif_running(dev)) {
2194*4882a593Smuzhiyun 		int err;
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 		err = pm_runtime_force_resume(device);
2197*4882a593Smuzhiyun 		if (err)
2198*4882a593Smuzhiyun 			return err;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 		if (device_may_wakeup(device))
2201*4882a593Smuzhiyun 			flexcan_enable_wakeup_irq(priv, false);
2202*4882a593Smuzhiyun 	}
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	return 0;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun static const struct dev_pm_ops flexcan_pm_ops = {
2208*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(flexcan_suspend, flexcan_resume)
2209*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(flexcan_runtime_suspend, flexcan_runtime_resume, NULL)
2210*4882a593Smuzhiyun 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(flexcan_noirq_suspend, flexcan_noirq_resume)
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun static struct platform_driver flexcan_driver = {
2214*4882a593Smuzhiyun 	.driver = {
2215*4882a593Smuzhiyun 		.name = DRV_NAME,
2216*4882a593Smuzhiyun 		.pm = &flexcan_pm_ops,
2217*4882a593Smuzhiyun 		.of_match_table = flexcan_of_match,
2218*4882a593Smuzhiyun 	},
2219*4882a593Smuzhiyun 	.probe = flexcan_probe,
2220*4882a593Smuzhiyun 	.remove = flexcan_remove,
2221*4882a593Smuzhiyun 	.id_table = flexcan_id_table,
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun module_platform_driver(flexcan_driver);
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
2227*4882a593Smuzhiyun 	      "Marc Kleine-Budde <kernel@pengutronix.de>");
2228*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2229*4882a593Smuzhiyun MODULE_DESCRIPTION("CAN port driver for flexcan based chip");
2230