xref: /OK3568_Linux_fs/kernel/drivers/mtd/spi-nor/winbond.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2005, Intec Automation Inc.
4*4882a593Smuzhiyun  * Copyright (C) 2014, Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "core.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun static int
w25q256_post_bfpt_fixups(struct spi_nor * nor,const struct sfdp_parameter_header * bfpt_header,const struct sfdp_bfpt * bfpt,struct spi_nor_flash_parameter * params)12*4882a593Smuzhiyun w25q256_post_bfpt_fixups(struct spi_nor *nor,
13*4882a593Smuzhiyun 			 const struct sfdp_parameter_header *bfpt_header,
14*4882a593Smuzhiyun 			 const struct sfdp_bfpt *bfpt,
15*4882a593Smuzhiyun 			 struct spi_nor_flash_parameter *params)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	/*
18*4882a593Smuzhiyun 	 * W25Q256JV supports 4B opcodes but W25Q256FV does not.
19*4882a593Smuzhiyun 	 * Unfortunately, Winbond has re-used the same JEDEC ID for both
20*4882a593Smuzhiyun 	 * variants which prevents us from defining a new entry in the parts
21*4882a593Smuzhiyun 	 * table.
22*4882a593Smuzhiyun 	 * To differentiate between W25Q256JV and W25Q256FV check SFDP header
23*4882a593Smuzhiyun 	 * version: only JV has JESD216A compliant structure (version 5).
24*4882a593Smuzhiyun 	 */
25*4882a593Smuzhiyun 	if (bfpt_header->major == SFDP_JESD216_MAJOR &&
26*4882a593Smuzhiyun 	    bfpt_header->minor == SFDP_JESD216A_MINOR)
27*4882a593Smuzhiyun 		nor->flags |= SNOR_F_4B_OPCODES;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	return 0;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static struct spi_nor_fixups w25q256_fixups = {
33*4882a593Smuzhiyun 	.post_bfpt = w25q256_post_bfpt_fixups,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const struct flash_info winbond_parts[] = {
37*4882a593Smuzhiyun 	/* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
38*4882a593Smuzhiyun 	{ "w25x05", INFO(0xef3010, 0, 64 * 1024,  1,  SECT_4K) },
39*4882a593Smuzhiyun 	{ "w25x10", INFO(0xef3011, 0, 64 * 1024,  2,  SECT_4K) },
40*4882a593Smuzhiyun 	{ "w25x20", INFO(0xef3012, 0, 64 * 1024,  4,  SECT_4K) },
41*4882a593Smuzhiyun 	{ "w25x40", INFO(0xef3013, 0, 64 * 1024,  8,  SECT_4K) },
42*4882a593Smuzhiyun 	{ "w25x80", INFO(0xef3014, 0, 64 * 1024,  16, SECT_4K) },
43*4882a593Smuzhiyun 	{ "w25x16", INFO(0xef3015, 0, 64 * 1024,  32, SECT_4K) },
44*4882a593Smuzhiyun 	{ "w25q16dw", INFO(0xef6015, 0, 64 * 1024,  32,
45*4882a593Smuzhiyun 			   SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
46*4882a593Smuzhiyun 			   SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
47*4882a593Smuzhiyun 	{ "w25x32", INFO(0xef3016, 0, 64 * 1024,  64, SECT_4K) },
48*4882a593Smuzhiyun 	{ "w25q16jv-im/jm", INFO(0xef7015, 0, 64 * 1024,  32,
49*4882a593Smuzhiyun 				 SECT_4K | SPI_NOR_DUAL_READ |
50*4882a593Smuzhiyun 				 SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK |
51*4882a593Smuzhiyun 				 SPI_NOR_HAS_TB) },
52*4882a593Smuzhiyun 	{ "w25q20cl", INFO(0xef4012, 0, 64 * 1024,  4, SECT_4K) },
53*4882a593Smuzhiyun 	{ "w25q20bw", INFO(0xef5012, 0, 64 * 1024,  4, SECT_4K) },
54*4882a593Smuzhiyun 	{ "w25q20ew", INFO(0xef6012, 0, 64 * 1024,  4, SECT_4K) },
55*4882a593Smuzhiyun 	{ "w25q32", INFO(0xef4016, 0, 64 * 1024,  64, SECT_4K) },
56*4882a593Smuzhiyun 	{ "w25q32dw", INFO(0xef6016, 0, 64 * 1024,  64,
57*4882a593Smuzhiyun 			   SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
58*4882a593Smuzhiyun 			   SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
59*4882a593Smuzhiyun 	{ "w25q32jv", INFO(0xef7016, 0, 64 * 1024,  64,
60*4882a593Smuzhiyun 			   SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
61*4882a593Smuzhiyun 			   SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun 	{ "w25q32jwm", INFO(0xef8016, 0, 64 * 1024,  64,
64*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
65*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
66*4882a593Smuzhiyun 	{ "w25q64jwm", INFO(0xef8017, 0, 64 * 1024, 128,
67*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
68*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
69*4882a593Smuzhiyun 	{ "w25q128jwm", INFO(0xef8018, 0, 64 * 1024, 256,
70*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
71*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
72*4882a593Smuzhiyun 	{ "w25q256jwm", INFO(0xef8019, 0, 64 * 1024, 512,
73*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
74*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
75*4882a593Smuzhiyun 	{ "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
76*4882a593Smuzhiyun 	{ "w25q64", INFO(0xef4017, 0, 64 * 1024, 128,
77*4882a593Smuzhiyun 			 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
78*4882a593Smuzhiyun 	{ "w25q64dw", INFO(0xef6017, 0, 64 * 1024, 128,
79*4882a593Smuzhiyun 			   SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
80*4882a593Smuzhiyun 			   SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
81*4882a593Smuzhiyun 	{ "w25q64jvm", INFO(0xef7017, 0, 64 * 1024, 128, SECT_4K) },
82*4882a593Smuzhiyun 	{ "w25q128fw", INFO(0xef6018, 0, 64 * 1024, 256,
83*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
84*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
85*4882a593Smuzhiyun 	{ "w25q128jv", INFO(0xef7018, 0, 64 * 1024, 256,
86*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
87*4882a593Smuzhiyun 			    SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
88*4882a593Smuzhiyun 	{ "w25q80", INFO(0xef5014, 0, 64 * 1024,  16, SECT_4K) },
89*4882a593Smuzhiyun 	{ "w25q80bl", INFO(0xef4014, 0, 64 * 1024,  16, SECT_4K) },
90*4882a593Smuzhiyun 	{ "w25q128", INFO(0xef4018, 0, 64 * 1024, 256,
91*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
92*4882a593Smuzhiyun 			    SPI_NOR_HAS_TB) },
93*4882a593Smuzhiyun 	{ "w25q256", INFO(0xef4019, 0, 64 * 1024, 512,
94*4882a593Smuzhiyun 			  SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ)
95*4882a593Smuzhiyun 	  .fixups = &w25q256_fixups },
96*4882a593Smuzhiyun 	{ "w25q256jvm", INFO(0xef7019, 0, 64 * 1024, 512,
97*4882a593Smuzhiyun 			     SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
98*4882a593Smuzhiyun 	{ "w25q256jw", INFO(0xef6019, 0, 64 * 1024, 512,
99*4882a593Smuzhiyun 			     SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
100*4882a593Smuzhiyun 	{ "w25m512jv", INFO(0xef7119, 0, 64 * 1024, 1024,
101*4882a593Smuzhiyun 			    SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_DUAL_READ) },
102*4882a593Smuzhiyun 	{ "w25q512jvq", INFO(0xef4020, 0, 64 * 1024, 1024,
103*4882a593Smuzhiyun 			     SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /**
107*4882a593Smuzhiyun  * winbond_set_4byte_addr_mode() - Set 4-byte address mode for Winbond flashes.
108*4882a593Smuzhiyun  * @nor:	pointer to 'struct spi_nor'.
109*4882a593Smuzhiyun  * @enable:	true to enter the 4-byte address mode, false to exit the 4-byte
110*4882a593Smuzhiyun  *		address mode.
111*4882a593Smuzhiyun  *
112*4882a593Smuzhiyun  * Return: 0 on success, -errno otherwise.
113*4882a593Smuzhiyun  */
winbond_set_4byte_addr_mode(struct spi_nor * nor,bool enable)114*4882a593Smuzhiyun static int winbond_set_4byte_addr_mode(struct spi_nor *nor, bool enable)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	int ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	ret = spi_nor_set_4byte_addr_mode(nor, enable);
119*4882a593Smuzhiyun 	if (ret || enable)
120*4882a593Smuzhiyun 		return ret;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/*
123*4882a593Smuzhiyun 	 * On Winbond W25Q256FV, leaving 4byte mode causes the Extended Address
124*4882a593Smuzhiyun 	 * Register to be set to 1, so all 3-byte-address reads come from the
125*4882a593Smuzhiyun 	 * second 16M. We must clear the register to enable normal behavior.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	ret = spi_nor_write_enable(nor);
128*4882a593Smuzhiyun 	if (ret)
129*4882a593Smuzhiyun 		return ret;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	ret = spi_nor_write_ear(nor, 0);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		return ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return spi_nor_write_disable(nor);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
winbond_default_init(struct spi_nor * nor)138*4882a593Smuzhiyun static void winbond_default_init(struct spi_nor *nor)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	nor->params->set_4byte_addr_mode = winbond_set_4byte_addr_mode;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct spi_nor_fixups winbond_fixups = {
144*4882a593Smuzhiyun 	.default_init = winbond_default_init,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun const struct spi_nor_manufacturer spi_nor_winbond = {
148*4882a593Smuzhiyun 	.name = "winbond",
149*4882a593Smuzhiyun 	.parts = winbond_parts,
150*4882a593Smuzhiyun 	.nparts = ARRAY_SIZE(winbond_parts),
151*4882a593Smuzhiyun 	.fixups = &winbond_fixups,
152*4882a593Smuzhiyun };
153