1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2005, Intec Automation Inc.
4*4882a593Smuzhiyun * Copyright (C) 2014, Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "core.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static const struct flash_info sst_parts[] = {
12*4882a593Smuzhiyun /* SST -- large erase sizes are "overlays", "sectors" are 4K */
13*4882a593Smuzhiyun { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8,
14*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
15*4882a593Smuzhiyun { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16,
16*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
17*4882a593Smuzhiyun { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32,
18*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
19*4882a593Smuzhiyun { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64,
20*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
21*4882a593Smuzhiyun { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128,
22*4882a593Smuzhiyun SECT_4K | SPI_NOR_4BIT_BP) },
23*4882a593Smuzhiyun { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1,
24*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
25*4882a593Smuzhiyun { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2,
26*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
27*4882a593Smuzhiyun { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4,
28*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
29*4882a593Smuzhiyun { "sst25wf020a", INFO(0x621612, 0, 64 * 1024, 4, SECT_4K) },
30*4882a593Smuzhiyun { "sst25wf040b", INFO(0x621613, 0, 64 * 1024, 8, SECT_4K) },
31*4882a593Smuzhiyun { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8,
32*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
33*4882a593Smuzhiyun { "sst25wf080", INFO(0xbf2505, 0, 64 * 1024, 16,
34*4882a593Smuzhiyun SECT_4K | SST_WRITE) },
35*4882a593Smuzhiyun { "sst26wf016b", INFO(0xbf2651, 0, 64 * 1024, 32,
36*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ |
37*4882a593Smuzhiyun SPI_NOR_QUAD_READ) },
38*4882a593Smuzhiyun { "sst26vf016b", INFO(0xbf2641, 0, 64 * 1024, 32,
39*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ) },
40*4882a593Smuzhiyun { "sst26vf064b", INFO(0xbf2643, 0, 64 * 1024, 128,
41*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ |
42*4882a593Smuzhiyun SPI_NOR_QUAD_READ) },
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
sst_write(struct mtd_info * mtd,loff_t to,size_t len,size_t * retlen,const u_char * buf)45*4882a593Smuzhiyun static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
46*4882a593Smuzhiyun size_t *retlen, const u_char *buf)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct spi_nor *nor = mtd_to_spi_nor(mtd);
49*4882a593Smuzhiyun size_t actual = 0;
50*4882a593Smuzhiyun int ret;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun ret = spi_nor_lock_and_prep(nor);
55*4882a593Smuzhiyun if (ret)
56*4882a593Smuzhiyun return ret;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ret = spi_nor_write_enable(nor);
59*4882a593Smuzhiyun if (ret)
60*4882a593Smuzhiyun goto out;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun nor->sst_write_second = false;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Start write from odd address. */
65*4882a593Smuzhiyun if (to % 2) {
66*4882a593Smuzhiyun nor->program_opcode = SPINOR_OP_BP;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* write one byte. */
69*4882a593Smuzhiyun ret = spi_nor_write_data(nor, to, 1, buf);
70*4882a593Smuzhiyun if (ret < 0)
71*4882a593Smuzhiyun goto out;
72*4882a593Smuzhiyun WARN(ret != 1, "While writing 1 byte written %i bytes\n", ret);
73*4882a593Smuzhiyun ret = spi_nor_wait_till_ready(nor);
74*4882a593Smuzhiyun if (ret)
75*4882a593Smuzhiyun goto out;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun to++;
78*4882a593Smuzhiyun actual++;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Write out most of the data here. */
82*4882a593Smuzhiyun for (; actual < len - 1; actual += 2) {
83*4882a593Smuzhiyun nor->program_opcode = SPINOR_OP_AAI_WP;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* write two bytes. */
86*4882a593Smuzhiyun ret = spi_nor_write_data(nor, to, 2, buf + actual);
87*4882a593Smuzhiyun if (ret < 0)
88*4882a593Smuzhiyun goto out;
89*4882a593Smuzhiyun WARN(ret != 2, "While writing 2 bytes written %i bytes\n", ret);
90*4882a593Smuzhiyun ret = spi_nor_wait_till_ready(nor);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun goto out;
93*4882a593Smuzhiyun to += 2;
94*4882a593Smuzhiyun nor->sst_write_second = true;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun nor->sst_write_second = false;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = spi_nor_write_disable(nor);
99*4882a593Smuzhiyun if (ret)
100*4882a593Smuzhiyun goto out;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ret = spi_nor_wait_till_ready(nor);
103*4882a593Smuzhiyun if (ret)
104*4882a593Smuzhiyun goto out;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Write out trailing byte if it exists. */
107*4882a593Smuzhiyun if (actual != len) {
108*4882a593Smuzhiyun ret = spi_nor_write_enable(nor);
109*4882a593Smuzhiyun if (ret)
110*4882a593Smuzhiyun goto out;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun nor->program_opcode = SPINOR_OP_BP;
113*4882a593Smuzhiyun ret = spi_nor_write_data(nor, to, 1, buf + actual);
114*4882a593Smuzhiyun if (ret < 0)
115*4882a593Smuzhiyun goto out;
116*4882a593Smuzhiyun WARN(ret != 1, "While writing 1 byte written %i bytes\n", ret);
117*4882a593Smuzhiyun ret = spi_nor_wait_till_ready(nor);
118*4882a593Smuzhiyun if (ret)
119*4882a593Smuzhiyun goto out;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun actual += 1;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun ret = spi_nor_write_disable(nor);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun out:
126*4882a593Smuzhiyun *retlen += actual;
127*4882a593Smuzhiyun spi_nor_unlock_and_unprep(nor);
128*4882a593Smuzhiyun return ret;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
sst_default_init(struct spi_nor * nor)131*4882a593Smuzhiyun static void sst_default_init(struct spi_nor *nor)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun nor->flags |= SNOR_F_HAS_LOCK;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
sst_post_sfdp_fixups(struct spi_nor * nor)136*4882a593Smuzhiyun static void sst_post_sfdp_fixups(struct spi_nor *nor)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun if (nor->info->flags & SST_WRITE)
139*4882a593Smuzhiyun nor->mtd._write = sst_write;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct spi_nor_fixups sst_fixups = {
143*4882a593Smuzhiyun .default_init = sst_default_init,
144*4882a593Smuzhiyun .post_sfdp = sst_post_sfdp_fixups,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun const struct spi_nor_manufacturer spi_nor_sst = {
148*4882a593Smuzhiyun .name = "sst",
149*4882a593Smuzhiyun .parts = sst_parts,
150*4882a593Smuzhiyun .nparts = ARRAY_SIZE(sst_parts),
151*4882a593Smuzhiyun .fixups = &sst_fixups,
152*4882a593Smuzhiyun };
153