1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2005, Intec Automation Inc.
4*4882a593Smuzhiyun * Copyright (C) 2014, Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "core.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static int
s25fs_s_post_bfpt_fixups(struct spi_nor * nor,const struct sfdp_parameter_header * bfpt_header,const struct sfdp_bfpt * bfpt,struct spi_nor_flash_parameter * params)12*4882a593Smuzhiyun s25fs_s_post_bfpt_fixups(struct spi_nor *nor,
13*4882a593Smuzhiyun const struct sfdp_parameter_header *bfpt_header,
14*4882a593Smuzhiyun const struct sfdp_bfpt *bfpt,
15*4882a593Smuzhiyun struct spi_nor_flash_parameter *params)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * The S25FS-S chip family reports 512-byte pages in BFPT but
19*4882a593Smuzhiyun * in reality the write buffer still wraps at the safe default
20*4882a593Smuzhiyun * of 256 bytes. Overwrite the page size advertised by BFPT
21*4882a593Smuzhiyun * to get the writes working.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun params->page_size = 256;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return 0;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct spi_nor_fixups s25fs_s_fixups = {
29*4882a593Smuzhiyun .post_bfpt = s25fs_s_post_bfpt_fixups,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct flash_info spansion_parts[] = {
33*4882a593Smuzhiyun /* Spansion/Cypress -- single (large) sector size only, at least
34*4882a593Smuzhiyun * for the chips listed here (without boot sectors).
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64,
37*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
38*4882a593Smuzhiyun { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128,
39*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
40*4882a593Smuzhiyun { "s25fl128s0", INFO6(0x012018, 0x4d0080, 256 * 1024, 64,
41*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
42*4882a593Smuzhiyun USE_CLSR) },
43*4882a593Smuzhiyun { "s25fl128s1", INFO6(0x012018, 0x4d0180, 64 * 1024, 256,
44*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
45*4882a593Smuzhiyun USE_CLSR) },
46*4882a593Smuzhiyun { "s25fl256s0", INFO6(0x010219, 0x4d0080, 256 * 1024, 128,
47*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
48*4882a593Smuzhiyun USE_CLSR) },
49*4882a593Smuzhiyun { "s25fl256s1", INFO6(0x010219, 0x4d0180, 64 * 1024, 512,
50*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
51*4882a593Smuzhiyun USE_CLSR) },
52*4882a593Smuzhiyun { "s25fl512s", INFO6(0x010220, 0x4d0080, 256 * 1024, 256,
53*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
54*4882a593Smuzhiyun SPI_NOR_HAS_LOCK | USE_CLSR) },
55*4882a593Smuzhiyun { "s25fs128s1", INFO6(0x012018, 0x4d0181, 64 * 1024, 256,
56*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR)
57*4882a593Smuzhiyun .fixups = &s25fs_s_fixups, },
58*4882a593Smuzhiyun { "s25fs256s0", INFO6(0x010219, 0x4d0081, 256 * 1024, 128,
59*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
60*4882a593Smuzhiyun USE_CLSR) },
61*4882a593Smuzhiyun { "s25fs256s1", INFO6(0x010219, 0x4d0181, 64 * 1024, 512,
62*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
63*4882a593Smuzhiyun USE_CLSR) },
64*4882a593Smuzhiyun { "s25fs512s", INFO6(0x010220, 0x4d0081, 256 * 1024, 256,
65*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR)
66*4882a593Smuzhiyun .fixups = &s25fs_s_fixups, },
67*4882a593Smuzhiyun { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
68*4882a593Smuzhiyun { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
69*4882a593Smuzhiyun { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64,
70*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
71*4882a593Smuzhiyun USE_CLSR) },
72*4882a593Smuzhiyun { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256,
73*4882a593Smuzhiyun SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
74*4882a593Smuzhiyun USE_CLSR) },
75*4882a593Smuzhiyun { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
76*4882a593Smuzhiyun { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
77*4882a593Smuzhiyun { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
78*4882a593Smuzhiyun { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
79*4882a593Smuzhiyun { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
80*4882a593Smuzhiyun { "s25fl004k", INFO(0xef4013, 0, 64 * 1024, 8,
81*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
82*4882a593Smuzhiyun { "s25fl008k", INFO(0xef4014, 0, 64 * 1024, 16,
83*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
84*4882a593Smuzhiyun { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32,
85*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
86*4882a593Smuzhiyun { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128,
87*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
88*4882a593Smuzhiyun { "s25fl116k", INFO(0x014015, 0, 64 * 1024, 32,
89*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
90*4882a593Smuzhiyun { "s25fl132k", INFO(0x014016, 0, 64 * 1024, 64, SECT_4K) },
91*4882a593Smuzhiyun { "s25fl164k", INFO(0x014017, 0, 64 * 1024, 128, SECT_4K) },
92*4882a593Smuzhiyun { "s25fl204k", INFO(0x014013, 0, 64 * 1024, 8,
93*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ) },
94*4882a593Smuzhiyun { "s25fl208k", INFO(0x014014, 0, 64 * 1024, 16,
95*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ) },
96*4882a593Smuzhiyun { "s25fl064l", INFO(0x016017, 0, 64 * 1024, 128,
97*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
98*4882a593Smuzhiyun SPI_NOR_4B_OPCODES) },
99*4882a593Smuzhiyun { "s25fl128l", INFO(0x016018, 0, 64 * 1024, 256,
100*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
101*4882a593Smuzhiyun SPI_NOR_4B_OPCODES) },
102*4882a593Smuzhiyun { "s25fl256l", INFO(0x016019, 0, 64 * 1024, 512,
103*4882a593Smuzhiyun SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
104*4882a593Smuzhiyun SPI_NOR_4B_OPCODES) },
105*4882a593Smuzhiyun { "cy15x104q", INFO6(0x042cc2, 0x7f7f7f, 512 * 1024, 1,
106*4882a593Smuzhiyun SPI_NOR_NO_ERASE) },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
spansion_post_sfdp_fixups(struct spi_nor * nor)109*4882a593Smuzhiyun static void spansion_post_sfdp_fixups(struct spi_nor *nor)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun if (nor->params->size <= SZ_16M)
112*4882a593Smuzhiyun return;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun nor->flags |= SNOR_F_4B_OPCODES;
115*4882a593Smuzhiyun /* No small sector erase for 4-byte command set */
116*4882a593Smuzhiyun nor->erase_opcode = SPINOR_OP_SE;
117*4882a593Smuzhiyun nor->mtd.erasesize = nor->info->sector_size;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const struct spi_nor_fixups spansion_fixups = {
121*4882a593Smuzhiyun .post_sfdp = spansion_post_sfdp_fixups,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun const struct spi_nor_manufacturer spi_nor_spansion = {
125*4882a593Smuzhiyun .name = "spansion",
126*4882a593Smuzhiyun .parts = spansion_parts,
127*4882a593Smuzhiyun .nparts = ARRAY_SIZE(spansion_parts),
128*4882a593Smuzhiyun .fixups = &spansion_fixups,
129*4882a593Smuzhiyun };
130