1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2005, Intec Automation Inc.
4*4882a593Smuzhiyun * Copyright (C) 2014, Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "core.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static const struct flash_info micron_parts[] = {
12*4882a593Smuzhiyun { "mt35xu512aba", INFO(0x2c5b1a, 0, 128 * 1024, 512,
13*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_OCTAL_READ |
14*4882a593Smuzhiyun SPI_NOR_4B_OPCODES) },
15*4882a593Smuzhiyun { "mt35xu02g", INFO(0x2c5b1c, 0, 128 * 1024, 2048,
16*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_OCTAL_READ |
17*4882a593Smuzhiyun SPI_NOR_4B_OPCODES) },
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct flash_info st_parts[] = {
21*4882a593Smuzhiyun { "n25q016a", INFO(0x20bb15, 0, 64 * 1024, 32,
22*4882a593Smuzhiyun SECT_4K | SPI_NOR_QUAD_READ) },
23*4882a593Smuzhiyun { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64,
24*4882a593Smuzhiyun SPI_NOR_QUAD_READ) },
25*4882a593Smuzhiyun { "n25q032a", INFO(0x20bb16, 0, 64 * 1024, 64,
26*4882a593Smuzhiyun SPI_NOR_QUAD_READ) },
27*4882a593Smuzhiyun { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128,
28*4882a593Smuzhiyun SECT_4K | SPI_NOR_QUAD_READ) },
29*4882a593Smuzhiyun { "n25q064a", INFO(0x20bb17, 0, 64 * 1024, 128,
30*4882a593Smuzhiyun SECT_4K | SPI_NOR_QUAD_READ) },
31*4882a593Smuzhiyun { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256,
32*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
33*4882a593Smuzhiyun SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB |
34*4882a593Smuzhiyun SPI_NOR_4BIT_BP | SPI_NOR_BP3_SR_BIT6) },
35*4882a593Smuzhiyun { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256,
36*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
37*4882a593Smuzhiyun { "mt25ql256a", INFO6(0x20ba19, 0x104400, 64 * 1024, 512,
38*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_DUAL_READ |
39*4882a593Smuzhiyun SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
40*4882a593Smuzhiyun { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K |
41*4882a593Smuzhiyun USE_FSR | SPI_NOR_DUAL_READ |
42*4882a593Smuzhiyun SPI_NOR_QUAD_READ) },
43*4882a593Smuzhiyun { "mt25qu256a", INFO6(0x20bb19, 0x104400, 64 * 1024, 512,
44*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_DUAL_READ |
45*4882a593Smuzhiyun SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
46*4882a593Smuzhiyun { "n25q256ax1", INFO(0x20bb19, 0, 64 * 1024, 512,
47*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
48*4882a593Smuzhiyun { "mt25ql512a", INFO6(0x20ba20, 0x104400, 64 * 1024, 1024,
49*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_DUAL_READ |
50*4882a593Smuzhiyun SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
51*4882a593Smuzhiyun { "n25q512ax3", INFO(0x20ba20, 0, 64 * 1024, 1024,
52*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
53*4882a593Smuzhiyun SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB |
54*4882a593Smuzhiyun SPI_NOR_4BIT_BP | SPI_NOR_BP3_SR_BIT6) },
55*4882a593Smuzhiyun { "mt25qu512a", INFO6(0x20bb20, 0x104400, 64 * 1024, 1024,
56*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_DUAL_READ |
57*4882a593Smuzhiyun SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
58*4882a593Smuzhiyun { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024,
59*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
60*4882a593Smuzhiyun SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB |
61*4882a593Smuzhiyun SPI_NOR_4BIT_BP | SPI_NOR_BP3_SR_BIT6) },
62*4882a593Smuzhiyun { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048,
63*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
64*4882a593Smuzhiyun SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB |
65*4882a593Smuzhiyun SPI_NOR_4BIT_BP | SPI_NOR_BP3_SR_BIT6 |
66*4882a593Smuzhiyun NO_CHIP_ERASE) },
67*4882a593Smuzhiyun { "n25q00a", INFO(0x20bb21, 0, 64 * 1024, 2048,
68*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
69*4882a593Smuzhiyun NO_CHIP_ERASE) },
70*4882a593Smuzhiyun { "mt25ql02g", INFO(0x20ba22, 0, 64 * 1024, 4096,
71*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_QUAD_READ |
72*4882a593Smuzhiyun NO_CHIP_ERASE) },
73*4882a593Smuzhiyun { "mt25qu02g", INFO(0x20bb22, 0, 64 * 1024, 4096,
74*4882a593Smuzhiyun SECT_4K | USE_FSR | SPI_NOR_DUAL_READ |
75*4882a593Smuzhiyun SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
78*4882a593Smuzhiyun { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
79*4882a593Smuzhiyun { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
80*4882a593Smuzhiyun { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
81*4882a593Smuzhiyun { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
82*4882a593Smuzhiyun { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
83*4882a593Smuzhiyun { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
84*4882a593Smuzhiyun { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
85*4882a593Smuzhiyun { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
88*4882a593Smuzhiyun { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
89*4882a593Smuzhiyun { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
90*4882a593Smuzhiyun { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
91*4882a593Smuzhiyun { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
92*4882a593Smuzhiyun { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
93*4882a593Smuzhiyun { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
94*4882a593Smuzhiyun { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
95*4882a593Smuzhiyun { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
98*4882a593Smuzhiyun { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
99*4882a593Smuzhiyun { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
102*4882a593Smuzhiyun { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
103*4882a593Smuzhiyun { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun { "m25px16", INFO(0x207115, 0, 64 * 1024, 32, SECT_4K) },
106*4882a593Smuzhiyun { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
107*4882a593Smuzhiyun { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
108*4882a593Smuzhiyun { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
109*4882a593Smuzhiyun { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
110*4882a593Smuzhiyun { "m25px80", INFO(0x207114, 0, 64 * 1024, 16, 0) },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /**
114*4882a593Smuzhiyun * st_micron_set_4byte_addr_mode() - Set 4-byte address mode for ST and Micron
115*4882a593Smuzhiyun * flashes.
116*4882a593Smuzhiyun * @nor: pointer to 'struct spi_nor'.
117*4882a593Smuzhiyun * @enable: true to enter the 4-byte address mode, false to exit the 4-byte
118*4882a593Smuzhiyun * address mode.
119*4882a593Smuzhiyun *
120*4882a593Smuzhiyun * Return: 0 on success, -errno otherwise.
121*4882a593Smuzhiyun */
st_micron_set_4byte_addr_mode(struct spi_nor * nor,bool enable)122*4882a593Smuzhiyun static int st_micron_set_4byte_addr_mode(struct spi_nor *nor, bool enable)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun int ret;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = spi_nor_write_enable(nor);
127*4882a593Smuzhiyun if (ret)
128*4882a593Smuzhiyun return ret;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun ret = spi_nor_set_4byte_addr_mode(nor, enable);
131*4882a593Smuzhiyun if (ret)
132*4882a593Smuzhiyun return ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return spi_nor_write_disable(nor);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
micron_st_default_init(struct spi_nor * nor)137*4882a593Smuzhiyun static void micron_st_default_init(struct spi_nor *nor)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun nor->flags |= SNOR_F_HAS_LOCK;
140*4882a593Smuzhiyun nor->flags &= ~SNOR_F_HAS_16BIT_SR;
141*4882a593Smuzhiyun nor->params->quad_enable = NULL;
142*4882a593Smuzhiyun nor->params->set_4byte_addr_mode = st_micron_set_4byte_addr_mode;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static const struct spi_nor_fixups micron_st_fixups = {
146*4882a593Smuzhiyun .default_init = micron_st_default_init,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun const struct spi_nor_manufacturer spi_nor_micron = {
150*4882a593Smuzhiyun .name = "micron",
151*4882a593Smuzhiyun .parts = micron_parts,
152*4882a593Smuzhiyun .nparts = ARRAY_SIZE(micron_parts),
153*4882a593Smuzhiyun .fixups = µn_st_fixups,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun const struct spi_nor_manufacturer spi_nor_st = {
157*4882a593Smuzhiyun .name = "st",
158*4882a593Smuzhiyun .parts = st_parts,
159*4882a593Smuzhiyun .nparts = ARRAY_SIZE(st_parts),
160*4882a593Smuzhiyun .fixups = µn_st_fixups,
161*4882a593Smuzhiyun };
162