1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SPI NOR driver for NXP SPI Flash Interface (SPIFI)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on Freescale QuadSPI driver:
8*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
17*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
18*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/spi/spi.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* NXP SPIFI registers, bits and macros */
25*4882a593Smuzhiyun #define SPIFI_CTRL 0x000
26*4882a593Smuzhiyun #define SPIFI_CTRL_TIMEOUT(timeout) (timeout)
27*4882a593Smuzhiyun #define SPIFI_CTRL_CSHIGH(cshigh) ((cshigh) << 16)
28*4882a593Smuzhiyun #define SPIFI_CTRL_MODE3 BIT(23)
29*4882a593Smuzhiyun #define SPIFI_CTRL_DUAL BIT(28)
30*4882a593Smuzhiyun #define SPIFI_CTRL_FBCLK BIT(30)
31*4882a593Smuzhiyun #define SPIFI_CMD 0x004
32*4882a593Smuzhiyun #define SPIFI_CMD_DATALEN(dlen) ((dlen) & 0x3fff)
33*4882a593Smuzhiyun #define SPIFI_CMD_DOUT BIT(15)
34*4882a593Smuzhiyun #define SPIFI_CMD_INTLEN(ilen) ((ilen) << 16)
35*4882a593Smuzhiyun #define SPIFI_CMD_FIELDFORM(field) ((field) << 19)
36*4882a593Smuzhiyun #define SPIFI_CMD_FIELDFORM_ALL_SERIAL SPIFI_CMD_FIELDFORM(0x0)
37*4882a593Smuzhiyun #define SPIFI_CMD_FIELDFORM_QUAD_DUAL_DATA SPIFI_CMD_FIELDFORM(0x1)
38*4882a593Smuzhiyun #define SPIFI_CMD_FRAMEFORM(frame) ((frame) << 21)
39*4882a593Smuzhiyun #define SPIFI_CMD_FRAMEFORM_OPCODE_ONLY SPIFI_CMD_FRAMEFORM(0x1)
40*4882a593Smuzhiyun #define SPIFI_CMD_OPCODE(op) ((op) << 24)
41*4882a593Smuzhiyun #define SPIFI_ADDR 0x008
42*4882a593Smuzhiyun #define SPIFI_IDATA 0x00c
43*4882a593Smuzhiyun #define SPIFI_CLIMIT 0x010
44*4882a593Smuzhiyun #define SPIFI_DATA 0x014
45*4882a593Smuzhiyun #define SPIFI_MCMD 0x018
46*4882a593Smuzhiyun #define SPIFI_STAT 0x01c
47*4882a593Smuzhiyun #define SPIFI_STAT_MCINIT BIT(0)
48*4882a593Smuzhiyun #define SPIFI_STAT_CMD BIT(1)
49*4882a593Smuzhiyun #define SPIFI_STAT_RESET BIT(4)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SPI_NOR_MAX_ID_LEN 6
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct nxp_spifi {
54*4882a593Smuzhiyun struct device *dev;
55*4882a593Smuzhiyun struct clk *clk_spifi;
56*4882a593Smuzhiyun struct clk *clk_reg;
57*4882a593Smuzhiyun void __iomem *io_base;
58*4882a593Smuzhiyun void __iomem *flash_base;
59*4882a593Smuzhiyun struct spi_nor nor;
60*4882a593Smuzhiyun bool memory_mode;
61*4882a593Smuzhiyun u32 mcmd;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
nxp_spifi_wait_for_cmd(struct nxp_spifi * spifi)64*4882a593Smuzhiyun static int nxp_spifi_wait_for_cmd(struct nxp_spifi *spifi)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u8 stat;
67*4882a593Smuzhiyun int ret;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun ret = readb_poll_timeout(spifi->io_base + SPIFI_STAT, stat,
70*4882a593Smuzhiyun !(stat & SPIFI_STAT_CMD), 10, 30);
71*4882a593Smuzhiyun if (ret)
72*4882a593Smuzhiyun dev_warn(spifi->dev, "command timed out\n");
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return ret;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
nxp_spifi_reset(struct nxp_spifi * spifi)77*4882a593Smuzhiyun static int nxp_spifi_reset(struct nxp_spifi *spifi)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun u8 stat;
80*4882a593Smuzhiyun int ret;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun writel(SPIFI_STAT_RESET, spifi->io_base + SPIFI_STAT);
83*4882a593Smuzhiyun ret = readb_poll_timeout(spifi->io_base + SPIFI_STAT, stat,
84*4882a593Smuzhiyun !(stat & SPIFI_STAT_RESET), 10, 30);
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun dev_warn(spifi->dev, "state reset timed out\n");
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return ret;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
nxp_spifi_set_memory_mode_off(struct nxp_spifi * spifi)91*4882a593Smuzhiyun static int nxp_spifi_set_memory_mode_off(struct nxp_spifi *spifi)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int ret;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (!spifi->memory_mode)
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = nxp_spifi_reset(spifi);
99*4882a593Smuzhiyun if (ret)
100*4882a593Smuzhiyun dev_err(spifi->dev, "unable to enter command mode\n");
101*4882a593Smuzhiyun else
102*4882a593Smuzhiyun spifi->memory_mode = false;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
nxp_spifi_set_memory_mode_on(struct nxp_spifi * spifi)107*4882a593Smuzhiyun static int nxp_spifi_set_memory_mode_on(struct nxp_spifi *spifi)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u8 stat;
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (spifi->memory_mode)
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun writel(spifi->mcmd, spifi->io_base + SPIFI_MCMD);
116*4882a593Smuzhiyun ret = readb_poll_timeout(spifi->io_base + SPIFI_STAT, stat,
117*4882a593Smuzhiyun stat & SPIFI_STAT_MCINIT, 10, 30);
118*4882a593Smuzhiyun if (ret)
119*4882a593Smuzhiyun dev_err(spifi->dev, "unable to enter memory mode\n");
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun spifi->memory_mode = true;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return ret;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
nxp_spifi_read_reg(struct spi_nor * nor,u8 opcode,u8 * buf,size_t len)126*4882a593Smuzhiyun static int nxp_spifi_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf,
127*4882a593Smuzhiyun size_t len)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct nxp_spifi *spifi = nor->priv;
130*4882a593Smuzhiyun u32 cmd;
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = nxp_spifi_set_memory_mode_off(spifi);
134*4882a593Smuzhiyun if (ret)
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun cmd = SPIFI_CMD_DATALEN(len) |
138*4882a593Smuzhiyun SPIFI_CMD_OPCODE(opcode) |
139*4882a593Smuzhiyun SPIFI_CMD_FIELDFORM_ALL_SERIAL |
140*4882a593Smuzhiyun SPIFI_CMD_FRAMEFORM_OPCODE_ONLY;
141*4882a593Smuzhiyun writel(cmd, spifi->io_base + SPIFI_CMD);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun while (len--)
144*4882a593Smuzhiyun *buf++ = readb(spifi->io_base + SPIFI_DATA);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return nxp_spifi_wait_for_cmd(spifi);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
nxp_spifi_write_reg(struct spi_nor * nor,u8 opcode,const u8 * buf,size_t len)149*4882a593Smuzhiyun static int nxp_spifi_write_reg(struct spi_nor *nor, u8 opcode, const u8 *buf,
150*4882a593Smuzhiyun size_t len)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct nxp_spifi *spifi = nor->priv;
153*4882a593Smuzhiyun u32 cmd;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ret = nxp_spifi_set_memory_mode_off(spifi);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun cmd = SPIFI_CMD_DOUT |
161*4882a593Smuzhiyun SPIFI_CMD_DATALEN(len) |
162*4882a593Smuzhiyun SPIFI_CMD_OPCODE(opcode) |
163*4882a593Smuzhiyun SPIFI_CMD_FIELDFORM_ALL_SERIAL |
164*4882a593Smuzhiyun SPIFI_CMD_FRAMEFORM_OPCODE_ONLY;
165*4882a593Smuzhiyun writel(cmd, spifi->io_base + SPIFI_CMD);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun while (len--)
168*4882a593Smuzhiyun writeb(*buf++, spifi->io_base + SPIFI_DATA);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return nxp_spifi_wait_for_cmd(spifi);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
nxp_spifi_read(struct spi_nor * nor,loff_t from,size_t len,u_char * buf)173*4882a593Smuzhiyun static ssize_t nxp_spifi_read(struct spi_nor *nor, loff_t from, size_t len,
174*4882a593Smuzhiyun u_char *buf)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct nxp_spifi *spifi = nor->priv;
177*4882a593Smuzhiyun int ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun ret = nxp_spifi_set_memory_mode_on(spifi);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun memcpy_fromio(buf, spifi->flash_base + from, len);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return len;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
nxp_spifi_write(struct spi_nor * nor,loff_t to,size_t len,const u_char * buf)188*4882a593Smuzhiyun static ssize_t nxp_spifi_write(struct spi_nor *nor, loff_t to, size_t len,
189*4882a593Smuzhiyun const u_char *buf)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct nxp_spifi *spifi = nor->priv;
192*4882a593Smuzhiyun u32 cmd;
193*4882a593Smuzhiyun int ret;
194*4882a593Smuzhiyun size_t i;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ret = nxp_spifi_set_memory_mode_off(spifi);
197*4882a593Smuzhiyun if (ret)
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun writel(to, spifi->io_base + SPIFI_ADDR);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun cmd = SPIFI_CMD_DOUT |
203*4882a593Smuzhiyun SPIFI_CMD_DATALEN(len) |
204*4882a593Smuzhiyun SPIFI_CMD_FIELDFORM_ALL_SERIAL |
205*4882a593Smuzhiyun SPIFI_CMD_OPCODE(nor->program_opcode) |
206*4882a593Smuzhiyun SPIFI_CMD_FRAMEFORM(spifi->nor.addr_width + 1);
207*4882a593Smuzhiyun writel(cmd, spifi->io_base + SPIFI_CMD);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun for (i = 0; i < len; i++)
210*4882a593Smuzhiyun writeb(buf[i], spifi->io_base + SPIFI_DATA);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = nxp_spifi_wait_for_cmd(spifi);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return len;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
nxp_spifi_erase(struct spi_nor * nor,loff_t offs)219*4882a593Smuzhiyun static int nxp_spifi_erase(struct spi_nor *nor, loff_t offs)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct nxp_spifi *spifi = nor->priv;
222*4882a593Smuzhiyun u32 cmd;
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = nxp_spifi_set_memory_mode_off(spifi);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun writel(offs, spifi->io_base + SPIFI_ADDR);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun cmd = SPIFI_CMD_FIELDFORM_ALL_SERIAL |
232*4882a593Smuzhiyun SPIFI_CMD_OPCODE(nor->erase_opcode) |
233*4882a593Smuzhiyun SPIFI_CMD_FRAMEFORM(spifi->nor.addr_width + 1);
234*4882a593Smuzhiyun writel(cmd, spifi->io_base + SPIFI_CMD);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return nxp_spifi_wait_for_cmd(spifi);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
nxp_spifi_setup_memory_cmd(struct nxp_spifi * spifi)239*4882a593Smuzhiyun static int nxp_spifi_setup_memory_cmd(struct nxp_spifi *spifi)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun switch (spifi->nor.read_proto) {
242*4882a593Smuzhiyun case SNOR_PROTO_1_1_1:
243*4882a593Smuzhiyun spifi->mcmd = SPIFI_CMD_FIELDFORM_ALL_SERIAL;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case SNOR_PROTO_1_1_2:
246*4882a593Smuzhiyun case SNOR_PROTO_1_1_4:
247*4882a593Smuzhiyun spifi->mcmd = SPIFI_CMD_FIELDFORM_QUAD_DUAL_DATA;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun dev_err(spifi->dev, "unsupported SPI read mode\n");
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Memory mode supports address length between 1 and 4 */
255*4882a593Smuzhiyun if (spifi->nor.addr_width < 1 || spifi->nor.addr_width > 4)
256*4882a593Smuzhiyun return -EINVAL;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun spifi->mcmd |= SPIFI_CMD_OPCODE(spifi->nor.read_opcode) |
259*4882a593Smuzhiyun SPIFI_CMD_INTLEN(spifi->nor.read_dummy / 8) |
260*4882a593Smuzhiyun SPIFI_CMD_FRAMEFORM(spifi->nor.addr_width + 1);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
nxp_spifi_dummy_id_read(struct spi_nor * nor)265*4882a593Smuzhiyun static void nxp_spifi_dummy_id_read(struct spi_nor *nor)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u8 id[SPI_NOR_MAX_ID_LEN];
268*4882a593Smuzhiyun nor->controller_ops->read_reg(nor, SPINOR_OP_RDID, id,
269*4882a593Smuzhiyun SPI_NOR_MAX_ID_LEN);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct spi_nor_controller_ops nxp_spifi_controller_ops = {
273*4882a593Smuzhiyun .read_reg = nxp_spifi_read_reg,
274*4882a593Smuzhiyun .write_reg = nxp_spifi_write_reg,
275*4882a593Smuzhiyun .read = nxp_spifi_read,
276*4882a593Smuzhiyun .write = nxp_spifi_write,
277*4882a593Smuzhiyun .erase = nxp_spifi_erase,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
nxp_spifi_setup_flash(struct nxp_spifi * spifi,struct device_node * np)280*4882a593Smuzhiyun static int nxp_spifi_setup_flash(struct nxp_spifi *spifi,
281*4882a593Smuzhiyun struct device_node *np)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct spi_nor_hwcaps hwcaps = {
284*4882a593Smuzhiyun .mask = SNOR_HWCAPS_READ |
285*4882a593Smuzhiyun SNOR_HWCAPS_READ_FAST |
286*4882a593Smuzhiyun SNOR_HWCAPS_PP,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun u32 ctrl, property;
289*4882a593Smuzhiyun u16 mode = 0;
290*4882a593Smuzhiyun int ret;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!of_property_read_u32(np, "spi-rx-bus-width", &property)) {
293*4882a593Smuzhiyun switch (property) {
294*4882a593Smuzhiyun case 1:
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case 2:
297*4882a593Smuzhiyun mode |= SPI_RX_DUAL;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun case 4:
300*4882a593Smuzhiyun mode |= SPI_RX_QUAD;
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun default:
303*4882a593Smuzhiyun dev_err(spifi->dev, "unsupported rx-bus-width\n");
304*4882a593Smuzhiyun return -EINVAL;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (of_find_property(np, "spi-cpha", NULL))
309*4882a593Smuzhiyun mode |= SPI_CPHA;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (of_find_property(np, "spi-cpol", NULL))
312*4882a593Smuzhiyun mode |= SPI_CPOL;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* Setup control register defaults */
315*4882a593Smuzhiyun ctrl = SPIFI_CTRL_TIMEOUT(1000) |
316*4882a593Smuzhiyun SPIFI_CTRL_CSHIGH(15) |
317*4882a593Smuzhiyun SPIFI_CTRL_FBCLK;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (mode & SPI_RX_DUAL) {
320*4882a593Smuzhiyun ctrl |= SPIFI_CTRL_DUAL;
321*4882a593Smuzhiyun hwcaps.mask |= SNOR_HWCAPS_READ_1_1_2;
322*4882a593Smuzhiyun } else if (mode & SPI_RX_QUAD) {
323*4882a593Smuzhiyun ctrl &= ~SPIFI_CTRL_DUAL;
324*4882a593Smuzhiyun hwcaps.mask |= SNOR_HWCAPS_READ_1_1_4;
325*4882a593Smuzhiyun } else {
326*4882a593Smuzhiyun ctrl |= SPIFI_CTRL_DUAL;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun switch (mode & (SPI_CPHA | SPI_CPOL)) {
330*4882a593Smuzhiyun case SPI_MODE_0:
331*4882a593Smuzhiyun ctrl &= ~SPIFI_CTRL_MODE3;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun case SPI_MODE_3:
334*4882a593Smuzhiyun ctrl |= SPIFI_CTRL_MODE3;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun default:
337*4882a593Smuzhiyun dev_err(spifi->dev, "only mode 0 and 3 supported\n");
338*4882a593Smuzhiyun return -EINVAL;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun writel(ctrl, spifi->io_base + SPIFI_CTRL);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun spifi->nor.dev = spifi->dev;
344*4882a593Smuzhiyun spi_nor_set_flash_node(&spifi->nor, np);
345*4882a593Smuzhiyun spifi->nor.priv = spifi;
346*4882a593Smuzhiyun spifi->nor.controller_ops = &nxp_spifi_controller_ops;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * The first read on a hard reset isn't reliable so do a
350*4882a593Smuzhiyun * dummy read of the id before calling spi_nor_scan().
351*4882a593Smuzhiyun * The reason for this problem is unknown.
352*4882a593Smuzhiyun *
353*4882a593Smuzhiyun * The official NXP spifilib uses more or less the same
354*4882a593Smuzhiyun * workaround that is applied here by reading the device
355*4882a593Smuzhiyun * id multiple times.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun nxp_spifi_dummy_id_read(&spifi->nor);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = spi_nor_scan(&spifi->nor, NULL, &hwcaps);
360*4882a593Smuzhiyun if (ret) {
361*4882a593Smuzhiyun dev_err(spifi->dev, "device scan failed\n");
362*4882a593Smuzhiyun return ret;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun ret = nxp_spifi_setup_memory_cmd(spifi);
366*4882a593Smuzhiyun if (ret) {
367*4882a593Smuzhiyun dev_err(spifi->dev, "memory command setup failed\n");
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = mtd_device_register(&spifi->nor.mtd, NULL, 0);
372*4882a593Smuzhiyun if (ret) {
373*4882a593Smuzhiyun dev_err(spifi->dev, "mtd device parse failed\n");
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
nxp_spifi_probe(struct platform_device * pdev)380*4882a593Smuzhiyun static int nxp_spifi_probe(struct platform_device *pdev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct device_node *flash_np;
383*4882a593Smuzhiyun struct nxp_spifi *spifi;
384*4882a593Smuzhiyun struct resource *res;
385*4882a593Smuzhiyun int ret;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun spifi = devm_kzalloc(&pdev->dev, sizeof(*spifi), GFP_KERNEL);
388*4882a593Smuzhiyun if (!spifi)
389*4882a593Smuzhiyun return -ENOMEM;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "spifi");
392*4882a593Smuzhiyun spifi->io_base = devm_ioremap_resource(&pdev->dev, res);
393*4882a593Smuzhiyun if (IS_ERR(spifi->io_base))
394*4882a593Smuzhiyun return PTR_ERR(spifi->io_base);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash");
397*4882a593Smuzhiyun spifi->flash_base = devm_ioremap_resource(&pdev->dev, res);
398*4882a593Smuzhiyun if (IS_ERR(spifi->flash_base))
399*4882a593Smuzhiyun return PTR_ERR(spifi->flash_base);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun spifi->clk_spifi = devm_clk_get(&pdev->dev, "spifi");
402*4882a593Smuzhiyun if (IS_ERR(spifi->clk_spifi)) {
403*4882a593Smuzhiyun dev_err(&pdev->dev, "spifi clock not found\n");
404*4882a593Smuzhiyun return PTR_ERR(spifi->clk_spifi);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun spifi->clk_reg = devm_clk_get(&pdev->dev, "reg");
408*4882a593Smuzhiyun if (IS_ERR(spifi->clk_reg)) {
409*4882a593Smuzhiyun dev_err(&pdev->dev, "reg clock not found\n");
410*4882a593Smuzhiyun return PTR_ERR(spifi->clk_reg);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ret = clk_prepare_enable(spifi->clk_reg);
414*4882a593Smuzhiyun if (ret) {
415*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to enable reg clock\n");
416*4882a593Smuzhiyun return ret;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun ret = clk_prepare_enable(spifi->clk_spifi);
420*4882a593Smuzhiyun if (ret) {
421*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to enable spifi clock\n");
422*4882a593Smuzhiyun goto dis_clk_reg;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun spifi->dev = &pdev->dev;
426*4882a593Smuzhiyun platform_set_drvdata(pdev, spifi);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Initialize and reset device */
429*4882a593Smuzhiyun nxp_spifi_reset(spifi);
430*4882a593Smuzhiyun writel(0, spifi->io_base + SPIFI_IDATA);
431*4882a593Smuzhiyun writel(0, spifi->io_base + SPIFI_MCMD);
432*4882a593Smuzhiyun nxp_spifi_reset(spifi);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun flash_np = of_get_next_available_child(pdev->dev.of_node, NULL);
435*4882a593Smuzhiyun if (!flash_np) {
436*4882a593Smuzhiyun dev_err(&pdev->dev, "no SPI flash device to configure\n");
437*4882a593Smuzhiyun ret = -ENODEV;
438*4882a593Smuzhiyun goto dis_clks;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ret = nxp_spifi_setup_flash(spifi, flash_np);
442*4882a593Smuzhiyun of_node_put(flash_np);
443*4882a593Smuzhiyun if (ret) {
444*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to setup flash chip\n");
445*4882a593Smuzhiyun goto dis_clks;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun dis_clks:
451*4882a593Smuzhiyun clk_disable_unprepare(spifi->clk_spifi);
452*4882a593Smuzhiyun dis_clk_reg:
453*4882a593Smuzhiyun clk_disable_unprepare(spifi->clk_reg);
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
nxp_spifi_remove(struct platform_device * pdev)457*4882a593Smuzhiyun static int nxp_spifi_remove(struct platform_device *pdev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct nxp_spifi *spifi = platform_get_drvdata(pdev);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun mtd_device_unregister(&spifi->nor.mtd);
462*4882a593Smuzhiyun clk_disable_unprepare(spifi->clk_spifi);
463*4882a593Smuzhiyun clk_disable_unprepare(spifi->clk_reg);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const struct of_device_id nxp_spifi_match[] = {
469*4882a593Smuzhiyun {.compatible = "nxp,lpc1773-spifi"},
470*4882a593Smuzhiyun { /* sentinel */ }
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nxp_spifi_match);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static struct platform_driver nxp_spifi_driver = {
475*4882a593Smuzhiyun .probe = nxp_spifi_probe,
476*4882a593Smuzhiyun .remove = nxp_spifi_remove,
477*4882a593Smuzhiyun .driver = {
478*4882a593Smuzhiyun .name = "nxp-spifi",
479*4882a593Smuzhiyun .of_match_table = nxp_spifi_match,
480*4882a593Smuzhiyun },
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun module_platform_driver(nxp_spifi_driver);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP SPI Flash Interface driver");
485*4882a593Smuzhiyun MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
486*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
487