xref: /OK3568_Linux_fs/kernel/drivers/mtd/spi-nor/controllers/intel-spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel PCH/PCU SPI flash driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016, Intel Corporation
6*4882a593Smuzhiyun  * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
17*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
18*4882a593Smuzhiyun #include <linux/platform_data/intel-spi.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "intel-spi.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Offsets are from @ispi->base */
23*4882a593Smuzhiyun #define BFPREG				0x00
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define HSFSTS_CTL			0x04
26*4882a593Smuzhiyun #define HSFSTS_CTL_FSMIE		BIT(31)
27*4882a593Smuzhiyun #define HSFSTS_CTL_FDBC_SHIFT		24
28*4882a593Smuzhiyun #define HSFSTS_CTL_FDBC_MASK		(0x3f << HSFSTS_CTL_FDBC_SHIFT)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_SHIFT		17
31*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_MASK		(0x0f << HSFSTS_CTL_FCYCLE_SHIFT)
32*4882a593Smuzhiyun /* HW sequencer opcodes */
33*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_READ		(0x00 << HSFSTS_CTL_FCYCLE_SHIFT)
34*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_WRITE		(0x02 << HSFSTS_CTL_FCYCLE_SHIFT)
35*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_ERASE		(0x03 << HSFSTS_CTL_FCYCLE_SHIFT)
36*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_ERASE_64K	(0x04 << HSFSTS_CTL_FCYCLE_SHIFT)
37*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_RDID		(0x06 << HSFSTS_CTL_FCYCLE_SHIFT)
38*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_WRSR		(0x07 << HSFSTS_CTL_FCYCLE_SHIFT)
39*4882a593Smuzhiyun #define HSFSTS_CTL_FCYCLE_RDSR		(0x08 << HSFSTS_CTL_FCYCLE_SHIFT)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define HSFSTS_CTL_FGO			BIT(16)
42*4882a593Smuzhiyun #define HSFSTS_CTL_FLOCKDN		BIT(15)
43*4882a593Smuzhiyun #define HSFSTS_CTL_FDV			BIT(14)
44*4882a593Smuzhiyun #define HSFSTS_CTL_SCIP			BIT(5)
45*4882a593Smuzhiyun #define HSFSTS_CTL_AEL			BIT(2)
46*4882a593Smuzhiyun #define HSFSTS_CTL_FCERR		BIT(1)
47*4882a593Smuzhiyun #define HSFSTS_CTL_FDONE		BIT(0)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define FADDR				0x08
50*4882a593Smuzhiyun #define DLOCK				0x0c
51*4882a593Smuzhiyun #define FDATA(n)			(0x10 + ((n) * 4))
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define FRACC				0x50
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define FREG(n)				(0x54 + ((n) * 4))
56*4882a593Smuzhiyun #define FREG_BASE_MASK			GENMASK(14, 0)
57*4882a593Smuzhiyun #define FREG_LIMIT_SHIFT		16
58*4882a593Smuzhiyun #define FREG_LIMIT_MASK			GENMASK(30, 16)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Offset is from @ispi->pregs */
61*4882a593Smuzhiyun #define PR(n)				((n) * 4)
62*4882a593Smuzhiyun #define PR_WPE				BIT(31)
63*4882a593Smuzhiyun #define PR_LIMIT_SHIFT			16
64*4882a593Smuzhiyun #define PR_LIMIT_MASK			GENMASK(30, 16)
65*4882a593Smuzhiyun #define PR_RPE				BIT(15)
66*4882a593Smuzhiyun #define PR_BASE_MASK			GENMASK(14, 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Offsets are from @ispi->sregs */
69*4882a593Smuzhiyun #define SSFSTS_CTL			0x00
70*4882a593Smuzhiyun #define SSFSTS_CTL_FSMIE		BIT(23)
71*4882a593Smuzhiyun #define SSFSTS_CTL_DS			BIT(22)
72*4882a593Smuzhiyun #define SSFSTS_CTL_DBC_SHIFT		16
73*4882a593Smuzhiyun #define SSFSTS_CTL_SPOP			BIT(11)
74*4882a593Smuzhiyun #define SSFSTS_CTL_ACS			BIT(10)
75*4882a593Smuzhiyun #define SSFSTS_CTL_SCGO			BIT(9)
76*4882a593Smuzhiyun #define SSFSTS_CTL_COP_SHIFT		12
77*4882a593Smuzhiyun #define SSFSTS_CTL_FRS			BIT(7)
78*4882a593Smuzhiyun #define SSFSTS_CTL_DOFRS		BIT(6)
79*4882a593Smuzhiyun #define SSFSTS_CTL_AEL			BIT(4)
80*4882a593Smuzhiyun #define SSFSTS_CTL_FCERR		BIT(3)
81*4882a593Smuzhiyun #define SSFSTS_CTL_FDONE		BIT(2)
82*4882a593Smuzhiyun #define SSFSTS_CTL_SCIP			BIT(0)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define PREOP_OPTYPE			0x04
85*4882a593Smuzhiyun #define OPMENU0				0x08
86*4882a593Smuzhiyun #define OPMENU1				0x0c
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define OPTYPE_READ_NO_ADDR		0
89*4882a593Smuzhiyun #define OPTYPE_WRITE_NO_ADDR		1
90*4882a593Smuzhiyun #define OPTYPE_READ_WITH_ADDR		2
91*4882a593Smuzhiyun #define OPTYPE_WRITE_WITH_ADDR		3
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* CPU specifics */
94*4882a593Smuzhiyun #define BYT_PR				0x74
95*4882a593Smuzhiyun #define BYT_SSFSTS_CTL			0x90
96*4882a593Smuzhiyun #define BYT_BCR				0xfc
97*4882a593Smuzhiyun #define BYT_BCR_WPD			BIT(0)
98*4882a593Smuzhiyun #define BYT_FREG_NUM			5
99*4882a593Smuzhiyun #define BYT_PR_NUM			5
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define LPT_PR				0x74
102*4882a593Smuzhiyun #define LPT_SSFSTS_CTL			0x90
103*4882a593Smuzhiyun #define LPT_FREG_NUM			5
104*4882a593Smuzhiyun #define LPT_PR_NUM			5
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define BXT_PR				0x84
107*4882a593Smuzhiyun #define BXT_SSFSTS_CTL			0xa0
108*4882a593Smuzhiyun #define BXT_FREG_NUM			12
109*4882a593Smuzhiyun #define BXT_PR_NUM			6
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define CNL_PR				0x84
112*4882a593Smuzhiyun #define CNL_FREG_NUM			6
113*4882a593Smuzhiyun #define CNL_PR_NUM			5
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define LVSCC				0xc4
116*4882a593Smuzhiyun #define UVSCC				0xc8
117*4882a593Smuzhiyun #define ERASE_OPCODE_SHIFT		8
118*4882a593Smuzhiyun #define ERASE_OPCODE_MASK		(0xff << ERASE_OPCODE_SHIFT)
119*4882a593Smuzhiyun #define ERASE_64K_OPCODE_SHIFT		16
120*4882a593Smuzhiyun #define ERASE_64K_OPCODE_MASK		(0xff << ERASE_64K_OPCODE_SHIFT)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define INTEL_SPI_TIMEOUT		5000 /* ms */
123*4882a593Smuzhiyun #define INTEL_SPI_FIFO_SZ		64
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /**
126*4882a593Smuzhiyun  * struct intel_spi - Driver private data
127*4882a593Smuzhiyun  * @dev: Device pointer
128*4882a593Smuzhiyun  * @info: Pointer to board specific info
129*4882a593Smuzhiyun  * @nor: SPI NOR layer structure
130*4882a593Smuzhiyun  * @base: Beginning of MMIO space
131*4882a593Smuzhiyun  * @pregs: Start of protection registers
132*4882a593Smuzhiyun  * @sregs: Start of software sequencer registers
133*4882a593Smuzhiyun  * @nregions: Maximum number of regions
134*4882a593Smuzhiyun  * @pr_num: Maximum number of protected range registers
135*4882a593Smuzhiyun  * @locked: Is SPI setting locked
136*4882a593Smuzhiyun  * @swseq_reg: Use SW sequencer in register reads/writes
137*4882a593Smuzhiyun  * @swseq_erase: Use SW sequencer in erase operation
138*4882a593Smuzhiyun  * @erase_64k: 64k erase supported
139*4882a593Smuzhiyun  * @atomic_preopcode: Holds preopcode when atomic sequence is requested
140*4882a593Smuzhiyun  * @opcodes: Opcodes which are supported. This are programmed by BIOS
141*4882a593Smuzhiyun  *           before it locks down the controller.
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun struct intel_spi {
144*4882a593Smuzhiyun 	struct device *dev;
145*4882a593Smuzhiyun 	const struct intel_spi_boardinfo *info;
146*4882a593Smuzhiyun 	struct spi_nor nor;
147*4882a593Smuzhiyun 	void __iomem *base;
148*4882a593Smuzhiyun 	void __iomem *pregs;
149*4882a593Smuzhiyun 	void __iomem *sregs;
150*4882a593Smuzhiyun 	size_t nregions;
151*4882a593Smuzhiyun 	size_t pr_num;
152*4882a593Smuzhiyun 	bool locked;
153*4882a593Smuzhiyun 	bool swseq_reg;
154*4882a593Smuzhiyun 	bool swseq_erase;
155*4882a593Smuzhiyun 	bool erase_64k;
156*4882a593Smuzhiyun 	u8 atomic_preopcode;
157*4882a593Smuzhiyun 	u8 opcodes[8];
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static bool writeable;
161*4882a593Smuzhiyun module_param(writeable, bool, 0);
162*4882a593Smuzhiyun MODULE_PARM_DESC(writeable, "Enable write access to SPI flash chip (default=0)");
163*4882a593Smuzhiyun 
intel_spi_dump_regs(struct intel_spi * ispi)164*4882a593Smuzhiyun static void intel_spi_dump_regs(struct intel_spi *ispi)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u32 value;
167*4882a593Smuzhiyun 	int i;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "BFPREG=0x%08x\n", readl(ispi->base + BFPREG));
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	value = readl(ispi->base + HSFSTS_CTL);
172*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "HSFSTS_CTL=0x%08x\n", value);
173*4882a593Smuzhiyun 	if (value & HSFSTS_CTL_FLOCKDN)
174*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "-> Locked\n");
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "FADDR=0x%08x\n", readl(ispi->base + FADDR));
177*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "DLOCK=0x%08x\n", readl(ispi->base + DLOCK));
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
180*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "FDATA(%d)=0x%08x\n",
181*4882a593Smuzhiyun 			i, readl(ispi->base + FDATA(i)));
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "FRACC=0x%08x\n", readl(ispi->base + FRACC));
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	for (i = 0; i < ispi->nregions; i++)
186*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "FREG(%d)=0x%08x\n", i,
187*4882a593Smuzhiyun 			readl(ispi->base + FREG(i)));
188*4882a593Smuzhiyun 	for (i = 0; i < ispi->pr_num; i++)
189*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "PR(%d)=0x%08x\n", i,
190*4882a593Smuzhiyun 			readl(ispi->pregs + PR(i)));
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (ispi->sregs) {
193*4882a593Smuzhiyun 		value = readl(ispi->sregs + SSFSTS_CTL);
194*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "SSFSTS_CTL=0x%08x\n", value);
195*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "PREOP_OPTYPE=0x%08x\n",
196*4882a593Smuzhiyun 			readl(ispi->sregs + PREOP_OPTYPE));
197*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "OPMENU0=0x%08x\n",
198*4882a593Smuzhiyun 			readl(ispi->sregs + OPMENU0));
199*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "OPMENU1=0x%08x\n",
200*4882a593Smuzhiyun 			readl(ispi->sregs + OPMENU1));
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (ispi->info->type == INTEL_SPI_BYT)
204*4882a593Smuzhiyun 		dev_dbg(ispi->dev, "BCR=0x%08x\n", readl(ispi->base + BYT_BCR));
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "LVSCC=0x%08x\n", readl(ispi->base + LVSCC));
207*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "UVSCC=0x%08x\n", readl(ispi->base + UVSCC));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "Protected regions:\n");
210*4882a593Smuzhiyun 	for (i = 0; i < ispi->pr_num; i++) {
211*4882a593Smuzhiyun 		u32 base, limit;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		value = readl(ispi->pregs + PR(i));
214*4882a593Smuzhiyun 		if (!(value & (PR_WPE | PR_RPE)))
215*4882a593Smuzhiyun 			continue;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		limit = (value & PR_LIMIT_MASK) >> PR_LIMIT_SHIFT;
218*4882a593Smuzhiyun 		base = value & PR_BASE_MASK;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		dev_dbg(ispi->dev, " %02d base: 0x%08x limit: 0x%08x [%c%c]\n",
221*4882a593Smuzhiyun 			 i, base << 12, (limit << 12) | 0xfff,
222*4882a593Smuzhiyun 			 value & PR_WPE ? 'W' : '.',
223*4882a593Smuzhiyun 			 value & PR_RPE ? 'R' : '.');
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "Flash regions:\n");
227*4882a593Smuzhiyun 	for (i = 0; i < ispi->nregions; i++) {
228*4882a593Smuzhiyun 		u32 region, base, limit;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		region = readl(ispi->base + FREG(i));
231*4882a593Smuzhiyun 		base = region & FREG_BASE_MASK;
232*4882a593Smuzhiyun 		limit = (region & FREG_LIMIT_MASK) >> FREG_LIMIT_SHIFT;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		if (base >= limit || (i > 0 && limit == 0))
235*4882a593Smuzhiyun 			dev_dbg(ispi->dev, " %02d disabled\n", i);
236*4882a593Smuzhiyun 		else
237*4882a593Smuzhiyun 			dev_dbg(ispi->dev, " %02d base: 0x%08x limit: 0x%08x\n",
238*4882a593Smuzhiyun 				 i, base << 12, (limit << 12) | 0xfff);
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "Using %cW sequencer for register access\n",
242*4882a593Smuzhiyun 		ispi->swseq_reg ? 'S' : 'H');
243*4882a593Smuzhiyun 	dev_dbg(ispi->dev, "Using %cW sequencer for erase operation\n",
244*4882a593Smuzhiyun 		ispi->swseq_erase ? 'S' : 'H');
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* Reads max INTEL_SPI_FIFO_SZ bytes from the device fifo */
intel_spi_read_block(struct intel_spi * ispi,void * buf,size_t size)248*4882a593Smuzhiyun static int intel_spi_read_block(struct intel_spi *ispi, void *buf, size_t size)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	size_t bytes;
251*4882a593Smuzhiyun 	int i = 0;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (size > INTEL_SPI_FIFO_SZ)
254*4882a593Smuzhiyun 		return -EINVAL;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	while (size > 0) {
257*4882a593Smuzhiyun 		bytes = min_t(size_t, size, 4);
258*4882a593Smuzhiyun 		memcpy_fromio(buf, ispi->base + FDATA(i), bytes);
259*4882a593Smuzhiyun 		size -= bytes;
260*4882a593Smuzhiyun 		buf += bytes;
261*4882a593Smuzhiyun 		i++;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* Writes max INTEL_SPI_FIFO_SZ bytes to the device fifo */
intel_spi_write_block(struct intel_spi * ispi,const void * buf,size_t size)268*4882a593Smuzhiyun static int intel_spi_write_block(struct intel_spi *ispi, const void *buf,
269*4882a593Smuzhiyun 				 size_t size)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	size_t bytes;
272*4882a593Smuzhiyun 	int i = 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (size > INTEL_SPI_FIFO_SZ)
275*4882a593Smuzhiyun 		return -EINVAL;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	while (size > 0) {
278*4882a593Smuzhiyun 		bytes = min_t(size_t, size, 4);
279*4882a593Smuzhiyun 		memcpy_toio(ispi->base + FDATA(i), buf, bytes);
280*4882a593Smuzhiyun 		size -= bytes;
281*4882a593Smuzhiyun 		buf += bytes;
282*4882a593Smuzhiyun 		i++;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
intel_spi_wait_hw_busy(struct intel_spi * ispi)288*4882a593Smuzhiyun static int intel_spi_wait_hw_busy(struct intel_spi *ispi)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 val;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return readl_poll_timeout(ispi->base + HSFSTS_CTL, val,
293*4882a593Smuzhiyun 				  !(val & HSFSTS_CTL_SCIP), 0,
294*4882a593Smuzhiyun 				  INTEL_SPI_TIMEOUT * 1000);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
intel_spi_wait_sw_busy(struct intel_spi * ispi)297*4882a593Smuzhiyun static int intel_spi_wait_sw_busy(struct intel_spi *ispi)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	u32 val;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return readl_poll_timeout(ispi->sregs + SSFSTS_CTL, val,
302*4882a593Smuzhiyun 				  !(val & SSFSTS_CTL_SCIP), 0,
303*4882a593Smuzhiyun 				  INTEL_SPI_TIMEOUT * 1000);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
intel_spi_set_writeable(struct intel_spi * ispi)306*4882a593Smuzhiyun static bool intel_spi_set_writeable(struct intel_spi *ispi)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	if (!ispi->info->set_writeable)
309*4882a593Smuzhiyun 		return false;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return ispi->info->set_writeable(ispi->base, ispi->info->data);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
intel_spi_init(struct intel_spi * ispi)314*4882a593Smuzhiyun static int intel_spi_init(struct intel_spi *ispi)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	u32 opmenu0, opmenu1, lvscc, uvscc, val;
317*4882a593Smuzhiyun 	int i;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	switch (ispi->info->type) {
320*4882a593Smuzhiyun 	case INTEL_SPI_BYT:
321*4882a593Smuzhiyun 		ispi->sregs = ispi->base + BYT_SSFSTS_CTL;
322*4882a593Smuzhiyun 		ispi->pregs = ispi->base + BYT_PR;
323*4882a593Smuzhiyun 		ispi->nregions = BYT_FREG_NUM;
324*4882a593Smuzhiyun 		ispi->pr_num = BYT_PR_NUM;
325*4882a593Smuzhiyun 		ispi->swseq_reg = true;
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	case INTEL_SPI_LPT:
329*4882a593Smuzhiyun 		ispi->sregs = ispi->base + LPT_SSFSTS_CTL;
330*4882a593Smuzhiyun 		ispi->pregs = ispi->base + LPT_PR;
331*4882a593Smuzhiyun 		ispi->nregions = LPT_FREG_NUM;
332*4882a593Smuzhiyun 		ispi->pr_num = LPT_PR_NUM;
333*4882a593Smuzhiyun 		ispi->swseq_reg = true;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	case INTEL_SPI_BXT:
337*4882a593Smuzhiyun 		ispi->sregs = ispi->base + BXT_SSFSTS_CTL;
338*4882a593Smuzhiyun 		ispi->pregs = ispi->base + BXT_PR;
339*4882a593Smuzhiyun 		ispi->nregions = BXT_FREG_NUM;
340*4882a593Smuzhiyun 		ispi->pr_num = BXT_PR_NUM;
341*4882a593Smuzhiyun 		ispi->erase_64k = true;
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	case INTEL_SPI_CNL:
345*4882a593Smuzhiyun 		ispi->sregs = NULL;
346*4882a593Smuzhiyun 		ispi->pregs = ispi->base + CNL_PR;
347*4882a593Smuzhiyun 		ispi->nregions = CNL_FREG_NUM;
348*4882a593Smuzhiyun 		ispi->pr_num = CNL_PR_NUM;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	default:
352*4882a593Smuzhiyun 		return -EINVAL;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Try to disable write protection if user asked to do so */
356*4882a593Smuzhiyun 	if (writeable && !intel_spi_set_writeable(ispi)) {
357*4882a593Smuzhiyun 		dev_warn(ispi->dev, "can't disable chip write protection\n");
358*4882a593Smuzhiyun 		writeable = false;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* Disable #SMI generation from HW sequencer */
362*4882a593Smuzhiyun 	val = readl(ispi->base + HSFSTS_CTL);
363*4882a593Smuzhiyun 	val &= ~HSFSTS_CTL_FSMIE;
364*4882a593Smuzhiyun 	writel(val, ispi->base + HSFSTS_CTL);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * Determine whether erase operation should use HW or SW sequencer.
368*4882a593Smuzhiyun 	 *
369*4882a593Smuzhiyun 	 * The HW sequencer has a predefined list of opcodes, with only the
370*4882a593Smuzhiyun 	 * erase opcode being programmable in LVSCC and UVSCC registers.
371*4882a593Smuzhiyun 	 * If these registers don't contain a valid erase opcode, erase
372*4882a593Smuzhiyun 	 * cannot be done using HW sequencer.
373*4882a593Smuzhiyun 	 */
374*4882a593Smuzhiyun 	lvscc = readl(ispi->base + LVSCC);
375*4882a593Smuzhiyun 	uvscc = readl(ispi->base + UVSCC);
376*4882a593Smuzhiyun 	if (!(lvscc & ERASE_OPCODE_MASK) || !(uvscc & ERASE_OPCODE_MASK))
377*4882a593Smuzhiyun 		ispi->swseq_erase = true;
378*4882a593Smuzhiyun 	/* SPI controller on Intel BXT supports 64K erase opcode */
379*4882a593Smuzhiyun 	if (ispi->info->type == INTEL_SPI_BXT && !ispi->swseq_erase)
380*4882a593Smuzhiyun 		if (!(lvscc & ERASE_64K_OPCODE_MASK) ||
381*4882a593Smuzhiyun 		    !(uvscc & ERASE_64K_OPCODE_MASK))
382*4882a593Smuzhiyun 			ispi->erase_64k = false;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (ispi->sregs == NULL && (ispi->swseq_reg || ispi->swseq_erase)) {
385*4882a593Smuzhiyun 		dev_err(ispi->dev, "software sequencer not supported, but required\n");
386*4882a593Smuzhiyun 		return -EINVAL;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/*
390*4882a593Smuzhiyun 	 * Some controllers can only do basic operations using hardware
391*4882a593Smuzhiyun 	 * sequencer. All other operations are supposed to be carried out
392*4882a593Smuzhiyun 	 * using software sequencer.
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	if (ispi->swseq_reg) {
395*4882a593Smuzhiyun 		/* Disable #SMI generation from SW sequencer */
396*4882a593Smuzhiyun 		val = readl(ispi->sregs + SSFSTS_CTL);
397*4882a593Smuzhiyun 		val &= ~SSFSTS_CTL_FSMIE;
398*4882a593Smuzhiyun 		writel(val, ispi->sregs + SSFSTS_CTL);
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Check controller's lock status */
402*4882a593Smuzhiyun 	val = readl(ispi->base + HSFSTS_CTL);
403*4882a593Smuzhiyun 	ispi->locked = !!(val & HSFSTS_CTL_FLOCKDN);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (ispi->locked && ispi->sregs) {
406*4882a593Smuzhiyun 		/*
407*4882a593Smuzhiyun 		 * BIOS programs allowed opcodes and then locks down the
408*4882a593Smuzhiyun 		 * register. So read back what opcodes it decided to support.
409*4882a593Smuzhiyun 		 * That's the set we are going to support as well.
410*4882a593Smuzhiyun 		 */
411*4882a593Smuzhiyun 		opmenu0 = readl(ispi->sregs + OPMENU0);
412*4882a593Smuzhiyun 		opmenu1 = readl(ispi->sregs + OPMENU1);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		if (opmenu0 && opmenu1) {
415*4882a593Smuzhiyun 			for (i = 0; i < ARRAY_SIZE(ispi->opcodes) / 2; i++) {
416*4882a593Smuzhiyun 				ispi->opcodes[i] = opmenu0 >> i * 8;
417*4882a593Smuzhiyun 				ispi->opcodes[i + 4] = opmenu1 >> i * 8;
418*4882a593Smuzhiyun 			}
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	intel_spi_dump_regs(ispi);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
intel_spi_opcode_index(struct intel_spi * ispi,u8 opcode,int optype)427*4882a593Smuzhiyun static int intel_spi_opcode_index(struct intel_spi *ispi, u8 opcode, int optype)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	int i;
430*4882a593Smuzhiyun 	int preop;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (ispi->locked) {
433*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ispi->opcodes); i++)
434*4882a593Smuzhiyun 			if (ispi->opcodes[i] == opcode)
435*4882a593Smuzhiyun 				return i;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		return -EINVAL;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* The lock is off, so just use index 0 */
441*4882a593Smuzhiyun 	writel(opcode, ispi->sregs + OPMENU0);
442*4882a593Smuzhiyun 	preop = readw(ispi->sregs + PREOP_OPTYPE);
443*4882a593Smuzhiyun 	writel(optype << 16 | preop, ispi->sregs + PREOP_OPTYPE);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
intel_spi_hw_cycle(struct intel_spi * ispi,u8 opcode,size_t len)448*4882a593Smuzhiyun static int intel_spi_hw_cycle(struct intel_spi *ispi, u8 opcode, size_t len)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	u32 val, status;
451*4882a593Smuzhiyun 	int ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	val = readl(ispi->base + HSFSTS_CTL);
454*4882a593Smuzhiyun 	val &= ~(HSFSTS_CTL_FCYCLE_MASK | HSFSTS_CTL_FDBC_MASK);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	switch (opcode) {
457*4882a593Smuzhiyun 	case SPINOR_OP_RDID:
458*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FCYCLE_RDID;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case SPINOR_OP_WRSR:
461*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FCYCLE_WRSR;
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	case SPINOR_OP_RDSR:
464*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FCYCLE_RDSR;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	default:
467*4882a593Smuzhiyun 		return -EINVAL;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (len > INTEL_SPI_FIFO_SZ)
471*4882a593Smuzhiyun 		return -EINVAL;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	val |= (len - 1) << HSFSTS_CTL_FDBC_SHIFT;
474*4882a593Smuzhiyun 	val |= HSFSTS_CTL_FCERR | HSFSTS_CTL_FDONE;
475*4882a593Smuzhiyun 	val |= HSFSTS_CTL_FGO;
476*4882a593Smuzhiyun 	writel(val, ispi->base + HSFSTS_CTL);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	ret = intel_spi_wait_hw_busy(ispi);
479*4882a593Smuzhiyun 	if (ret)
480*4882a593Smuzhiyun 		return ret;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	status = readl(ispi->base + HSFSTS_CTL);
483*4882a593Smuzhiyun 	if (status & HSFSTS_CTL_FCERR)
484*4882a593Smuzhiyun 		return -EIO;
485*4882a593Smuzhiyun 	else if (status & HSFSTS_CTL_AEL)
486*4882a593Smuzhiyun 		return -EACCES;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
intel_spi_sw_cycle(struct intel_spi * ispi,u8 opcode,size_t len,int optype)491*4882a593Smuzhiyun static int intel_spi_sw_cycle(struct intel_spi *ispi, u8 opcode, size_t len,
492*4882a593Smuzhiyun 			      int optype)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	u32 val = 0, status;
495*4882a593Smuzhiyun 	u8 atomic_preopcode;
496*4882a593Smuzhiyun 	int ret;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	ret = intel_spi_opcode_index(ispi, opcode, optype);
499*4882a593Smuzhiyun 	if (ret < 0)
500*4882a593Smuzhiyun 		return ret;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (len > INTEL_SPI_FIFO_SZ)
503*4882a593Smuzhiyun 		return -EINVAL;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * Always clear it after each SW sequencer operation regardless
507*4882a593Smuzhiyun 	 * of whether it is successful or not.
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	atomic_preopcode = ispi->atomic_preopcode;
510*4882a593Smuzhiyun 	ispi->atomic_preopcode = 0;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Only mark 'Data Cycle' bit when there is data to be transferred */
513*4882a593Smuzhiyun 	if (len > 0)
514*4882a593Smuzhiyun 		val = ((len - 1) << SSFSTS_CTL_DBC_SHIFT) | SSFSTS_CTL_DS;
515*4882a593Smuzhiyun 	val |= ret << SSFSTS_CTL_COP_SHIFT;
516*4882a593Smuzhiyun 	val |= SSFSTS_CTL_FCERR | SSFSTS_CTL_FDONE;
517*4882a593Smuzhiyun 	val |= SSFSTS_CTL_SCGO;
518*4882a593Smuzhiyun 	if (atomic_preopcode) {
519*4882a593Smuzhiyun 		u16 preop;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		switch (optype) {
522*4882a593Smuzhiyun 		case OPTYPE_WRITE_NO_ADDR:
523*4882a593Smuzhiyun 		case OPTYPE_WRITE_WITH_ADDR:
524*4882a593Smuzhiyun 			/* Pick matching preopcode for the atomic sequence */
525*4882a593Smuzhiyun 			preop = readw(ispi->sregs + PREOP_OPTYPE);
526*4882a593Smuzhiyun 			if ((preop & 0xff) == atomic_preopcode)
527*4882a593Smuzhiyun 				; /* Do nothing */
528*4882a593Smuzhiyun 			else if ((preop >> 8) == atomic_preopcode)
529*4882a593Smuzhiyun 				val |= SSFSTS_CTL_SPOP;
530*4882a593Smuzhiyun 			else
531*4882a593Smuzhiyun 				return -EINVAL;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 			/* Enable atomic sequence */
534*4882a593Smuzhiyun 			val |= SSFSTS_CTL_ACS;
535*4882a593Smuzhiyun 			break;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		default:
538*4882a593Smuzhiyun 			return -EINVAL;
539*4882a593Smuzhiyun 		}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	writel(val, ispi->sregs + SSFSTS_CTL);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ret = intel_spi_wait_sw_busy(ispi);
545*4882a593Smuzhiyun 	if (ret)
546*4882a593Smuzhiyun 		return ret;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	status = readl(ispi->sregs + SSFSTS_CTL);
549*4882a593Smuzhiyun 	if (status & SSFSTS_CTL_FCERR)
550*4882a593Smuzhiyun 		return -EIO;
551*4882a593Smuzhiyun 	else if (status & SSFSTS_CTL_AEL)
552*4882a593Smuzhiyun 		return -EACCES;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
intel_spi_read_reg(struct spi_nor * nor,u8 opcode,u8 * buf,size_t len)557*4882a593Smuzhiyun static int intel_spi_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf,
558*4882a593Smuzhiyun 			      size_t len)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct intel_spi *ispi = nor->priv;
561*4882a593Smuzhiyun 	int ret;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Address of the first chip */
564*4882a593Smuzhiyun 	writel(0, ispi->base + FADDR);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (ispi->swseq_reg)
567*4882a593Smuzhiyun 		ret = intel_spi_sw_cycle(ispi, opcode, len,
568*4882a593Smuzhiyun 					 OPTYPE_READ_NO_ADDR);
569*4882a593Smuzhiyun 	else
570*4882a593Smuzhiyun 		ret = intel_spi_hw_cycle(ispi, opcode, len);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (ret)
573*4882a593Smuzhiyun 		return ret;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return intel_spi_read_block(ispi, buf, len);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
intel_spi_write_reg(struct spi_nor * nor,u8 opcode,const u8 * buf,size_t len)578*4882a593Smuzhiyun static int intel_spi_write_reg(struct spi_nor *nor, u8 opcode, const u8 *buf,
579*4882a593Smuzhiyun 			       size_t len)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct intel_spi *ispi = nor->priv;
582*4882a593Smuzhiyun 	int ret;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/*
585*4882a593Smuzhiyun 	 * This is handled with atomic operation and preop code in Intel
586*4882a593Smuzhiyun 	 * controller so we only verify that it is available. If the
587*4882a593Smuzhiyun 	 * controller is not locked, program the opcode to the PREOP
588*4882a593Smuzhiyun 	 * register for later use.
589*4882a593Smuzhiyun 	 *
590*4882a593Smuzhiyun 	 * When hardware sequencer is used there is no need to program
591*4882a593Smuzhiyun 	 * any opcodes (it handles them automatically as part of a command).
592*4882a593Smuzhiyun 	 */
593*4882a593Smuzhiyun 	if (opcode == SPINOR_OP_WREN) {
594*4882a593Smuzhiyun 		u16 preop;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		if (!ispi->swseq_reg)
597*4882a593Smuzhiyun 			return 0;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		preop = readw(ispi->sregs + PREOP_OPTYPE);
600*4882a593Smuzhiyun 		if ((preop & 0xff) != opcode && (preop >> 8) != opcode) {
601*4882a593Smuzhiyun 			if (ispi->locked)
602*4882a593Smuzhiyun 				return -EINVAL;
603*4882a593Smuzhiyun 			writel(opcode, ispi->sregs + PREOP_OPTYPE);
604*4882a593Smuzhiyun 		}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		/*
607*4882a593Smuzhiyun 		 * This enables atomic sequence on next SW sycle. Will
608*4882a593Smuzhiyun 		 * be cleared after next operation.
609*4882a593Smuzhiyun 		 */
610*4882a593Smuzhiyun 		ispi->atomic_preopcode = opcode;
611*4882a593Smuzhiyun 		return 0;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/*
615*4882a593Smuzhiyun 	 * We hope that HW sequencer will do the right thing automatically and
616*4882a593Smuzhiyun 	 * with the SW sequencer we cannot use preopcode anyway, so just ignore
617*4882a593Smuzhiyun 	 * the Write Disable operation and pretend it was completed
618*4882a593Smuzhiyun 	 * successfully.
619*4882a593Smuzhiyun 	 */
620*4882a593Smuzhiyun 	if (opcode == SPINOR_OP_WRDI)
621*4882a593Smuzhiyun 		return 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	writel(0, ispi->base + FADDR);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* Write the value beforehand */
626*4882a593Smuzhiyun 	ret = intel_spi_write_block(ispi, buf, len);
627*4882a593Smuzhiyun 	if (ret)
628*4882a593Smuzhiyun 		return ret;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (ispi->swseq_reg)
631*4882a593Smuzhiyun 		return intel_spi_sw_cycle(ispi, opcode, len,
632*4882a593Smuzhiyun 					  OPTYPE_WRITE_NO_ADDR);
633*4882a593Smuzhiyun 	return intel_spi_hw_cycle(ispi, opcode, len);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
intel_spi_read(struct spi_nor * nor,loff_t from,size_t len,u_char * read_buf)636*4882a593Smuzhiyun static ssize_t intel_spi_read(struct spi_nor *nor, loff_t from, size_t len,
637*4882a593Smuzhiyun 			      u_char *read_buf)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct intel_spi *ispi = nor->priv;
640*4882a593Smuzhiyun 	size_t block_size, retlen = 0;
641*4882a593Smuzhiyun 	u32 val, status;
642*4882a593Smuzhiyun 	ssize_t ret;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/*
645*4882a593Smuzhiyun 	 * Atomic sequence is not expected with HW sequencer reads. Make
646*4882a593Smuzhiyun 	 * sure it is cleared regardless.
647*4882a593Smuzhiyun 	 */
648*4882a593Smuzhiyun 	if (WARN_ON_ONCE(ispi->atomic_preopcode))
649*4882a593Smuzhiyun 		ispi->atomic_preopcode = 0;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	switch (nor->read_opcode) {
652*4882a593Smuzhiyun 	case SPINOR_OP_READ:
653*4882a593Smuzhiyun 	case SPINOR_OP_READ_FAST:
654*4882a593Smuzhiyun 	case SPINOR_OP_READ_4B:
655*4882a593Smuzhiyun 	case SPINOR_OP_READ_FAST_4B:
656*4882a593Smuzhiyun 		break;
657*4882a593Smuzhiyun 	default:
658*4882a593Smuzhiyun 		return -EINVAL;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	while (len > 0) {
662*4882a593Smuzhiyun 		block_size = min_t(size_t, len, INTEL_SPI_FIFO_SZ);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		/* Read cannot cross 4K boundary */
665*4882a593Smuzhiyun 		block_size = min_t(loff_t, from + block_size,
666*4882a593Smuzhiyun 				   round_up(from + 1, SZ_4K)) - from;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		writel(from, ispi->base + FADDR);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		val = readl(ispi->base + HSFSTS_CTL);
671*4882a593Smuzhiyun 		val &= ~(HSFSTS_CTL_FDBC_MASK | HSFSTS_CTL_FCYCLE_MASK);
672*4882a593Smuzhiyun 		val |= HSFSTS_CTL_AEL | HSFSTS_CTL_FCERR | HSFSTS_CTL_FDONE;
673*4882a593Smuzhiyun 		val |= (block_size - 1) << HSFSTS_CTL_FDBC_SHIFT;
674*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FCYCLE_READ;
675*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FGO;
676*4882a593Smuzhiyun 		writel(val, ispi->base + HSFSTS_CTL);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		ret = intel_spi_wait_hw_busy(ispi);
679*4882a593Smuzhiyun 		if (ret)
680*4882a593Smuzhiyun 			return ret;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		status = readl(ispi->base + HSFSTS_CTL);
683*4882a593Smuzhiyun 		if (status & HSFSTS_CTL_FCERR)
684*4882a593Smuzhiyun 			ret = -EIO;
685*4882a593Smuzhiyun 		else if (status & HSFSTS_CTL_AEL)
686*4882a593Smuzhiyun 			ret = -EACCES;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		if (ret < 0) {
689*4882a593Smuzhiyun 			dev_err(ispi->dev, "read error: %llx: %#x\n", from,
690*4882a593Smuzhiyun 				status);
691*4882a593Smuzhiyun 			return ret;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		ret = intel_spi_read_block(ispi, read_buf, block_size);
695*4882a593Smuzhiyun 		if (ret)
696*4882a593Smuzhiyun 			return ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		len -= block_size;
699*4882a593Smuzhiyun 		from += block_size;
700*4882a593Smuzhiyun 		retlen += block_size;
701*4882a593Smuzhiyun 		read_buf += block_size;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	return retlen;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
intel_spi_write(struct spi_nor * nor,loff_t to,size_t len,const u_char * write_buf)707*4882a593Smuzhiyun static ssize_t intel_spi_write(struct spi_nor *nor, loff_t to, size_t len,
708*4882a593Smuzhiyun 			       const u_char *write_buf)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct intel_spi *ispi = nor->priv;
711*4882a593Smuzhiyun 	size_t block_size, retlen = 0;
712*4882a593Smuzhiyun 	u32 val, status;
713*4882a593Smuzhiyun 	ssize_t ret;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* Not needed with HW sequencer write, make sure it is cleared */
716*4882a593Smuzhiyun 	ispi->atomic_preopcode = 0;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	while (len > 0) {
719*4882a593Smuzhiyun 		block_size = min_t(size_t, len, INTEL_SPI_FIFO_SZ);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		/* Write cannot cross 4K boundary */
722*4882a593Smuzhiyun 		block_size = min_t(loff_t, to + block_size,
723*4882a593Smuzhiyun 				   round_up(to + 1, SZ_4K)) - to;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		writel(to, ispi->base + FADDR);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		val = readl(ispi->base + HSFSTS_CTL);
728*4882a593Smuzhiyun 		val &= ~(HSFSTS_CTL_FDBC_MASK | HSFSTS_CTL_FCYCLE_MASK);
729*4882a593Smuzhiyun 		val |= HSFSTS_CTL_AEL | HSFSTS_CTL_FCERR | HSFSTS_CTL_FDONE;
730*4882a593Smuzhiyun 		val |= (block_size - 1) << HSFSTS_CTL_FDBC_SHIFT;
731*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FCYCLE_WRITE;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		ret = intel_spi_write_block(ispi, write_buf, block_size);
734*4882a593Smuzhiyun 		if (ret) {
735*4882a593Smuzhiyun 			dev_err(ispi->dev, "failed to write block\n");
736*4882a593Smuzhiyun 			return ret;
737*4882a593Smuzhiyun 		}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		/* Start the write now */
740*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FGO;
741*4882a593Smuzhiyun 		writel(val, ispi->base + HSFSTS_CTL);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		ret = intel_spi_wait_hw_busy(ispi);
744*4882a593Smuzhiyun 		if (ret) {
745*4882a593Smuzhiyun 			dev_err(ispi->dev, "timeout\n");
746*4882a593Smuzhiyun 			return ret;
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		status = readl(ispi->base + HSFSTS_CTL);
750*4882a593Smuzhiyun 		if (status & HSFSTS_CTL_FCERR)
751*4882a593Smuzhiyun 			ret = -EIO;
752*4882a593Smuzhiyun 		else if (status & HSFSTS_CTL_AEL)
753*4882a593Smuzhiyun 			ret = -EACCES;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		if (ret < 0) {
756*4882a593Smuzhiyun 			dev_err(ispi->dev, "write error: %llx: %#x\n", to,
757*4882a593Smuzhiyun 				status);
758*4882a593Smuzhiyun 			return ret;
759*4882a593Smuzhiyun 		}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		len -= block_size;
762*4882a593Smuzhiyun 		to += block_size;
763*4882a593Smuzhiyun 		retlen += block_size;
764*4882a593Smuzhiyun 		write_buf += block_size;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return retlen;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
intel_spi_erase(struct spi_nor * nor,loff_t offs)770*4882a593Smuzhiyun static int intel_spi_erase(struct spi_nor *nor, loff_t offs)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	size_t erase_size, len = nor->mtd.erasesize;
773*4882a593Smuzhiyun 	struct intel_spi *ispi = nor->priv;
774*4882a593Smuzhiyun 	u32 val, status, cmd;
775*4882a593Smuzhiyun 	int ret;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/* If the hardware can do 64k erase use that when possible */
778*4882a593Smuzhiyun 	if (len >= SZ_64K && ispi->erase_64k) {
779*4882a593Smuzhiyun 		cmd = HSFSTS_CTL_FCYCLE_ERASE_64K;
780*4882a593Smuzhiyun 		erase_size = SZ_64K;
781*4882a593Smuzhiyun 	} else {
782*4882a593Smuzhiyun 		cmd = HSFSTS_CTL_FCYCLE_ERASE;
783*4882a593Smuzhiyun 		erase_size = SZ_4K;
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (ispi->swseq_erase) {
787*4882a593Smuzhiyun 		while (len > 0) {
788*4882a593Smuzhiyun 			writel(offs, ispi->base + FADDR);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 			ret = intel_spi_sw_cycle(ispi, nor->erase_opcode,
791*4882a593Smuzhiyun 						 0, OPTYPE_WRITE_WITH_ADDR);
792*4882a593Smuzhiyun 			if (ret)
793*4882a593Smuzhiyun 				return ret;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 			offs += erase_size;
796*4882a593Smuzhiyun 			len -= erase_size;
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		return 0;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* Not needed with HW sequencer erase, make sure it is cleared */
803*4882a593Smuzhiyun 	ispi->atomic_preopcode = 0;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	while (len > 0) {
806*4882a593Smuzhiyun 		writel(offs, ispi->base + FADDR);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		val = readl(ispi->base + HSFSTS_CTL);
809*4882a593Smuzhiyun 		val &= ~(HSFSTS_CTL_FDBC_MASK | HSFSTS_CTL_FCYCLE_MASK);
810*4882a593Smuzhiyun 		val |= HSFSTS_CTL_AEL | HSFSTS_CTL_FCERR | HSFSTS_CTL_FDONE;
811*4882a593Smuzhiyun 		val |= cmd;
812*4882a593Smuzhiyun 		val |= HSFSTS_CTL_FGO;
813*4882a593Smuzhiyun 		writel(val, ispi->base + HSFSTS_CTL);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		ret = intel_spi_wait_hw_busy(ispi);
816*4882a593Smuzhiyun 		if (ret)
817*4882a593Smuzhiyun 			return ret;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		status = readl(ispi->base + HSFSTS_CTL);
820*4882a593Smuzhiyun 		if (status & HSFSTS_CTL_FCERR)
821*4882a593Smuzhiyun 			return -EIO;
822*4882a593Smuzhiyun 		else if (status & HSFSTS_CTL_AEL)
823*4882a593Smuzhiyun 			return -EACCES;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		offs += erase_size;
826*4882a593Smuzhiyun 		len -= erase_size;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
intel_spi_is_protected(const struct intel_spi * ispi,unsigned int base,unsigned int limit)832*4882a593Smuzhiyun static bool intel_spi_is_protected(const struct intel_spi *ispi,
833*4882a593Smuzhiyun 				   unsigned int base, unsigned int limit)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	int i;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	for (i = 0; i < ispi->pr_num; i++) {
838*4882a593Smuzhiyun 		u32 pr_base, pr_limit, pr_value;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		pr_value = readl(ispi->pregs + PR(i));
841*4882a593Smuzhiyun 		if (!(pr_value & (PR_WPE | PR_RPE)))
842*4882a593Smuzhiyun 			continue;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 		pr_limit = (pr_value & PR_LIMIT_MASK) >> PR_LIMIT_SHIFT;
845*4882a593Smuzhiyun 		pr_base = pr_value & PR_BASE_MASK;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		if (pr_base >= base && pr_limit <= limit)
848*4882a593Smuzhiyun 			return true;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return false;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun  * There will be a single partition holding all enabled flash regions. We
856*4882a593Smuzhiyun  * call this "BIOS".
857*4882a593Smuzhiyun  */
intel_spi_fill_partition(struct intel_spi * ispi,struct mtd_partition * part)858*4882a593Smuzhiyun static void intel_spi_fill_partition(struct intel_spi *ispi,
859*4882a593Smuzhiyun 				     struct mtd_partition *part)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	u64 end;
862*4882a593Smuzhiyun 	int i;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	memset(part, 0, sizeof(*part));
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Start from the mandatory descriptor region */
867*4882a593Smuzhiyun 	part->size = 4096;
868*4882a593Smuzhiyun 	part->name = "BIOS";
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/*
871*4882a593Smuzhiyun 	 * Now try to find where this partition ends based on the flash
872*4882a593Smuzhiyun 	 * region registers.
873*4882a593Smuzhiyun 	 */
874*4882a593Smuzhiyun 	for (i = 1; i < ispi->nregions; i++) {
875*4882a593Smuzhiyun 		u32 region, base, limit;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		region = readl(ispi->base + FREG(i));
878*4882a593Smuzhiyun 		base = region & FREG_BASE_MASK;
879*4882a593Smuzhiyun 		limit = (region & FREG_LIMIT_MASK) >> FREG_LIMIT_SHIFT;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 		if (base >= limit || limit == 0)
882*4882a593Smuzhiyun 			continue;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 		/*
885*4882a593Smuzhiyun 		 * If any of the regions have protection bits set, make the
886*4882a593Smuzhiyun 		 * whole partition read-only to be on the safe side.
887*4882a593Smuzhiyun 		 *
888*4882a593Smuzhiyun 		 * Also if the user did not ask the chip to be writeable
889*4882a593Smuzhiyun 		 * mask the bit too.
890*4882a593Smuzhiyun 		 */
891*4882a593Smuzhiyun 		if (!writeable || intel_spi_is_protected(ispi, base, limit))
892*4882a593Smuzhiyun 			part->mask_flags |= MTD_WRITEABLE;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 		end = (limit << 12) + 4096;
895*4882a593Smuzhiyun 		if (end > part->size)
896*4882a593Smuzhiyun 			part->size = end;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun static const struct spi_nor_controller_ops intel_spi_controller_ops = {
901*4882a593Smuzhiyun 	.read_reg = intel_spi_read_reg,
902*4882a593Smuzhiyun 	.write_reg = intel_spi_write_reg,
903*4882a593Smuzhiyun 	.read = intel_spi_read,
904*4882a593Smuzhiyun 	.write = intel_spi_write,
905*4882a593Smuzhiyun 	.erase = intel_spi_erase,
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
intel_spi_probe(struct device * dev,struct resource * mem,const struct intel_spi_boardinfo * info)908*4882a593Smuzhiyun struct intel_spi *intel_spi_probe(struct device *dev,
909*4882a593Smuzhiyun 	struct resource *mem, const struct intel_spi_boardinfo *info)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	const struct spi_nor_hwcaps hwcaps = {
912*4882a593Smuzhiyun 		.mask = SNOR_HWCAPS_READ |
913*4882a593Smuzhiyun 			SNOR_HWCAPS_READ_FAST |
914*4882a593Smuzhiyun 			SNOR_HWCAPS_PP,
915*4882a593Smuzhiyun 	};
916*4882a593Smuzhiyun 	struct mtd_partition part;
917*4882a593Smuzhiyun 	struct intel_spi *ispi;
918*4882a593Smuzhiyun 	int ret;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (!info || !mem)
921*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	ispi = devm_kzalloc(dev, sizeof(*ispi), GFP_KERNEL);
924*4882a593Smuzhiyun 	if (!ispi)
925*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	ispi->base = devm_ioremap_resource(dev, mem);
928*4882a593Smuzhiyun 	if (IS_ERR(ispi->base))
929*4882a593Smuzhiyun 		return ERR_CAST(ispi->base);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	ispi->dev = dev;
932*4882a593Smuzhiyun 	ispi->info = info;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	ret = intel_spi_init(ispi);
935*4882a593Smuzhiyun 	if (ret)
936*4882a593Smuzhiyun 		return ERR_PTR(ret);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	ispi->nor.dev = ispi->dev;
939*4882a593Smuzhiyun 	ispi->nor.priv = ispi;
940*4882a593Smuzhiyun 	ispi->nor.controller_ops = &intel_spi_controller_ops;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	ret = spi_nor_scan(&ispi->nor, NULL, &hwcaps);
943*4882a593Smuzhiyun 	if (ret) {
944*4882a593Smuzhiyun 		dev_info(dev, "failed to locate the chip\n");
945*4882a593Smuzhiyun 		return ERR_PTR(ret);
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	intel_spi_fill_partition(ispi, &part);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	ret = mtd_device_register(&ispi->nor.mtd, &part, 1);
951*4882a593Smuzhiyun 	if (ret)
952*4882a593Smuzhiyun 		return ERR_PTR(ret);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	return ispi;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_spi_probe);
957*4882a593Smuzhiyun 
intel_spi_remove(struct intel_spi * ispi)958*4882a593Smuzhiyun int intel_spi_remove(struct intel_spi *ispi)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	return mtd_device_unregister(&ispi->nor.mtd);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_spi_remove);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel PCH/PCU SPI flash core driver");
965*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
966*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
967