1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * HiSilicon FMC SPI NOR flash controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015-2016 HiSilicon Technologies Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
13*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Hardware register offsets and field definitions */
19*4882a593Smuzhiyun #define FMC_CFG 0x00
20*4882a593Smuzhiyun #define FMC_CFG_OP_MODE_MASK BIT_MASK(0)
21*4882a593Smuzhiyun #define FMC_CFG_OP_MODE_BOOT 0
22*4882a593Smuzhiyun #define FMC_CFG_OP_MODE_NORMAL 1
23*4882a593Smuzhiyun #define FMC_CFG_FLASH_SEL(type) (((type) & 0x3) << 1)
24*4882a593Smuzhiyun #define FMC_CFG_FLASH_SEL_MASK 0x6
25*4882a593Smuzhiyun #define FMC_ECC_TYPE(type) (((type) & 0x7) << 5)
26*4882a593Smuzhiyun #define FMC_ECC_TYPE_MASK GENMASK(7, 5)
27*4882a593Smuzhiyun #define SPI_NOR_ADDR_MODE_MASK BIT_MASK(10)
28*4882a593Smuzhiyun #define SPI_NOR_ADDR_MODE_3BYTES (0x0 << 10)
29*4882a593Smuzhiyun #define SPI_NOR_ADDR_MODE_4BYTES (0x1 << 10)
30*4882a593Smuzhiyun #define FMC_GLOBAL_CFG 0x04
31*4882a593Smuzhiyun #define FMC_GLOBAL_CFG_WP_ENABLE BIT(6)
32*4882a593Smuzhiyun #define FMC_SPI_TIMING_CFG 0x08
33*4882a593Smuzhiyun #define TIMING_CFG_TCSH(nr) (((nr) & 0xf) << 8)
34*4882a593Smuzhiyun #define TIMING_CFG_TCSS(nr) (((nr) & 0xf) << 4)
35*4882a593Smuzhiyun #define TIMING_CFG_TSHSL(nr) ((nr) & 0xf)
36*4882a593Smuzhiyun #define CS_HOLD_TIME 0x6
37*4882a593Smuzhiyun #define CS_SETUP_TIME 0x6
38*4882a593Smuzhiyun #define CS_DESELECT_TIME 0xf
39*4882a593Smuzhiyun #define FMC_INT 0x18
40*4882a593Smuzhiyun #define FMC_INT_OP_DONE BIT(0)
41*4882a593Smuzhiyun #define FMC_INT_CLR 0x20
42*4882a593Smuzhiyun #define FMC_CMD 0x24
43*4882a593Smuzhiyun #define FMC_CMD_CMD1(cmd) ((cmd) & 0xff)
44*4882a593Smuzhiyun #define FMC_ADDRL 0x2c
45*4882a593Smuzhiyun #define FMC_OP_CFG 0x30
46*4882a593Smuzhiyun #define OP_CFG_FM_CS(cs) ((cs) << 11)
47*4882a593Smuzhiyun #define OP_CFG_MEM_IF_TYPE(type) (((type) & 0x7) << 7)
48*4882a593Smuzhiyun #define OP_CFG_ADDR_NUM(addr) (((addr) & 0x7) << 4)
49*4882a593Smuzhiyun #define OP_CFG_DUMMY_NUM(dummy) ((dummy) & 0xf)
50*4882a593Smuzhiyun #define FMC_DATA_NUM 0x38
51*4882a593Smuzhiyun #define FMC_DATA_NUM_CNT(cnt) ((cnt) & GENMASK(13, 0))
52*4882a593Smuzhiyun #define FMC_OP 0x3c
53*4882a593Smuzhiyun #define FMC_OP_DUMMY_EN BIT(8)
54*4882a593Smuzhiyun #define FMC_OP_CMD1_EN BIT(7)
55*4882a593Smuzhiyun #define FMC_OP_ADDR_EN BIT(6)
56*4882a593Smuzhiyun #define FMC_OP_WRITE_DATA_EN BIT(5)
57*4882a593Smuzhiyun #define FMC_OP_READ_DATA_EN BIT(2)
58*4882a593Smuzhiyun #define FMC_OP_READ_STATUS_EN BIT(1)
59*4882a593Smuzhiyun #define FMC_OP_REG_OP_START BIT(0)
60*4882a593Smuzhiyun #define FMC_DMA_LEN 0x40
61*4882a593Smuzhiyun #define FMC_DMA_LEN_SET(len) ((len) & GENMASK(27, 0))
62*4882a593Smuzhiyun #define FMC_DMA_SADDR_D0 0x4c
63*4882a593Smuzhiyun #define HIFMC_DMA_MAX_LEN (4096)
64*4882a593Smuzhiyun #define HIFMC_DMA_MASK (HIFMC_DMA_MAX_LEN - 1)
65*4882a593Smuzhiyun #define FMC_OP_DMA 0x68
66*4882a593Smuzhiyun #define OP_CTRL_RD_OPCODE(code) (((code) & 0xff) << 16)
67*4882a593Smuzhiyun #define OP_CTRL_WR_OPCODE(code) (((code) & 0xff) << 8)
68*4882a593Smuzhiyun #define OP_CTRL_RW_OP(op) ((op) << 1)
69*4882a593Smuzhiyun #define OP_CTRL_DMA_OP_READY BIT(0)
70*4882a593Smuzhiyun #define FMC_OP_READ 0x0
71*4882a593Smuzhiyun #define FMC_OP_WRITE 0x1
72*4882a593Smuzhiyun #define FMC_WAIT_TIMEOUT 1000000
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun enum hifmc_iftype {
75*4882a593Smuzhiyun IF_TYPE_STD,
76*4882a593Smuzhiyun IF_TYPE_DUAL,
77*4882a593Smuzhiyun IF_TYPE_DIO,
78*4882a593Smuzhiyun IF_TYPE_QUAD,
79*4882a593Smuzhiyun IF_TYPE_QIO,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct hifmc_priv {
83*4882a593Smuzhiyun u32 chipselect;
84*4882a593Smuzhiyun u32 clkrate;
85*4882a593Smuzhiyun struct hifmc_host *host;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define HIFMC_MAX_CHIP_NUM 2
89*4882a593Smuzhiyun struct hifmc_host {
90*4882a593Smuzhiyun struct device *dev;
91*4882a593Smuzhiyun struct mutex lock;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun void __iomem *regbase;
94*4882a593Smuzhiyun void __iomem *iobase;
95*4882a593Smuzhiyun struct clk *clk;
96*4882a593Smuzhiyun void *buffer;
97*4882a593Smuzhiyun dma_addr_t dma_buffer;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct spi_nor *nor[HIFMC_MAX_CHIP_NUM];
100*4882a593Smuzhiyun u32 num_chip;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
hisi_spi_nor_wait_op_finish(struct hifmc_host * host)103*4882a593Smuzhiyun static inline int hisi_spi_nor_wait_op_finish(struct hifmc_host *host)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u32 reg;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return readl_poll_timeout(host->regbase + FMC_INT, reg,
108*4882a593Smuzhiyun (reg & FMC_INT_OP_DONE), 0, FMC_WAIT_TIMEOUT);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
hisi_spi_nor_get_if_type(enum spi_nor_protocol proto)111*4882a593Smuzhiyun static int hisi_spi_nor_get_if_type(enum spi_nor_protocol proto)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun enum hifmc_iftype if_type;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun switch (proto) {
116*4882a593Smuzhiyun case SNOR_PROTO_1_1_2:
117*4882a593Smuzhiyun if_type = IF_TYPE_DUAL;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case SNOR_PROTO_1_2_2:
120*4882a593Smuzhiyun if_type = IF_TYPE_DIO;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case SNOR_PROTO_1_1_4:
123*4882a593Smuzhiyun if_type = IF_TYPE_QUAD;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case SNOR_PROTO_1_4_4:
126*4882a593Smuzhiyun if_type = IF_TYPE_QIO;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case SNOR_PROTO_1_1_1:
129*4882a593Smuzhiyun default:
130*4882a593Smuzhiyun if_type = IF_TYPE_STD;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return if_type;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
hisi_spi_nor_init(struct hifmc_host * host)137*4882a593Smuzhiyun static void hisi_spi_nor_init(struct hifmc_host *host)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun u32 reg;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun reg = TIMING_CFG_TCSH(CS_HOLD_TIME)
142*4882a593Smuzhiyun | TIMING_CFG_TCSS(CS_SETUP_TIME)
143*4882a593Smuzhiyun | TIMING_CFG_TSHSL(CS_DESELECT_TIME);
144*4882a593Smuzhiyun writel(reg, host->regbase + FMC_SPI_TIMING_CFG);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
hisi_spi_nor_prep(struct spi_nor * nor)147*4882a593Smuzhiyun static int hisi_spi_nor_prep(struct spi_nor *nor)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
150*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
151*4882a593Smuzhiyun int ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun mutex_lock(&host->lock);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun ret = clk_set_rate(host->clk, priv->clkrate);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun goto out;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk);
160*4882a593Smuzhiyun if (ret)
161*4882a593Smuzhiyun goto out;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun out:
166*4882a593Smuzhiyun mutex_unlock(&host->lock);
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
hisi_spi_nor_unprep(struct spi_nor * nor)170*4882a593Smuzhiyun static void hisi_spi_nor_unprep(struct spi_nor *nor)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
173*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun clk_disable_unprepare(host->clk);
176*4882a593Smuzhiyun mutex_unlock(&host->lock);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
hisi_spi_nor_op_reg(struct spi_nor * nor,u8 opcode,size_t len,u8 optype)179*4882a593Smuzhiyun static int hisi_spi_nor_op_reg(struct spi_nor *nor,
180*4882a593Smuzhiyun u8 opcode, size_t len, u8 optype)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
183*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
184*4882a593Smuzhiyun u32 reg;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun reg = FMC_CMD_CMD1(opcode);
187*4882a593Smuzhiyun writel(reg, host->regbase + FMC_CMD);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun reg = FMC_DATA_NUM_CNT(len);
190*4882a593Smuzhiyun writel(reg, host->regbase + FMC_DATA_NUM);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun reg = OP_CFG_FM_CS(priv->chipselect);
193*4882a593Smuzhiyun writel(reg, host->regbase + FMC_OP_CFG);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun writel(0xff, host->regbase + FMC_INT_CLR);
196*4882a593Smuzhiyun reg = FMC_OP_CMD1_EN | FMC_OP_REG_OP_START | optype;
197*4882a593Smuzhiyun writel(reg, host->regbase + FMC_OP);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return hisi_spi_nor_wait_op_finish(host);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
hisi_spi_nor_read_reg(struct spi_nor * nor,u8 opcode,u8 * buf,size_t len)202*4882a593Smuzhiyun static int hisi_spi_nor_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf,
203*4882a593Smuzhiyun size_t len)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
206*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ret = hisi_spi_nor_op_reg(nor, opcode, len, FMC_OP_READ_DATA_EN);
210*4882a593Smuzhiyun if (ret)
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun memcpy_fromio(buf, host->iobase, len);
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
hisi_spi_nor_write_reg(struct spi_nor * nor,u8 opcode,const u8 * buf,size_t len)217*4882a593Smuzhiyun static int hisi_spi_nor_write_reg(struct spi_nor *nor, u8 opcode,
218*4882a593Smuzhiyun const u8 *buf, size_t len)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
221*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (len)
224*4882a593Smuzhiyun memcpy_toio(host->iobase, buf, len);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return hisi_spi_nor_op_reg(nor, opcode, len, FMC_OP_WRITE_DATA_EN);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
hisi_spi_nor_dma_transfer(struct spi_nor * nor,loff_t start_off,dma_addr_t dma_buf,size_t len,u8 op_type)229*4882a593Smuzhiyun static int hisi_spi_nor_dma_transfer(struct spi_nor *nor, loff_t start_off,
230*4882a593Smuzhiyun dma_addr_t dma_buf, size_t len, u8 op_type)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
233*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
234*4882a593Smuzhiyun u8 if_type = 0;
235*4882a593Smuzhiyun u32 reg;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun reg = readl(host->regbase + FMC_CFG);
238*4882a593Smuzhiyun reg &= ~(FMC_CFG_OP_MODE_MASK | SPI_NOR_ADDR_MODE_MASK);
239*4882a593Smuzhiyun reg |= FMC_CFG_OP_MODE_NORMAL;
240*4882a593Smuzhiyun reg |= (nor->addr_width == 4) ? SPI_NOR_ADDR_MODE_4BYTES
241*4882a593Smuzhiyun : SPI_NOR_ADDR_MODE_3BYTES;
242*4882a593Smuzhiyun writel(reg, host->regbase + FMC_CFG);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun writel(start_off, host->regbase + FMC_ADDRL);
245*4882a593Smuzhiyun writel(dma_buf, host->regbase + FMC_DMA_SADDR_D0);
246*4882a593Smuzhiyun writel(FMC_DMA_LEN_SET(len), host->regbase + FMC_DMA_LEN);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun reg = OP_CFG_FM_CS(priv->chipselect);
249*4882a593Smuzhiyun if (op_type == FMC_OP_READ)
250*4882a593Smuzhiyun if_type = hisi_spi_nor_get_if_type(nor->read_proto);
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun if_type = hisi_spi_nor_get_if_type(nor->write_proto);
253*4882a593Smuzhiyun reg |= OP_CFG_MEM_IF_TYPE(if_type);
254*4882a593Smuzhiyun if (op_type == FMC_OP_READ)
255*4882a593Smuzhiyun reg |= OP_CFG_DUMMY_NUM(nor->read_dummy >> 3);
256*4882a593Smuzhiyun writel(reg, host->regbase + FMC_OP_CFG);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun writel(0xff, host->regbase + FMC_INT_CLR);
259*4882a593Smuzhiyun reg = OP_CTRL_RW_OP(op_type) | OP_CTRL_DMA_OP_READY;
260*4882a593Smuzhiyun reg |= (op_type == FMC_OP_READ)
261*4882a593Smuzhiyun ? OP_CTRL_RD_OPCODE(nor->read_opcode)
262*4882a593Smuzhiyun : OP_CTRL_WR_OPCODE(nor->program_opcode);
263*4882a593Smuzhiyun writel(reg, host->regbase + FMC_OP_DMA);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return hisi_spi_nor_wait_op_finish(host);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
hisi_spi_nor_read(struct spi_nor * nor,loff_t from,size_t len,u_char * read_buf)268*4882a593Smuzhiyun static ssize_t hisi_spi_nor_read(struct spi_nor *nor, loff_t from, size_t len,
269*4882a593Smuzhiyun u_char *read_buf)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
272*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
273*4882a593Smuzhiyun size_t offset;
274*4882a593Smuzhiyun int ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun for (offset = 0; offset < len; offset += HIFMC_DMA_MAX_LEN) {
277*4882a593Smuzhiyun size_t trans = min_t(size_t, HIFMC_DMA_MAX_LEN, len - offset);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ret = hisi_spi_nor_dma_transfer(nor,
280*4882a593Smuzhiyun from + offset, host->dma_buffer, trans, FMC_OP_READ);
281*4882a593Smuzhiyun if (ret) {
282*4882a593Smuzhiyun dev_warn(nor->dev, "DMA read timeout\n");
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun memcpy(read_buf + offset, host->buffer, trans);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return len;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
hisi_spi_nor_write(struct spi_nor * nor,loff_t to,size_t len,const u_char * write_buf)291*4882a593Smuzhiyun static ssize_t hisi_spi_nor_write(struct spi_nor *nor, loff_t to,
292*4882a593Smuzhiyun size_t len, const u_char *write_buf)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct hifmc_priv *priv = nor->priv;
295*4882a593Smuzhiyun struct hifmc_host *host = priv->host;
296*4882a593Smuzhiyun size_t offset;
297*4882a593Smuzhiyun int ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (offset = 0; offset < len; offset += HIFMC_DMA_MAX_LEN) {
300*4882a593Smuzhiyun size_t trans = min_t(size_t, HIFMC_DMA_MAX_LEN, len - offset);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun memcpy(host->buffer, write_buf + offset, trans);
303*4882a593Smuzhiyun ret = hisi_spi_nor_dma_transfer(nor,
304*4882a593Smuzhiyun to + offset, host->dma_buffer, trans, FMC_OP_WRITE);
305*4882a593Smuzhiyun if (ret) {
306*4882a593Smuzhiyun dev_warn(nor->dev, "DMA write timeout\n");
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return len;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct spi_nor_controller_ops hisi_controller_ops = {
315*4882a593Smuzhiyun .prepare = hisi_spi_nor_prep,
316*4882a593Smuzhiyun .unprepare = hisi_spi_nor_unprep,
317*4882a593Smuzhiyun .read_reg = hisi_spi_nor_read_reg,
318*4882a593Smuzhiyun .write_reg = hisi_spi_nor_write_reg,
319*4882a593Smuzhiyun .read = hisi_spi_nor_read,
320*4882a593Smuzhiyun .write = hisi_spi_nor_write,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /**
324*4882a593Smuzhiyun * Get spi flash device information and register it as a mtd device.
325*4882a593Smuzhiyun */
hisi_spi_nor_register(struct device_node * np,struct hifmc_host * host)326*4882a593Smuzhiyun static int hisi_spi_nor_register(struct device_node *np,
327*4882a593Smuzhiyun struct hifmc_host *host)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun const struct spi_nor_hwcaps hwcaps = {
330*4882a593Smuzhiyun .mask = SNOR_HWCAPS_READ |
331*4882a593Smuzhiyun SNOR_HWCAPS_READ_FAST |
332*4882a593Smuzhiyun SNOR_HWCAPS_READ_1_1_2 |
333*4882a593Smuzhiyun SNOR_HWCAPS_READ_1_1_4 |
334*4882a593Smuzhiyun SNOR_HWCAPS_PP,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun struct device *dev = host->dev;
337*4882a593Smuzhiyun struct spi_nor *nor;
338*4882a593Smuzhiyun struct hifmc_priv *priv;
339*4882a593Smuzhiyun struct mtd_info *mtd;
340*4882a593Smuzhiyun int ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun nor = devm_kzalloc(dev, sizeof(*nor), GFP_KERNEL);
343*4882a593Smuzhiyun if (!nor)
344*4882a593Smuzhiyun return -ENOMEM;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun nor->dev = dev;
347*4882a593Smuzhiyun spi_nor_set_flash_node(nor, np);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
350*4882a593Smuzhiyun if (!priv)
351*4882a593Smuzhiyun return -ENOMEM;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun ret = of_property_read_u32(np, "reg", &priv->chipselect);
354*4882a593Smuzhiyun if (ret) {
355*4882a593Smuzhiyun dev_err(dev, "There's no reg property for %pOF\n",
356*4882a593Smuzhiyun np);
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun ret = of_property_read_u32(np, "spi-max-frequency",
361*4882a593Smuzhiyun &priv->clkrate);
362*4882a593Smuzhiyun if (ret) {
363*4882a593Smuzhiyun dev_err(dev, "There's no spi-max-frequency property for %pOF\n",
364*4882a593Smuzhiyun np);
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun priv->host = host;
368*4882a593Smuzhiyun nor->priv = priv;
369*4882a593Smuzhiyun nor->controller_ops = &hisi_controller_ops;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = spi_nor_scan(nor, NULL, &hwcaps);
372*4882a593Smuzhiyun if (ret)
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun mtd = &nor->mtd;
376*4882a593Smuzhiyun mtd->name = np->name;
377*4882a593Smuzhiyun ret = mtd_device_register(mtd, NULL, 0);
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun host->nor[host->num_chip] = nor;
382*4882a593Smuzhiyun host->num_chip++;
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
hisi_spi_nor_unregister_all(struct hifmc_host * host)386*4882a593Smuzhiyun static void hisi_spi_nor_unregister_all(struct hifmc_host *host)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun int i;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (i = 0; i < host->num_chip; i++)
391*4882a593Smuzhiyun mtd_device_unregister(&host->nor[i]->mtd);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
hisi_spi_nor_register_all(struct hifmc_host * host)394*4882a593Smuzhiyun static int hisi_spi_nor_register_all(struct hifmc_host *host)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct device *dev = host->dev;
397*4882a593Smuzhiyun struct device_node *np;
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for_each_available_child_of_node(dev->of_node, np) {
401*4882a593Smuzhiyun ret = hisi_spi_nor_register(np, host);
402*4882a593Smuzhiyun if (ret) {
403*4882a593Smuzhiyun of_node_put(np);
404*4882a593Smuzhiyun goto fail;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (host->num_chip == HIFMC_MAX_CHIP_NUM) {
408*4882a593Smuzhiyun dev_warn(dev, "Flash device number exceeds the maximum chipselect number\n");
409*4882a593Smuzhiyun of_node_put(np);
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun fail:
417*4882a593Smuzhiyun hisi_spi_nor_unregister_all(host);
418*4882a593Smuzhiyun return ret;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
hisi_spi_nor_probe(struct platform_device * pdev)421*4882a593Smuzhiyun static int hisi_spi_nor_probe(struct platform_device *pdev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct device *dev = &pdev->dev;
424*4882a593Smuzhiyun struct resource *res;
425*4882a593Smuzhiyun struct hifmc_host *host;
426*4882a593Smuzhiyun int ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
429*4882a593Smuzhiyun if (!host)
430*4882a593Smuzhiyun return -ENOMEM;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun platform_set_drvdata(pdev, host);
433*4882a593Smuzhiyun host->dev = dev;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "control");
436*4882a593Smuzhiyun host->regbase = devm_ioremap_resource(dev, res);
437*4882a593Smuzhiyun if (IS_ERR(host->regbase))
438*4882a593Smuzhiyun return PTR_ERR(host->regbase);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "memory");
441*4882a593Smuzhiyun host->iobase = devm_ioremap_resource(dev, res);
442*4882a593Smuzhiyun if (IS_ERR(host->iobase))
443*4882a593Smuzhiyun return PTR_ERR(host->iobase);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun host->clk = devm_clk_get(dev, NULL);
446*4882a593Smuzhiyun if (IS_ERR(host->clk))
447*4882a593Smuzhiyun return PTR_ERR(host->clk);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
450*4882a593Smuzhiyun if (ret) {
451*4882a593Smuzhiyun dev_warn(dev, "Unable to set dma mask\n");
452*4882a593Smuzhiyun return ret;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun host->buffer = dmam_alloc_coherent(dev, HIFMC_DMA_MAX_LEN,
456*4882a593Smuzhiyun &host->dma_buffer, GFP_KERNEL);
457*4882a593Smuzhiyun if (!host->buffer)
458*4882a593Smuzhiyun return -ENOMEM;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk);
461*4882a593Smuzhiyun if (ret)
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun mutex_init(&host->lock);
465*4882a593Smuzhiyun hisi_spi_nor_init(host);
466*4882a593Smuzhiyun ret = hisi_spi_nor_register_all(host);
467*4882a593Smuzhiyun if (ret)
468*4882a593Smuzhiyun mutex_destroy(&host->lock);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun clk_disable_unprepare(host->clk);
471*4882a593Smuzhiyun return ret;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
hisi_spi_nor_remove(struct platform_device * pdev)474*4882a593Smuzhiyun static int hisi_spi_nor_remove(struct platform_device *pdev)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct hifmc_host *host = platform_get_drvdata(pdev);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun hisi_spi_nor_unregister_all(host);
479*4882a593Smuzhiyun mutex_destroy(&host->lock);
480*4882a593Smuzhiyun return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const struct of_device_id hisi_spi_nor_dt_ids[] = {
484*4882a593Smuzhiyun { .compatible = "hisilicon,fmc-spi-nor"},
485*4882a593Smuzhiyun { /* sentinel */ }
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hisi_spi_nor_dt_ids);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static struct platform_driver hisi_spi_nor_driver = {
490*4882a593Smuzhiyun .driver = {
491*4882a593Smuzhiyun .name = "hisi-sfc",
492*4882a593Smuzhiyun .of_match_table = hisi_spi_nor_dt_ids,
493*4882a593Smuzhiyun },
494*4882a593Smuzhiyun .probe = hisi_spi_nor_probe,
495*4882a593Smuzhiyun .remove = hisi_spi_nor_remove,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun module_platform_driver(hisi_spi_nor_driver);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
500*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon SPI Nor Flash Controller Driver");
501