1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ASPEED Static Memory Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015-2016, IBM Corporation.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bug.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
14*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
15*4882a593Smuzhiyun #include <linux/mtd/spi-nor.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/sizes.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DEVICE_NAME "aspeed-smc"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * The driver only support SPI flash
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun enum aspeed_smc_flash_type {
27*4882a593Smuzhiyun smc_type_nor = 0,
28*4882a593Smuzhiyun smc_type_nand = 1,
29*4882a593Smuzhiyun smc_type_spi = 2,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct aspeed_smc_chip;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct aspeed_smc_info {
35*4882a593Smuzhiyun u32 maxsize; /* maximum size of chip window */
36*4882a593Smuzhiyun u8 nce; /* number of chip enables */
37*4882a593Smuzhiyun bool hastype; /* flash type field exists in config reg */
38*4882a593Smuzhiyun u8 we0; /* shift for write enable bit for CE0 */
39*4882a593Smuzhiyun u8 ctl0; /* offset in regs of ctl for CE0 */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun void (*set_4b)(struct aspeed_smc_chip *chip);
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static void aspeed_smc_chip_set_4b_spi_2400(struct aspeed_smc_chip *chip);
45*4882a593Smuzhiyun static void aspeed_smc_chip_set_4b(struct aspeed_smc_chip *chip);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct aspeed_smc_info fmc_2400_info = {
48*4882a593Smuzhiyun .maxsize = 64 * 1024 * 1024,
49*4882a593Smuzhiyun .nce = 5,
50*4882a593Smuzhiyun .hastype = true,
51*4882a593Smuzhiyun .we0 = 16,
52*4882a593Smuzhiyun .ctl0 = 0x10,
53*4882a593Smuzhiyun .set_4b = aspeed_smc_chip_set_4b,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct aspeed_smc_info spi_2400_info = {
57*4882a593Smuzhiyun .maxsize = 64 * 1024 * 1024,
58*4882a593Smuzhiyun .nce = 1,
59*4882a593Smuzhiyun .hastype = false,
60*4882a593Smuzhiyun .we0 = 0,
61*4882a593Smuzhiyun .ctl0 = 0x04,
62*4882a593Smuzhiyun .set_4b = aspeed_smc_chip_set_4b_spi_2400,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct aspeed_smc_info fmc_2500_info = {
66*4882a593Smuzhiyun .maxsize = 256 * 1024 * 1024,
67*4882a593Smuzhiyun .nce = 3,
68*4882a593Smuzhiyun .hastype = true,
69*4882a593Smuzhiyun .we0 = 16,
70*4882a593Smuzhiyun .ctl0 = 0x10,
71*4882a593Smuzhiyun .set_4b = aspeed_smc_chip_set_4b,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct aspeed_smc_info spi_2500_info = {
75*4882a593Smuzhiyun .maxsize = 128 * 1024 * 1024,
76*4882a593Smuzhiyun .nce = 2,
77*4882a593Smuzhiyun .hastype = false,
78*4882a593Smuzhiyun .we0 = 16,
79*4882a593Smuzhiyun .ctl0 = 0x10,
80*4882a593Smuzhiyun .set_4b = aspeed_smc_chip_set_4b,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun enum aspeed_smc_ctl_reg_value {
84*4882a593Smuzhiyun smc_base, /* base value without mode for other commands */
85*4882a593Smuzhiyun smc_read, /* command reg for (maybe fast) reads */
86*4882a593Smuzhiyun smc_write, /* command reg for writes */
87*4882a593Smuzhiyun smc_max,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct aspeed_smc_controller;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct aspeed_smc_chip {
93*4882a593Smuzhiyun int cs;
94*4882a593Smuzhiyun struct aspeed_smc_controller *controller;
95*4882a593Smuzhiyun void __iomem *ctl; /* control register */
96*4882a593Smuzhiyun void __iomem *ahb_base; /* base of chip window */
97*4882a593Smuzhiyun u32 ahb_window_size; /* chip mapping window size */
98*4882a593Smuzhiyun u32 ctl_val[smc_max]; /* control settings */
99*4882a593Smuzhiyun enum aspeed_smc_flash_type type; /* what type of flash */
100*4882a593Smuzhiyun struct spi_nor nor;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct aspeed_smc_controller {
104*4882a593Smuzhiyun struct device *dev;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct mutex mutex; /* controller access mutex */
107*4882a593Smuzhiyun const struct aspeed_smc_info *info; /* type info of controller */
108*4882a593Smuzhiyun void __iomem *regs; /* controller registers */
109*4882a593Smuzhiyun void __iomem *ahb_base; /* per-chip windows resource */
110*4882a593Smuzhiyun u32 ahb_window_size; /* full mapping window size */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct aspeed_smc_chip *chips[]; /* pointers to attached chips */
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * SPI Flash Configuration Register (AST2500 SPI)
117*4882a593Smuzhiyun * or
118*4882a593Smuzhiyun * Type setting Register (AST2500 FMC).
119*4882a593Smuzhiyun * CE0 and CE1 can only be of type SPI. CE2 can be of type NOR but the
120*4882a593Smuzhiyun * driver does not support it.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun #define CONFIG_REG 0x0
123*4882a593Smuzhiyun #define CONFIG_DISABLE_LEGACY BIT(31) /* 1 */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define CONFIG_CE2_WRITE BIT(18)
126*4882a593Smuzhiyun #define CONFIG_CE1_WRITE BIT(17)
127*4882a593Smuzhiyun #define CONFIG_CE0_WRITE BIT(16)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define CONFIG_CE2_TYPE BIT(4) /* AST2500 FMC only */
130*4882a593Smuzhiyun #define CONFIG_CE1_TYPE BIT(2) /* AST2500 FMC only */
131*4882a593Smuzhiyun #define CONFIG_CE0_TYPE BIT(0) /* AST2500 FMC only */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * CE Control Register
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun #define CE_CONTROL_REG 0x4
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * CEx Control Register
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun #define CONTROL_AAF_MODE BIT(31)
142*4882a593Smuzhiyun #define CONTROL_IO_MODE_MASK GENMASK(30, 28)
143*4882a593Smuzhiyun #define CONTROL_IO_DUAL_DATA BIT(29)
144*4882a593Smuzhiyun #define CONTROL_IO_DUAL_ADDR_DATA (BIT(29) | BIT(28))
145*4882a593Smuzhiyun #define CONTROL_IO_QUAD_DATA BIT(30)
146*4882a593Smuzhiyun #define CONTROL_IO_QUAD_ADDR_DATA (BIT(30) | BIT(28))
147*4882a593Smuzhiyun #define CONTROL_CE_INACTIVE_SHIFT 24
148*4882a593Smuzhiyun #define CONTROL_CE_INACTIVE_MASK GENMASK(27, \
149*4882a593Smuzhiyun CONTROL_CE_INACTIVE_SHIFT)
150*4882a593Smuzhiyun /* 0 = 16T ... 15 = 1T T=HCLK */
151*4882a593Smuzhiyun #define CONTROL_COMMAND_SHIFT 16
152*4882a593Smuzhiyun #define CONTROL_DUMMY_COMMAND_OUT BIT(15)
153*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_HI BIT(14)
154*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_HI_SHIFT 14
155*4882a593Smuzhiyun #define CONTROL_CLK_DIV4 BIT(13) /* others */
156*4882a593Smuzhiyun #define CONTROL_IO_ADDRESS_4B BIT(13) /* AST2400 SPI */
157*4882a593Smuzhiyun #define CONTROL_RW_MERGE BIT(12)
158*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_LO_SHIFT 6
159*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_LO GENMASK(7, \
160*4882a593Smuzhiyun CONTROL_IO_DUMMY_LO_SHIFT)
161*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_MASK (CONTROL_IO_DUMMY_HI | \
162*4882a593Smuzhiyun CONTROL_IO_DUMMY_LO)
163*4882a593Smuzhiyun #define CONTROL_IO_DUMMY_SET(dummy) \
164*4882a593Smuzhiyun (((((dummy) >> 2) & 0x1) << CONTROL_IO_DUMMY_HI_SHIFT) | \
165*4882a593Smuzhiyun (((dummy) & 0x3) << CONTROL_IO_DUMMY_LO_SHIFT))
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define CONTROL_CLOCK_FREQ_SEL_SHIFT 8
168*4882a593Smuzhiyun #define CONTROL_CLOCK_FREQ_SEL_MASK GENMASK(11, \
169*4882a593Smuzhiyun CONTROL_CLOCK_FREQ_SEL_SHIFT)
170*4882a593Smuzhiyun #define CONTROL_LSB_FIRST BIT(5)
171*4882a593Smuzhiyun #define CONTROL_CLOCK_MODE_3 BIT(4)
172*4882a593Smuzhiyun #define CONTROL_IN_DUAL_DATA BIT(3)
173*4882a593Smuzhiyun #define CONTROL_CE_STOP_ACTIVE_CONTROL BIT(2)
174*4882a593Smuzhiyun #define CONTROL_COMMAND_MODE_MASK GENMASK(1, 0)
175*4882a593Smuzhiyun #define CONTROL_COMMAND_MODE_NORMAL 0
176*4882a593Smuzhiyun #define CONTROL_COMMAND_MODE_FREAD 1
177*4882a593Smuzhiyun #define CONTROL_COMMAND_MODE_WRITE 2
178*4882a593Smuzhiyun #define CONTROL_COMMAND_MODE_USER 3
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define CONTROL_KEEP_MASK \
181*4882a593Smuzhiyun (CONTROL_AAF_MODE | CONTROL_CE_INACTIVE_MASK | CONTROL_CLK_DIV4 | \
182*4882a593Smuzhiyun CONTROL_CLOCK_FREQ_SEL_MASK | CONTROL_LSB_FIRST | CONTROL_CLOCK_MODE_3)
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * The Segment Register uses a 8MB unit to encode the start address
186*4882a593Smuzhiyun * and the end address of the mapping window of a flash SPI slave :
187*4882a593Smuzhiyun *
188*4882a593Smuzhiyun * | byte 1 | byte 2 | byte 3 | byte 4 |
189*4882a593Smuzhiyun * +--------+--------+--------+--------+
190*4882a593Smuzhiyun * | end | start | 0 | 0 |
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun #define SEGMENT_ADDR_REG0 0x30
193*4882a593Smuzhiyun #define SEGMENT_ADDR_START(_r) ((((_r) >> 16) & 0xFF) << 23)
194*4882a593Smuzhiyun #define SEGMENT_ADDR_END(_r) ((((_r) >> 24) & 0xFF) << 23)
195*4882a593Smuzhiyun #define SEGMENT_ADDR_VALUE(start, end) \
196*4882a593Smuzhiyun (((((start) >> 23) & 0xFF) << 16) | ((((end) >> 23) & 0xFF) << 24))
197*4882a593Smuzhiyun #define SEGMENT_ADDR_REG(controller, cs) \
198*4882a593Smuzhiyun ((controller)->regs + SEGMENT_ADDR_REG0 + (cs) * 4)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * In user mode all data bytes read or written to the chip decode address
202*4882a593Smuzhiyun * range are transferred to or from the SPI bus. The range is treated as a
203*4882a593Smuzhiyun * fifo of arbitratry 1, 2, or 4 byte width but each write has to be aligned
204*4882a593Smuzhiyun * to its size. The address within the multiple 8kB range is ignored when
205*4882a593Smuzhiyun * sending bytes to the SPI bus.
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * On the arm architecture, as of Linux version 4.3, memcpy_fromio and
208*4882a593Smuzhiyun * memcpy_toio on little endian targets use the optimized memcpy routines
209*4882a593Smuzhiyun * that were designed for well behavied memory storage. These routines
210*4882a593Smuzhiyun * have a stutter if the source and destination are not both word aligned,
211*4882a593Smuzhiyun * once with a duplicate access to the source after aligning to the
212*4882a593Smuzhiyun * destination to a word boundary, and again with a duplicate access to
213*4882a593Smuzhiyun * the source when the final byte count is not word aligned.
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * When writing or reading the fifo this stutter discards data or sends
216*4882a593Smuzhiyun * too much data to the fifo and can not be used by this driver.
217*4882a593Smuzhiyun *
218*4882a593Smuzhiyun * While the low level io string routines that implement the insl family do
219*4882a593Smuzhiyun * the desired accesses and memory increments, the cross architecture io
220*4882a593Smuzhiyun * macros make them essentially impossible to use on a memory mapped address
221*4882a593Smuzhiyun * instead of a a token from the call to iomap of an io port.
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * These fifo routines use readl and friends to a constant io port and update
224*4882a593Smuzhiyun * the memory buffer pointer and count via explicit code. The final updates
225*4882a593Smuzhiyun * to len are optimistically suppressed.
226*4882a593Smuzhiyun */
aspeed_smc_read_from_ahb(void * buf,void __iomem * src,size_t len)227*4882a593Smuzhiyun static int aspeed_smc_read_from_ahb(void *buf, void __iomem *src, size_t len)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun size_t offset = 0;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (IS_ALIGNED((uintptr_t)src, sizeof(uintptr_t)) &&
232*4882a593Smuzhiyun IS_ALIGNED((uintptr_t)buf, sizeof(uintptr_t))) {
233*4882a593Smuzhiyun ioread32_rep(src, buf, len >> 2);
234*4882a593Smuzhiyun offset = len & ~0x3;
235*4882a593Smuzhiyun len -= offset;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun ioread8_rep(src, (u8 *)buf + offset, len);
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
aspeed_smc_write_to_ahb(void __iomem * dst,const void * buf,size_t len)241*4882a593Smuzhiyun static int aspeed_smc_write_to_ahb(void __iomem *dst, const void *buf,
242*4882a593Smuzhiyun size_t len)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun size_t offset = 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (IS_ALIGNED((uintptr_t)dst, sizeof(uintptr_t)) &&
247*4882a593Smuzhiyun IS_ALIGNED((uintptr_t)buf, sizeof(uintptr_t))) {
248*4882a593Smuzhiyun iowrite32_rep(dst, buf, len >> 2);
249*4882a593Smuzhiyun offset = len & ~0x3;
250*4882a593Smuzhiyun len -= offset;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun iowrite8_rep(dst, (const u8 *)buf + offset, len);
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
aspeed_smc_chip_write_bit(struct aspeed_smc_chip * chip)256*4882a593Smuzhiyun static inline u32 aspeed_smc_chip_write_bit(struct aspeed_smc_chip *chip)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return BIT(chip->controller->info->we0 + chip->cs);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
aspeed_smc_chip_check_config(struct aspeed_smc_chip * chip)261*4882a593Smuzhiyun static void aspeed_smc_chip_check_config(struct aspeed_smc_chip *chip)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
264*4882a593Smuzhiyun u32 reg;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun reg = readl(controller->regs + CONFIG_REG);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (reg & aspeed_smc_chip_write_bit(chip))
269*4882a593Smuzhiyun return;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun dev_dbg(controller->dev, "config write is not set ! @%p: 0x%08x\n",
272*4882a593Smuzhiyun controller->regs + CONFIG_REG, reg);
273*4882a593Smuzhiyun reg |= aspeed_smc_chip_write_bit(chip);
274*4882a593Smuzhiyun writel(reg, controller->regs + CONFIG_REG);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
aspeed_smc_start_user(struct spi_nor * nor)277*4882a593Smuzhiyun static void aspeed_smc_start_user(struct spi_nor *nor)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
280*4882a593Smuzhiyun u32 ctl = chip->ctl_val[smc_base];
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun * When the chip is controlled in user mode, we need write
284*4882a593Smuzhiyun * access to send the opcodes to it. So check the config.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun aspeed_smc_chip_check_config(chip);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ctl |= CONTROL_COMMAND_MODE_USER |
289*4882a593Smuzhiyun CONTROL_CE_STOP_ACTIVE_CONTROL;
290*4882a593Smuzhiyun writel(ctl, chip->ctl);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ctl &= ~CONTROL_CE_STOP_ACTIVE_CONTROL;
293*4882a593Smuzhiyun writel(ctl, chip->ctl);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
aspeed_smc_stop_user(struct spi_nor * nor)296*4882a593Smuzhiyun static void aspeed_smc_stop_user(struct spi_nor *nor)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun u32 ctl = chip->ctl_val[smc_read];
301*4882a593Smuzhiyun u32 ctl2 = ctl | CONTROL_COMMAND_MODE_USER |
302*4882a593Smuzhiyun CONTROL_CE_STOP_ACTIVE_CONTROL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun writel(ctl2, chip->ctl); /* stop user CE control */
305*4882a593Smuzhiyun writel(ctl, chip->ctl); /* default to fread or read mode */
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
aspeed_smc_prep(struct spi_nor * nor)308*4882a593Smuzhiyun static int aspeed_smc_prep(struct spi_nor *nor)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun mutex_lock(&chip->controller->mutex);
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
aspeed_smc_unprep(struct spi_nor * nor)316*4882a593Smuzhiyun static void aspeed_smc_unprep(struct spi_nor *nor)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun mutex_unlock(&chip->controller->mutex);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
aspeed_smc_read_reg(struct spi_nor * nor,u8 opcode,u8 * buf,size_t len)323*4882a593Smuzhiyun static int aspeed_smc_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf,
324*4882a593Smuzhiyun size_t len)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun aspeed_smc_start_user(nor);
329*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &opcode, 1);
330*4882a593Smuzhiyun aspeed_smc_read_from_ahb(buf, chip->ahb_base, len);
331*4882a593Smuzhiyun aspeed_smc_stop_user(nor);
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
aspeed_smc_write_reg(struct spi_nor * nor,u8 opcode,const u8 * buf,size_t len)335*4882a593Smuzhiyun static int aspeed_smc_write_reg(struct spi_nor *nor, u8 opcode, const u8 *buf,
336*4882a593Smuzhiyun size_t len)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun aspeed_smc_start_user(nor);
341*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &opcode, 1);
342*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, buf, len);
343*4882a593Smuzhiyun aspeed_smc_stop_user(nor);
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
aspeed_smc_send_cmd_addr(struct spi_nor * nor,u8 cmd,u32 addr)347*4882a593Smuzhiyun static void aspeed_smc_send_cmd_addr(struct spi_nor *nor, u8 cmd, u32 addr)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
350*4882a593Smuzhiyun __be32 temp;
351*4882a593Smuzhiyun u32 cmdaddr;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun switch (nor->addr_width) {
354*4882a593Smuzhiyun default:
355*4882a593Smuzhiyun WARN_ONCE(1, "Unexpected address width %u, defaulting to 3\n",
356*4882a593Smuzhiyun nor->addr_width);
357*4882a593Smuzhiyun fallthrough;
358*4882a593Smuzhiyun case 3:
359*4882a593Smuzhiyun cmdaddr = addr & 0xFFFFFF;
360*4882a593Smuzhiyun cmdaddr |= cmd << 24;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun temp = cpu_to_be32(cmdaddr);
363*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &temp, 4);
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun case 4:
366*4882a593Smuzhiyun temp = cpu_to_be32(addr);
367*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &cmd, 1);
368*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &temp, 4);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
aspeed_smc_read_user(struct spi_nor * nor,loff_t from,size_t len,u_char * read_buf)373*4882a593Smuzhiyun static ssize_t aspeed_smc_read_user(struct spi_nor *nor, loff_t from,
374*4882a593Smuzhiyun size_t len, u_char *read_buf)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
377*4882a593Smuzhiyun int i;
378*4882a593Smuzhiyun u8 dummy = 0xFF;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun aspeed_smc_start_user(nor);
381*4882a593Smuzhiyun aspeed_smc_send_cmd_addr(nor, nor->read_opcode, from);
382*4882a593Smuzhiyun for (i = 0; i < chip->nor.read_dummy / 8; i++)
383*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, &dummy, sizeof(dummy));
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun aspeed_smc_read_from_ahb(read_buf, chip->ahb_base, len);
386*4882a593Smuzhiyun aspeed_smc_stop_user(nor);
387*4882a593Smuzhiyun return len;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
aspeed_smc_write_user(struct spi_nor * nor,loff_t to,size_t len,const u_char * write_buf)390*4882a593Smuzhiyun static ssize_t aspeed_smc_write_user(struct spi_nor *nor, loff_t to,
391*4882a593Smuzhiyun size_t len, const u_char *write_buf)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct aspeed_smc_chip *chip = nor->priv;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun aspeed_smc_start_user(nor);
396*4882a593Smuzhiyun aspeed_smc_send_cmd_addr(nor, nor->program_opcode, to);
397*4882a593Smuzhiyun aspeed_smc_write_to_ahb(chip->ahb_base, write_buf, len);
398*4882a593Smuzhiyun aspeed_smc_stop_user(nor);
399*4882a593Smuzhiyun return len;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
aspeed_smc_unregister(struct aspeed_smc_controller * controller)402*4882a593Smuzhiyun static int aspeed_smc_unregister(struct aspeed_smc_controller *controller)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct aspeed_smc_chip *chip;
405*4882a593Smuzhiyun int n;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun for (n = 0; n < controller->info->nce; n++) {
408*4882a593Smuzhiyun chip = controller->chips[n];
409*4882a593Smuzhiyun if (chip)
410*4882a593Smuzhiyun mtd_device_unregister(&chip->nor.mtd);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
aspeed_smc_remove(struct platform_device * dev)416*4882a593Smuzhiyun static int aspeed_smc_remove(struct platform_device *dev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun return aspeed_smc_unregister(platform_get_drvdata(dev));
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct of_device_id aspeed_smc_matches[] = {
422*4882a593Smuzhiyun { .compatible = "aspeed,ast2400-fmc", .data = &fmc_2400_info },
423*4882a593Smuzhiyun { .compatible = "aspeed,ast2400-spi", .data = &spi_2400_info },
424*4882a593Smuzhiyun { .compatible = "aspeed,ast2500-fmc", .data = &fmc_2500_info },
425*4882a593Smuzhiyun { .compatible = "aspeed,ast2500-spi", .data = &spi_2500_info },
426*4882a593Smuzhiyun { }
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, aspeed_smc_matches);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun * Each chip has a mapping window defined by a segment address
432*4882a593Smuzhiyun * register defining a start and an end address on the AHB bus. These
433*4882a593Smuzhiyun * addresses can be configured to fit the chip size and offer a
434*4882a593Smuzhiyun * contiguous memory region across chips. For the moment, we only
435*4882a593Smuzhiyun * check that each chip segment is valid.
436*4882a593Smuzhiyun */
aspeed_smc_chip_base(struct aspeed_smc_chip * chip,struct resource * res)437*4882a593Smuzhiyun static void __iomem *aspeed_smc_chip_base(struct aspeed_smc_chip *chip,
438*4882a593Smuzhiyun struct resource *res)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
441*4882a593Smuzhiyun u32 offset = 0;
442*4882a593Smuzhiyun u32 reg;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (controller->info->nce > 1) {
445*4882a593Smuzhiyun reg = readl(SEGMENT_ADDR_REG(controller, chip->cs));
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (SEGMENT_ADDR_START(reg) >= SEGMENT_ADDR_END(reg))
448*4882a593Smuzhiyun return NULL;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun offset = SEGMENT_ADDR_START(reg) - res->start;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return controller->ahb_base + offset;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
aspeed_smc_ahb_base_phy(struct aspeed_smc_controller * controller)456*4882a593Smuzhiyun static u32 aspeed_smc_ahb_base_phy(struct aspeed_smc_controller *controller)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u32 seg0_val = readl(SEGMENT_ADDR_REG(controller, 0));
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return SEGMENT_ADDR_START(seg0_val);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
chip_set_segment(struct aspeed_smc_chip * chip,u32 cs,u32 start,u32 size)463*4882a593Smuzhiyun static u32 chip_set_segment(struct aspeed_smc_chip *chip, u32 cs, u32 start,
464*4882a593Smuzhiyun u32 size)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
467*4882a593Smuzhiyun void __iomem *seg_reg;
468*4882a593Smuzhiyun u32 seg_oldval, seg_newval, ahb_base_phy, end;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ahb_base_phy = aspeed_smc_ahb_base_phy(controller);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun seg_reg = SEGMENT_ADDR_REG(controller, cs);
473*4882a593Smuzhiyun seg_oldval = readl(seg_reg);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * If the chip size is not specified, use the default segment
477*4882a593Smuzhiyun * size, but take into account the possible overlap with the
478*4882a593Smuzhiyun * previous segment
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun if (!size)
481*4882a593Smuzhiyun size = SEGMENT_ADDR_END(seg_oldval) - start;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun * The segment cannot exceed the maximum window size of the
485*4882a593Smuzhiyun * controller.
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun if (start + size > ahb_base_phy + controller->ahb_window_size) {
488*4882a593Smuzhiyun size = ahb_base_phy + controller->ahb_window_size - start;
489*4882a593Smuzhiyun dev_warn(chip->nor.dev, "CE%d window resized to %dMB",
490*4882a593Smuzhiyun cs, size >> 20);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun end = start + size;
494*4882a593Smuzhiyun seg_newval = SEGMENT_ADDR_VALUE(start, end);
495*4882a593Smuzhiyun writel(seg_newval, seg_reg);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * Restore default value if something goes wrong. The chip
499*4882a593Smuzhiyun * might have set some bogus value and we would loose access
500*4882a593Smuzhiyun * to the chip.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun if (seg_newval != readl(seg_reg)) {
503*4882a593Smuzhiyun dev_err(chip->nor.dev, "CE%d window invalid", cs);
504*4882a593Smuzhiyun writel(seg_oldval, seg_reg);
505*4882a593Smuzhiyun start = SEGMENT_ADDR_START(seg_oldval);
506*4882a593Smuzhiyun end = SEGMENT_ADDR_END(seg_oldval);
507*4882a593Smuzhiyun size = end - start;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun dev_info(chip->nor.dev, "CE%d window [ 0x%.8x - 0x%.8x ] %dMB",
511*4882a593Smuzhiyun cs, start, end, size >> 20);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return size;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun * The segment register defines the mapping window on the AHB bus and
518*4882a593Smuzhiyun * it needs to be configured depending on the chip size. The segment
519*4882a593Smuzhiyun * register of the following CE also needs to be tuned in order to
520*4882a593Smuzhiyun * provide a contiguous window across multiple chips.
521*4882a593Smuzhiyun *
522*4882a593Smuzhiyun * This is expected to be called in increasing CE order
523*4882a593Smuzhiyun */
aspeed_smc_chip_set_segment(struct aspeed_smc_chip * chip)524*4882a593Smuzhiyun static u32 aspeed_smc_chip_set_segment(struct aspeed_smc_chip *chip)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
527*4882a593Smuzhiyun u32 ahb_base_phy, start;
528*4882a593Smuzhiyun u32 size = chip->nor.mtd.size;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun * Each controller has a chip size limit for direct memory
532*4882a593Smuzhiyun * access
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun if (size > controller->info->maxsize)
535*4882a593Smuzhiyun size = controller->info->maxsize;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * The AST2400 SPI controller only handles one chip and does
539*4882a593Smuzhiyun * not have segment registers. Let's use the chip size for the
540*4882a593Smuzhiyun * AHB window.
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun if (controller->info == &spi_2400_info)
543*4882a593Smuzhiyun goto out;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /*
546*4882a593Smuzhiyun * The AST2500 SPI controller has a HW bug when the CE0 chip
547*4882a593Smuzhiyun * size reaches 128MB. Enforce a size limit of 120MB to
548*4882a593Smuzhiyun * prevent the controller from using bogus settings in the
549*4882a593Smuzhiyun * segment register.
550*4882a593Smuzhiyun */
551*4882a593Smuzhiyun if (chip->cs == 0 && controller->info == &spi_2500_info &&
552*4882a593Smuzhiyun size == SZ_128M) {
553*4882a593Smuzhiyun size = 120 << 20;
554*4882a593Smuzhiyun dev_info(chip->nor.dev,
555*4882a593Smuzhiyun "CE%d window resized to %dMB (AST2500 HW quirk)",
556*4882a593Smuzhiyun chip->cs, size >> 20);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ahb_base_phy = aspeed_smc_ahb_base_phy(controller);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * As a start address for the current segment, use the default
563*4882a593Smuzhiyun * start address if we are handling CE0 or use the previous
564*4882a593Smuzhiyun * segment ending address
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun if (chip->cs) {
567*4882a593Smuzhiyun u32 prev = readl(SEGMENT_ADDR_REG(controller, chip->cs - 1));
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun start = SEGMENT_ADDR_END(prev);
570*4882a593Smuzhiyun } else {
571*4882a593Smuzhiyun start = ahb_base_phy;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun size = chip_set_segment(chip, chip->cs, start, size);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Update chip base address on the AHB bus */
577*4882a593Smuzhiyun chip->ahb_base = controller->ahb_base + (start - ahb_base_phy);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun * Now, make sure the next segment does not overlap with the
581*4882a593Smuzhiyun * current one we just configured, even if there is no
582*4882a593Smuzhiyun * available chip. That could break access in Command Mode.
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun if (chip->cs < controller->info->nce - 1)
585*4882a593Smuzhiyun chip_set_segment(chip, chip->cs + 1, start + size, 0);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun out:
588*4882a593Smuzhiyun if (size < chip->nor.mtd.size)
589*4882a593Smuzhiyun dev_warn(chip->nor.dev,
590*4882a593Smuzhiyun "CE%d window too small for chip %dMB",
591*4882a593Smuzhiyun chip->cs, (u32)chip->nor.mtd.size >> 20);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return size;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
aspeed_smc_chip_enable_write(struct aspeed_smc_chip * chip)596*4882a593Smuzhiyun static void aspeed_smc_chip_enable_write(struct aspeed_smc_chip *chip)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
599*4882a593Smuzhiyun u32 reg;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun reg = readl(controller->regs + CONFIG_REG);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun reg |= aspeed_smc_chip_write_bit(chip);
604*4882a593Smuzhiyun writel(reg, controller->regs + CONFIG_REG);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
aspeed_smc_chip_set_type(struct aspeed_smc_chip * chip,int type)607*4882a593Smuzhiyun static void aspeed_smc_chip_set_type(struct aspeed_smc_chip *chip, int type)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
610*4882a593Smuzhiyun u32 reg;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun chip->type = type;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun reg = readl(controller->regs + CONFIG_REG);
615*4882a593Smuzhiyun reg &= ~(3 << (chip->cs * 2));
616*4882a593Smuzhiyun reg |= chip->type << (chip->cs * 2);
617*4882a593Smuzhiyun writel(reg, controller->regs + CONFIG_REG);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun * The first chip of the AST2500 FMC flash controller is strapped by
622*4882a593Smuzhiyun * hardware, or autodetected, but other chips need to be set. Enforce
623*4882a593Smuzhiyun * the 4B setting for all chips.
624*4882a593Smuzhiyun */
aspeed_smc_chip_set_4b(struct aspeed_smc_chip * chip)625*4882a593Smuzhiyun static void aspeed_smc_chip_set_4b(struct aspeed_smc_chip *chip)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
628*4882a593Smuzhiyun u32 reg;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun reg = readl(controller->regs + CE_CONTROL_REG);
631*4882a593Smuzhiyun reg |= 1 << chip->cs;
632*4882a593Smuzhiyun writel(reg, controller->regs + CE_CONTROL_REG);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /*
636*4882a593Smuzhiyun * The AST2400 SPI flash controller does not have a CE Control
637*4882a593Smuzhiyun * register. It uses the CE0 control register to set 4Byte mode at the
638*4882a593Smuzhiyun * controller level.
639*4882a593Smuzhiyun */
aspeed_smc_chip_set_4b_spi_2400(struct aspeed_smc_chip * chip)640*4882a593Smuzhiyun static void aspeed_smc_chip_set_4b_spi_2400(struct aspeed_smc_chip *chip)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun chip->ctl_val[smc_base] |= CONTROL_IO_ADDRESS_4B;
643*4882a593Smuzhiyun chip->ctl_val[smc_read] |= CONTROL_IO_ADDRESS_4B;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
aspeed_smc_chip_setup_init(struct aspeed_smc_chip * chip,struct resource * res)646*4882a593Smuzhiyun static int aspeed_smc_chip_setup_init(struct aspeed_smc_chip *chip,
647*4882a593Smuzhiyun struct resource *res)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
650*4882a593Smuzhiyun const struct aspeed_smc_info *info = controller->info;
651*4882a593Smuzhiyun u32 reg, base_reg;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun * Always turn on the write enable bit to allow opcodes to be
655*4882a593Smuzhiyun * sent in user mode.
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun aspeed_smc_chip_enable_write(chip);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* The driver only supports SPI type flash */
660*4882a593Smuzhiyun if (info->hastype)
661*4882a593Smuzhiyun aspeed_smc_chip_set_type(chip, smc_type_spi);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /*
664*4882a593Smuzhiyun * Configure chip base address in memory
665*4882a593Smuzhiyun */
666*4882a593Smuzhiyun chip->ahb_base = aspeed_smc_chip_base(chip, res);
667*4882a593Smuzhiyun if (!chip->ahb_base) {
668*4882a593Smuzhiyun dev_warn(chip->nor.dev, "CE%d window closed", chip->cs);
669*4882a593Smuzhiyun return -EINVAL;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * Get value of the inherited control register. U-Boot usually
674*4882a593Smuzhiyun * does some timing calibration on the FMC chip, so it's good
675*4882a593Smuzhiyun * to keep them. In the future, we should handle calibration
676*4882a593Smuzhiyun * from Linux.
677*4882a593Smuzhiyun */
678*4882a593Smuzhiyun reg = readl(chip->ctl);
679*4882a593Smuzhiyun dev_dbg(controller->dev, "control register: %08x\n", reg);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun base_reg = reg & CONTROL_KEEP_MASK;
682*4882a593Smuzhiyun if (base_reg != reg) {
683*4882a593Smuzhiyun dev_dbg(controller->dev,
684*4882a593Smuzhiyun "control register changed to: %08x\n",
685*4882a593Smuzhiyun base_reg);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun chip->ctl_val[smc_base] = base_reg;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun * Retain the prior value of the control register as the
691*4882a593Smuzhiyun * default if it was normal access mode. Otherwise start with
692*4882a593Smuzhiyun * the sanitized base value set to read mode.
693*4882a593Smuzhiyun */
694*4882a593Smuzhiyun if ((reg & CONTROL_COMMAND_MODE_MASK) ==
695*4882a593Smuzhiyun CONTROL_COMMAND_MODE_NORMAL)
696*4882a593Smuzhiyun chip->ctl_val[smc_read] = reg;
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun chip->ctl_val[smc_read] = chip->ctl_val[smc_base] |
699*4882a593Smuzhiyun CONTROL_COMMAND_MODE_NORMAL;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun dev_dbg(controller->dev, "default control register: %08x\n",
702*4882a593Smuzhiyun chip->ctl_val[smc_read]);
703*4882a593Smuzhiyun return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
aspeed_smc_chip_setup_finish(struct aspeed_smc_chip * chip)706*4882a593Smuzhiyun static int aspeed_smc_chip_setup_finish(struct aspeed_smc_chip *chip)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct aspeed_smc_controller *controller = chip->controller;
709*4882a593Smuzhiyun const struct aspeed_smc_info *info = controller->info;
710*4882a593Smuzhiyun u32 cmd;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (chip->nor.addr_width == 4 && info->set_4b)
713*4882a593Smuzhiyun info->set_4b(chip);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* This is for direct AHB access when using Command Mode. */
716*4882a593Smuzhiyun chip->ahb_window_size = aspeed_smc_chip_set_segment(chip);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * base mode has not been optimized yet. use it for writes.
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun chip->ctl_val[smc_write] = chip->ctl_val[smc_base] |
722*4882a593Smuzhiyun chip->nor.program_opcode << CONTROL_COMMAND_SHIFT |
723*4882a593Smuzhiyun CONTROL_COMMAND_MODE_WRITE;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun dev_dbg(controller->dev, "write control register: %08x\n",
726*4882a593Smuzhiyun chip->ctl_val[smc_write]);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun * TODO: Adjust clocks if fast read is supported and interpret
730*4882a593Smuzhiyun * SPI NOR flags to adjust controller settings.
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun if (chip->nor.read_proto == SNOR_PROTO_1_1_1) {
733*4882a593Smuzhiyun if (chip->nor.read_dummy == 0)
734*4882a593Smuzhiyun cmd = CONTROL_COMMAND_MODE_NORMAL;
735*4882a593Smuzhiyun else
736*4882a593Smuzhiyun cmd = CONTROL_COMMAND_MODE_FREAD;
737*4882a593Smuzhiyun } else {
738*4882a593Smuzhiyun dev_err(chip->nor.dev, "unsupported SPI read mode\n");
739*4882a593Smuzhiyun return -EINVAL;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun chip->ctl_val[smc_read] |= cmd |
743*4882a593Smuzhiyun CONTROL_IO_DUMMY_SET(chip->nor.read_dummy / 8);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun dev_dbg(controller->dev, "base control register: %08x\n",
746*4882a593Smuzhiyun chip->ctl_val[smc_read]);
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const struct spi_nor_controller_ops aspeed_smc_controller_ops = {
751*4882a593Smuzhiyun .prepare = aspeed_smc_prep,
752*4882a593Smuzhiyun .unprepare = aspeed_smc_unprep,
753*4882a593Smuzhiyun .read_reg = aspeed_smc_read_reg,
754*4882a593Smuzhiyun .write_reg = aspeed_smc_write_reg,
755*4882a593Smuzhiyun .read = aspeed_smc_read_user,
756*4882a593Smuzhiyun .write = aspeed_smc_write_user,
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
aspeed_smc_setup_flash(struct aspeed_smc_controller * controller,struct device_node * np,struct resource * r)759*4882a593Smuzhiyun static int aspeed_smc_setup_flash(struct aspeed_smc_controller *controller,
760*4882a593Smuzhiyun struct device_node *np, struct resource *r)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun const struct spi_nor_hwcaps hwcaps = {
763*4882a593Smuzhiyun .mask = SNOR_HWCAPS_READ |
764*4882a593Smuzhiyun SNOR_HWCAPS_READ_FAST |
765*4882a593Smuzhiyun SNOR_HWCAPS_PP,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun const struct aspeed_smc_info *info = controller->info;
768*4882a593Smuzhiyun struct device *dev = controller->dev;
769*4882a593Smuzhiyun struct device_node *child;
770*4882a593Smuzhiyun unsigned int cs;
771*4882a593Smuzhiyun int ret = -ENODEV;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun for_each_available_child_of_node(np, child) {
774*4882a593Smuzhiyun struct aspeed_smc_chip *chip;
775*4882a593Smuzhiyun struct spi_nor *nor;
776*4882a593Smuzhiyun struct mtd_info *mtd;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* This driver does not support NAND or NOR flash devices. */
779*4882a593Smuzhiyun if (!of_device_is_compatible(child, "jedec,spi-nor"))
780*4882a593Smuzhiyun continue;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", &cs);
783*4882a593Smuzhiyun if (ret) {
784*4882a593Smuzhiyun dev_err(dev, "Couldn't not read chip select.\n");
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (cs >= info->nce) {
789*4882a593Smuzhiyun dev_err(dev, "Chip select %d out of range.\n",
790*4882a593Smuzhiyun cs);
791*4882a593Smuzhiyun ret = -ERANGE;
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (controller->chips[cs]) {
796*4882a593Smuzhiyun dev_err(dev, "Chip select %d already in use by %s\n",
797*4882a593Smuzhiyun cs, dev_name(controller->chips[cs]->nor.dev));
798*4882a593Smuzhiyun ret = -EBUSY;
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun chip = devm_kzalloc(controller->dev, sizeof(*chip), GFP_KERNEL);
803*4882a593Smuzhiyun if (!chip) {
804*4882a593Smuzhiyun ret = -ENOMEM;
805*4882a593Smuzhiyun break;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun chip->controller = controller;
809*4882a593Smuzhiyun chip->ctl = controller->regs + info->ctl0 + cs * 4;
810*4882a593Smuzhiyun chip->cs = cs;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun nor = &chip->nor;
813*4882a593Smuzhiyun mtd = &nor->mtd;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun nor->dev = dev;
816*4882a593Smuzhiyun nor->priv = chip;
817*4882a593Smuzhiyun spi_nor_set_flash_node(nor, child);
818*4882a593Smuzhiyun nor->controller_ops = &aspeed_smc_controller_ops;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ret = aspeed_smc_chip_setup_init(chip, r);
821*4882a593Smuzhiyun if (ret)
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /*
825*4882a593Smuzhiyun * TODO: Add support for Dual and Quad SPI protocols
826*4882a593Smuzhiyun * attach when board support is present as determined
827*4882a593Smuzhiyun * by of property.
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun ret = spi_nor_scan(nor, NULL, &hwcaps);
830*4882a593Smuzhiyun if (ret)
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ret = aspeed_smc_chip_setup_finish(chip);
834*4882a593Smuzhiyun if (ret)
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun ret = mtd_device_register(mtd, NULL, 0);
838*4882a593Smuzhiyun if (ret)
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun controller->chips[cs] = chip;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (ret) {
845*4882a593Smuzhiyun of_node_put(child);
846*4882a593Smuzhiyun aspeed_smc_unregister(controller);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return ret;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
aspeed_smc_probe(struct platform_device * pdev)852*4882a593Smuzhiyun static int aspeed_smc_probe(struct platform_device *pdev)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
855*4882a593Smuzhiyun struct device *dev = &pdev->dev;
856*4882a593Smuzhiyun struct aspeed_smc_controller *controller;
857*4882a593Smuzhiyun const struct of_device_id *match;
858*4882a593Smuzhiyun const struct aspeed_smc_info *info;
859*4882a593Smuzhiyun struct resource *res;
860*4882a593Smuzhiyun int ret;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun match = of_match_device(aspeed_smc_matches, &pdev->dev);
863*4882a593Smuzhiyun if (!match || !match->data)
864*4882a593Smuzhiyun return -ENODEV;
865*4882a593Smuzhiyun info = match->data;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun controller = devm_kzalloc(&pdev->dev,
868*4882a593Smuzhiyun struct_size(controller, chips, info->nce),
869*4882a593Smuzhiyun GFP_KERNEL);
870*4882a593Smuzhiyun if (!controller)
871*4882a593Smuzhiyun return -ENOMEM;
872*4882a593Smuzhiyun controller->info = info;
873*4882a593Smuzhiyun controller->dev = dev;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun mutex_init(&controller->mutex);
876*4882a593Smuzhiyun platform_set_drvdata(pdev, controller);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
879*4882a593Smuzhiyun controller->regs = devm_ioremap_resource(dev, res);
880*4882a593Smuzhiyun if (IS_ERR(controller->regs))
881*4882a593Smuzhiyun return PTR_ERR(controller->regs);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
884*4882a593Smuzhiyun controller->ahb_base = devm_ioremap_resource(dev, res);
885*4882a593Smuzhiyun if (IS_ERR(controller->ahb_base))
886*4882a593Smuzhiyun return PTR_ERR(controller->ahb_base);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun controller->ahb_window_size = resource_size(res);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ret = aspeed_smc_setup_flash(controller, np, res);
891*4882a593Smuzhiyun if (ret)
892*4882a593Smuzhiyun dev_err(dev, "Aspeed SMC probe failed %d\n", ret);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return ret;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static struct platform_driver aspeed_smc_driver = {
898*4882a593Smuzhiyun .probe = aspeed_smc_probe,
899*4882a593Smuzhiyun .remove = aspeed_smc_remove,
900*4882a593Smuzhiyun .driver = {
901*4882a593Smuzhiyun .name = DEVICE_NAME,
902*4882a593Smuzhiyun .of_match_table = aspeed_smc_matches,
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun module_platform_driver(aspeed_smc_driver);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun MODULE_DESCRIPTION("ASPEED Static Memory Controller Driver");
909*4882a593Smuzhiyun MODULE_AUTHOR("Cedric Le Goater <clg@kaod.org>");
910*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
911