1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2021 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Dingqiang Lin <jon.lin@rock-chips.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mtd/spinand.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define SPINAND_MFR_UNIM 0xA1
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(read_cache_variants,
16*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(0, 2, NULL, 0),
17*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X4_OP(0, 1, NULL, 0),
18*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP(0, 1, NULL, 0),
19*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X2_OP(0, 1, NULL, 0),
20*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(true, 0, 1, NULL, 0),
21*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(false, 0, 1, NULL, 0));
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(write_cache_variants,
24*4882a593Smuzhiyun SPINAND_PROG_LOAD_X4(true, 0, NULL, 0),
25*4882a593Smuzhiyun SPINAND_PROG_LOAD(true, 0, NULL, 0));
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(update_cache_variants,
28*4882a593Smuzhiyun SPINAND_PROG_LOAD_X4(false, 0, NULL, 0),
29*4882a593Smuzhiyun SPINAND_PROG_LOAD(false, 0, NULL, 0));
30*4882a593Smuzhiyun
tx25g01_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * region)31*4882a593Smuzhiyun static int tx25g01_ooblayout_ecc(struct mtd_info *mtd, int section,
32*4882a593Smuzhiyun struct mtd_oob_region *region)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun if (section > 3)
35*4882a593Smuzhiyun return -ERANGE;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun region->offset = (16 * section) + 8;
38*4882a593Smuzhiyun region->length = 8;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
tx25g01_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * region)43*4882a593Smuzhiyun static int tx25g01_ooblayout_free(struct mtd_info *mtd, int section,
44*4882a593Smuzhiyun struct mtd_oob_region *region)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun if (section > 3)
47*4882a593Smuzhiyun return -ERANGE;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun region->offset = (16 * section) + 2;
50*4882a593Smuzhiyun region->length = 6;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct mtd_ooblayout_ops tx25g01_ooblayout = {
56*4882a593Smuzhiyun .ecc = tx25g01_ooblayout_ecc,
57*4882a593Smuzhiyun .free = tx25g01_ooblayout_free,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * ecc bits: 0xC0[4,6]
62*4882a593Smuzhiyun * [0b000], No bit errors were detected;
63*4882a593Smuzhiyun * [0b001, 0b011], 1~3 Bit errors were detected and corrected. Not
64*4882a593Smuzhiyun * reach Flipping Bits;
65*4882a593Smuzhiyun * [0b100], Bit error count equals the bit flip
66*4882a593Smuzhiyun * detection threshold
67*4882a593Smuzhiyun * others, Reserved.
68*4882a593Smuzhiyun */
tx25g01_ecc_get_status(struct spinand_device * spinand,u8 status)69*4882a593Smuzhiyun static int tx25g01_ecc_get_status(struct spinand_device *spinand,
70*4882a593Smuzhiyun u8 status)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct nand_device *nand = spinand_to_nand(spinand);
73*4882a593Smuzhiyun u8 eccsr = (status & GENMASK(6, 4)) >> 4;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (eccsr < 4)
76*4882a593Smuzhiyun return eccsr;
77*4882a593Smuzhiyun else if (eccsr == 4)
78*4882a593Smuzhiyun return nanddev_get_ecc_requirements(nand)->strength;
79*4882a593Smuzhiyun else
80*4882a593Smuzhiyun return -EBADMSG;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct spinand_info unim_spinand_table[] = {
84*4882a593Smuzhiyun SPINAND_INFO("TX25G01",
85*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0xF1),
86*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 64, 64, 1024, 20, 1, 1, 1),
87*4882a593Smuzhiyun NAND_ECCREQ(4, 512),
88*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&read_cache_variants,
89*4882a593Smuzhiyun &write_cache_variants,
90*4882a593Smuzhiyun &update_cache_variants),
91*4882a593Smuzhiyun SPINAND_HAS_QE_BIT,
92*4882a593Smuzhiyun SPINAND_ECCINFO(&tx25g01_ooblayout, tx25g01_ecc_get_status)),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct spinand_manufacturer_ops unim_spinand_manuf_ops = {
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun const struct spinand_manufacturer unim_spinand_manufacturer = {
99*4882a593Smuzhiyun .id = SPINAND_MFR_UNIM,
100*4882a593Smuzhiyun .name = "UNIM",
101*4882a593Smuzhiyun .chips = unim_spinand_table,
102*4882a593Smuzhiyun .nchips = ARRAY_SIZE(unim_spinand_table),
103*4882a593Smuzhiyun .ops = &unim_spinand_manuf_ops,
104*4882a593Smuzhiyun };
105