1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Micron Technology, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Peter Pan <peterpandong@micron.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mtd/spinand.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define SPINAND_MFR_MICRON 0x2c
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MICRON_STATUS_ECC_MASK GENMASK(7, 4)
16*4882a593Smuzhiyun #define MICRON_STATUS_ECC_NO_BITFLIPS (0 << 4)
17*4882a593Smuzhiyun #define MICRON_STATUS_ECC_1TO3_BITFLIPS (1 << 4)
18*4882a593Smuzhiyun #define MICRON_STATUS_ECC_4TO6_BITFLIPS (3 << 4)
19*4882a593Smuzhiyun #define MICRON_STATUS_ECC_7TO8_BITFLIPS (5 << 4)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MICRON_CFG_CR BIT(0)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * As per datasheet, die selection is done by the 6th bit of Die
25*4882a593Smuzhiyun * Select Register (Address 0xD0).
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #define MICRON_DIE_SELECT_REG 0xD0
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MICRON_SELECT_DIE(x) ((x) << 6)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(quadio_read_cache_variants,
32*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(0, 2, NULL, 0),
33*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X4_OP(0, 1, NULL, 0),
34*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP(0, 1, NULL, 0),
35*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X2_OP(0, 1, NULL, 0),
36*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(true, 0, 1, NULL, 0),
37*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(false, 0, 1, NULL, 0));
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(x4_write_cache_variants,
40*4882a593Smuzhiyun SPINAND_PROG_LOAD_X4(true, 0, NULL, 0),
41*4882a593Smuzhiyun SPINAND_PROG_LOAD(true, 0, NULL, 0));
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(x4_update_cache_variants,
44*4882a593Smuzhiyun SPINAND_PROG_LOAD_X4(false, 0, NULL, 0),
45*4882a593Smuzhiyun SPINAND_PROG_LOAD(false, 0, NULL, 0));
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Micron MT29F2G01AAAED Device */
48*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(x4_read_cache_variants,
49*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X4_OP(0, 1, NULL, 0),
50*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_X2_OP(0, 1, NULL, 0),
51*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(true, 0, 1, NULL, 0),
52*4882a593Smuzhiyun SPINAND_PAGE_READ_FROM_CACHE_OP(false, 0, 1, NULL, 0));
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(x1_write_cache_variants,
55*4882a593Smuzhiyun SPINAND_PROG_LOAD(true, 0, NULL, 0));
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static SPINAND_OP_VARIANTS(x1_update_cache_variants,
58*4882a593Smuzhiyun SPINAND_PROG_LOAD(false, 0, NULL, 0));
59*4882a593Smuzhiyun
micron_8_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * region)60*4882a593Smuzhiyun static int micron_8_ooblayout_ecc(struct mtd_info *mtd, int section,
61*4882a593Smuzhiyun struct mtd_oob_region *region)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun if (section)
64*4882a593Smuzhiyun return -ERANGE;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun region->offset = mtd->oobsize / 2;
67*4882a593Smuzhiyun region->length = mtd->oobsize / 2;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
micron_8_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * region)72*4882a593Smuzhiyun static int micron_8_ooblayout_free(struct mtd_info *mtd, int section,
73*4882a593Smuzhiyun struct mtd_oob_region *region)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun if (section)
76*4882a593Smuzhiyun return -ERANGE;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Reserve 2 bytes for the BBM. */
79*4882a593Smuzhiyun region->offset = 2;
80*4882a593Smuzhiyun region->length = (mtd->oobsize / 2) - 2;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct mtd_ooblayout_ops micron_8_ooblayout = {
86*4882a593Smuzhiyun .ecc = micron_8_ooblayout_ecc,
87*4882a593Smuzhiyun .free = micron_8_ooblayout_free,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
micron_4_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * region)90*4882a593Smuzhiyun static int micron_4_ooblayout_ecc(struct mtd_info *mtd, int section,
91*4882a593Smuzhiyun struct mtd_oob_region *region)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct spinand_device *spinand = mtd_to_spinand(mtd);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (section >= spinand->base.memorg.pagesize /
96*4882a593Smuzhiyun mtd->ecc_step_size)
97*4882a593Smuzhiyun return -ERANGE;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun region->offset = (section * 16) + 8;
100*4882a593Smuzhiyun region->length = 8;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
micron_4_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * region)105*4882a593Smuzhiyun static int micron_4_ooblayout_free(struct mtd_info *mtd, int section,
106*4882a593Smuzhiyun struct mtd_oob_region *region)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct spinand_device *spinand = mtd_to_spinand(mtd);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (section >= spinand->base.memorg.pagesize /
111*4882a593Smuzhiyun mtd->ecc_step_size)
112*4882a593Smuzhiyun return -ERANGE;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (section) {
115*4882a593Smuzhiyun region->offset = 16 * section;
116*4882a593Smuzhiyun region->length = 8;
117*4882a593Smuzhiyun } else {
118*4882a593Smuzhiyun /* section 0 has two bytes reserved for the BBM */
119*4882a593Smuzhiyun region->offset = 2;
120*4882a593Smuzhiyun region->length = 6;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct mtd_ooblayout_ops micron_4_ooblayout = {
127*4882a593Smuzhiyun .ecc = micron_4_ooblayout_ecc,
128*4882a593Smuzhiyun .free = micron_4_ooblayout_free,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
micron_select_target(struct spinand_device * spinand,unsigned int target)131*4882a593Smuzhiyun static int micron_select_target(struct spinand_device *spinand,
132*4882a593Smuzhiyun unsigned int target)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct spi_mem_op op = SPINAND_SET_FEATURE_OP(MICRON_DIE_SELECT_REG,
135*4882a593Smuzhiyun spinand->scratchbuf);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (target > 1)
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun *spinand->scratchbuf = MICRON_SELECT_DIE(target);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return spi_mem_exec_op(spinand->spimem, &op);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
micron_8_ecc_get_status(struct spinand_device * spinand,u8 status)145*4882a593Smuzhiyun static int micron_8_ecc_get_status(struct spinand_device *spinand,
146*4882a593Smuzhiyun u8 status)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun switch (status & MICRON_STATUS_ECC_MASK) {
149*4882a593Smuzhiyun case STATUS_ECC_NO_BITFLIPS:
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun case STATUS_ECC_UNCOR_ERROR:
153*4882a593Smuzhiyun return -EBADMSG;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun case MICRON_STATUS_ECC_1TO3_BITFLIPS:
156*4882a593Smuzhiyun return 3;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun case MICRON_STATUS_ECC_4TO6_BITFLIPS:
159*4882a593Smuzhiyun return 6;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun case MICRON_STATUS_ECC_7TO8_BITFLIPS:
162*4882a593Smuzhiyun return 8;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return -EINVAL;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const struct spinand_info micron_spinand_table[] = {
172*4882a593Smuzhiyun /* M79A 2Gb 3.3V */
173*4882a593Smuzhiyun SPINAND_INFO("MT29F2G01ABAGD",
174*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x24),
175*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 128, 64, 2048, 40, 2, 1, 1),
176*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
177*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
178*4882a593Smuzhiyun &x4_write_cache_variants,
179*4882a593Smuzhiyun &x4_update_cache_variants),
180*4882a593Smuzhiyun 0,
181*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
182*4882a593Smuzhiyun micron_8_ecc_get_status)),
183*4882a593Smuzhiyun /* M79A 2Gb 1.8V */
184*4882a593Smuzhiyun SPINAND_INFO("MT29F2G01ABBGD",
185*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x25),
186*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 128, 64, 2048, 40, 2, 1, 1),
187*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
188*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
189*4882a593Smuzhiyun &x4_write_cache_variants,
190*4882a593Smuzhiyun &x4_update_cache_variants),
191*4882a593Smuzhiyun 0,
192*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
193*4882a593Smuzhiyun micron_8_ecc_get_status)),
194*4882a593Smuzhiyun /* M78A 1Gb 3.3V */
195*4882a593Smuzhiyun SPINAND_INFO("MT29F1G01ABAFD",
196*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x14),
197*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 128, 64, 1024, 20, 1, 1, 1),
198*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
199*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
200*4882a593Smuzhiyun &x4_write_cache_variants,
201*4882a593Smuzhiyun &x4_update_cache_variants),
202*4882a593Smuzhiyun 0,
203*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
204*4882a593Smuzhiyun micron_8_ecc_get_status)),
205*4882a593Smuzhiyun /* M78A 1Gb 1.8V */
206*4882a593Smuzhiyun SPINAND_INFO("MT29F1G01ABAFD",
207*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x15),
208*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 128, 64, 1024, 20, 1, 1, 1),
209*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
210*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
211*4882a593Smuzhiyun &x4_write_cache_variants,
212*4882a593Smuzhiyun &x4_update_cache_variants),
213*4882a593Smuzhiyun 0,
214*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
215*4882a593Smuzhiyun micron_8_ecc_get_status)),
216*4882a593Smuzhiyun /* M79A 4Gb 3.3V */
217*4882a593Smuzhiyun SPINAND_INFO("MT29F4G01ADAGD",
218*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x36),
219*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 128, 64, 2048, 80, 2, 1, 2),
220*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
221*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
222*4882a593Smuzhiyun &x4_write_cache_variants,
223*4882a593Smuzhiyun &x4_update_cache_variants),
224*4882a593Smuzhiyun 0,
225*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
226*4882a593Smuzhiyun micron_8_ecc_get_status),
227*4882a593Smuzhiyun SPINAND_SELECT_TARGET(micron_select_target)),
228*4882a593Smuzhiyun /* M70A 4Gb 3.3V */
229*4882a593Smuzhiyun SPINAND_INFO("MT29F4G01ABAFD",
230*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x34),
231*4882a593Smuzhiyun NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 1),
232*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
233*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
234*4882a593Smuzhiyun &x4_write_cache_variants,
235*4882a593Smuzhiyun &x4_update_cache_variants),
236*4882a593Smuzhiyun SPINAND_HAS_CR_FEAT_BIT,
237*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
238*4882a593Smuzhiyun micron_8_ecc_get_status)),
239*4882a593Smuzhiyun /* M70A 4Gb 1.8V */
240*4882a593Smuzhiyun SPINAND_INFO("MT29F4G01ABBFD",
241*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x35),
242*4882a593Smuzhiyun NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 1),
243*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
244*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
245*4882a593Smuzhiyun &x4_write_cache_variants,
246*4882a593Smuzhiyun &x4_update_cache_variants),
247*4882a593Smuzhiyun SPINAND_HAS_CR_FEAT_BIT,
248*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
249*4882a593Smuzhiyun micron_8_ecc_get_status)),
250*4882a593Smuzhiyun /* M70A 8Gb 3.3V */
251*4882a593Smuzhiyun SPINAND_INFO("MT29F8G01ADAFD",
252*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x46),
253*4882a593Smuzhiyun NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 2),
254*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
255*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
256*4882a593Smuzhiyun &x4_write_cache_variants,
257*4882a593Smuzhiyun &x4_update_cache_variants),
258*4882a593Smuzhiyun SPINAND_HAS_CR_FEAT_BIT,
259*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
260*4882a593Smuzhiyun micron_8_ecc_get_status),
261*4882a593Smuzhiyun SPINAND_SELECT_TARGET(micron_select_target)),
262*4882a593Smuzhiyun /* M70A 8Gb 1.8V */
263*4882a593Smuzhiyun SPINAND_INFO("MT29F8G01ADBFD",
264*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x47),
265*4882a593Smuzhiyun NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 2),
266*4882a593Smuzhiyun NAND_ECCREQ(8, 512),
267*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&quadio_read_cache_variants,
268*4882a593Smuzhiyun &x4_write_cache_variants,
269*4882a593Smuzhiyun &x4_update_cache_variants),
270*4882a593Smuzhiyun SPINAND_HAS_CR_FEAT_BIT,
271*4882a593Smuzhiyun SPINAND_ECCINFO(µn_8_ooblayout,
272*4882a593Smuzhiyun micron_8_ecc_get_status),
273*4882a593Smuzhiyun SPINAND_SELECT_TARGET(micron_select_target)),
274*4882a593Smuzhiyun /* M69A 2Gb 3.3V */
275*4882a593Smuzhiyun SPINAND_INFO("MT29F2G01AAAED",
276*4882a593Smuzhiyun SPINAND_ID(SPINAND_READID_METHOD_OPCODE_DUMMY, 0x9F),
277*4882a593Smuzhiyun NAND_MEMORG(1, 2048, 64, 64, 2048, 80, 2, 1, 1),
278*4882a593Smuzhiyun NAND_ECCREQ(4, 512),
279*4882a593Smuzhiyun SPINAND_INFO_OP_VARIANTS(&x4_read_cache_variants,
280*4882a593Smuzhiyun &x1_write_cache_variants,
281*4882a593Smuzhiyun &x1_update_cache_variants),
282*4882a593Smuzhiyun 0,
283*4882a593Smuzhiyun SPINAND_ECCINFO(µn_4_ooblayout, NULL)),
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
micron_spinand_init(struct spinand_device * spinand)286*4882a593Smuzhiyun static int micron_spinand_init(struct spinand_device *spinand)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * M70A device series enable Continuous Read feature at Power-up,
290*4882a593Smuzhiyun * which is not supported. Disable this bit to avoid any possible
291*4882a593Smuzhiyun * failure.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun if (spinand->flags & SPINAND_HAS_CR_FEAT_BIT)
294*4882a593Smuzhiyun return spinand_upd_cfg(spinand, MICRON_CFG_CR, 0);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct spinand_manufacturer_ops micron_spinand_manuf_ops = {
300*4882a593Smuzhiyun .init = micron_spinand_init,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun const struct spinand_manufacturer micron_spinand_manufacturer = {
304*4882a593Smuzhiyun .id = SPINAND_MFR_MICRON,
305*4882a593Smuzhiyun .name = "Micron",
306*4882a593Smuzhiyun .chips = micron_spinand_table,
307*4882a593Smuzhiyun .nchips = ARRAY_SIZE(micron_spinand_table),
308*4882a593Smuzhiyun .ops = µn_spinand_manuf_ops,
309*4882a593Smuzhiyun };
310