1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright © 2012 John Crispin <john@phrozen.org>
5*4882a593Smuzhiyun * Copyright © 2016 Hauke Mehrtens <hauke@hauke-m.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
9*4882a593Smuzhiyun #include <linux/of_gpio.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <lantiq_soc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* nand registers */
15*4882a593Smuzhiyun #define EBU_ADDSEL1 0x24
16*4882a593Smuzhiyun #define EBU_NAND_CON 0xB0
17*4882a593Smuzhiyun #define EBU_NAND_WAIT 0xB4
18*4882a593Smuzhiyun #define NAND_WAIT_RD BIT(0) /* NAND flash status output */
19*4882a593Smuzhiyun #define NAND_WAIT_WR_C BIT(3) /* NAND Write/Read complete */
20*4882a593Smuzhiyun #define EBU_NAND_ECC0 0xB8
21*4882a593Smuzhiyun #define EBU_NAND_ECC_AC 0xBC
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * nand commands
25*4882a593Smuzhiyun * The pins of the NAND chip are selected based on the address bits of the
26*4882a593Smuzhiyun * "register" read and write. There are no special registers, but an
27*4882a593Smuzhiyun * address range and the lower address bits are used to activate the
28*4882a593Smuzhiyun * correct line. For example when the bit (1 << 2) is set in the address
29*4882a593Smuzhiyun * the ALE pin will be activated.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun #define NAND_CMD_ALE BIT(2) /* address latch enable */
32*4882a593Smuzhiyun #define NAND_CMD_CLE BIT(3) /* command latch enable */
33*4882a593Smuzhiyun #define NAND_CMD_CS BIT(4) /* chip select */
34*4882a593Smuzhiyun #define NAND_CMD_SE BIT(5) /* spare area access latch */
35*4882a593Smuzhiyun #define NAND_CMD_WP BIT(6) /* write protect */
36*4882a593Smuzhiyun #define NAND_WRITE_CMD (NAND_CMD_CS | NAND_CMD_CLE)
37*4882a593Smuzhiyun #define NAND_WRITE_ADDR (NAND_CMD_CS | NAND_CMD_ALE)
38*4882a593Smuzhiyun #define NAND_WRITE_DATA (NAND_CMD_CS)
39*4882a593Smuzhiyun #define NAND_READ_DATA (NAND_CMD_CS)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* we need to tel the ebu which addr we mapped the nand to */
42*4882a593Smuzhiyun #define ADDSEL1_MASK(x) (x << 4)
43*4882a593Smuzhiyun #define ADDSEL1_REGEN 1
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* we need to tell the EBU that we have nand attached and set it up properly */
46*4882a593Smuzhiyun #define BUSCON1_SETUP (1 << 22)
47*4882a593Smuzhiyun #define BUSCON1_BCGEN_RES (0x3 << 12)
48*4882a593Smuzhiyun #define BUSCON1_WAITWRC2 (2 << 8)
49*4882a593Smuzhiyun #define BUSCON1_WAITRDC2 (2 << 6)
50*4882a593Smuzhiyun #define BUSCON1_HOLDC1 (1 << 4)
51*4882a593Smuzhiyun #define BUSCON1_RECOVC1 (1 << 2)
52*4882a593Smuzhiyun #define BUSCON1_CMULT4 1
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define NAND_CON_CE (1 << 20)
55*4882a593Smuzhiyun #define NAND_CON_OUT_CS1 (1 << 10)
56*4882a593Smuzhiyun #define NAND_CON_IN_CS1 (1 << 8)
57*4882a593Smuzhiyun #define NAND_CON_PRE_P (1 << 7)
58*4882a593Smuzhiyun #define NAND_CON_WP_P (1 << 6)
59*4882a593Smuzhiyun #define NAND_CON_SE_P (1 << 5)
60*4882a593Smuzhiyun #define NAND_CON_CS_P (1 << 4)
61*4882a593Smuzhiyun #define NAND_CON_CSMUX (1 << 1)
62*4882a593Smuzhiyun #define NAND_CON_NANDM 1
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct xway_nand_data {
65*4882a593Smuzhiyun struct nand_controller controller;
66*4882a593Smuzhiyun struct nand_chip chip;
67*4882a593Smuzhiyun unsigned long csflags;
68*4882a593Smuzhiyun void __iomem *nandaddr;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
xway_readb(struct mtd_info * mtd,int op)71*4882a593Smuzhiyun static u8 xway_readb(struct mtd_info *mtd, int op)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
74*4882a593Smuzhiyun struct xway_nand_data *data = nand_get_controller_data(chip);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return readb(data->nandaddr + op);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
xway_writeb(struct mtd_info * mtd,int op,u8 value)79*4882a593Smuzhiyun static void xway_writeb(struct mtd_info *mtd, int op, u8 value)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
82*4882a593Smuzhiyun struct xway_nand_data *data = nand_get_controller_data(chip);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun writeb(value, data->nandaddr + op);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
xway_select_chip(struct nand_chip * chip,int select)87*4882a593Smuzhiyun static void xway_select_chip(struct nand_chip *chip, int select)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct xway_nand_data *data = nand_get_controller_data(chip);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun switch (select) {
92*4882a593Smuzhiyun case -1:
93*4882a593Smuzhiyun ltq_ebu_w32_mask(NAND_CON_CE, 0, EBU_NAND_CON);
94*4882a593Smuzhiyun ltq_ebu_w32_mask(NAND_CON_NANDM, 0, EBU_NAND_CON);
95*4882a593Smuzhiyun spin_unlock_irqrestore(&ebu_lock, data->csflags);
96*4882a593Smuzhiyun break;
97*4882a593Smuzhiyun case 0:
98*4882a593Smuzhiyun spin_lock_irqsave(&ebu_lock, data->csflags);
99*4882a593Smuzhiyun ltq_ebu_w32_mask(0, NAND_CON_NANDM, EBU_NAND_CON);
100*4882a593Smuzhiyun ltq_ebu_w32_mask(0, NAND_CON_CE, EBU_NAND_CON);
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun default:
103*4882a593Smuzhiyun BUG();
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
xway_cmd_ctrl(struct nand_chip * chip,int cmd,unsigned int ctrl)107*4882a593Smuzhiyun static void xway_cmd_ctrl(struct nand_chip *chip, int cmd, unsigned int ctrl)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (cmd == NAND_CMD_NONE)
112*4882a593Smuzhiyun return;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (ctrl & NAND_CLE)
115*4882a593Smuzhiyun xway_writeb(mtd, NAND_WRITE_CMD, cmd);
116*4882a593Smuzhiyun else if (ctrl & NAND_ALE)
117*4882a593Smuzhiyun xway_writeb(mtd, NAND_WRITE_ADDR, cmd);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun while ((ltq_ebu_r32(EBU_NAND_WAIT) & NAND_WAIT_WR_C) == 0)
120*4882a593Smuzhiyun ;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
xway_dev_ready(struct nand_chip * chip)123*4882a593Smuzhiyun static int xway_dev_ready(struct nand_chip *chip)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return ltq_ebu_r32(EBU_NAND_WAIT) & NAND_WAIT_RD;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
xway_read_byte(struct nand_chip * chip)128*4882a593Smuzhiyun static unsigned char xway_read_byte(struct nand_chip *chip)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return xway_readb(nand_to_mtd(chip), NAND_READ_DATA);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
xway_read_buf(struct nand_chip * chip,u_char * buf,int len)133*4882a593Smuzhiyun static void xway_read_buf(struct nand_chip *chip, u_char *buf, int len)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int i;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun for (i = 0; i < len; i++)
138*4882a593Smuzhiyun buf[i] = xway_readb(nand_to_mtd(chip), NAND_WRITE_DATA);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
xway_write_buf(struct nand_chip * chip,const u_char * buf,int len)141*4882a593Smuzhiyun static void xway_write_buf(struct nand_chip *chip, const u_char *buf, int len)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int i;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (i = 0; i < len; i++)
146*4882a593Smuzhiyun xway_writeb(nand_to_mtd(chip), NAND_WRITE_DATA, buf[i]);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
xway_attach_chip(struct nand_chip * chip)149*4882a593Smuzhiyun static int xway_attach_chip(struct nand_chip *chip)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
152*4882a593Smuzhiyun chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
153*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct nand_controller_ops xway_nand_ops = {
159*4882a593Smuzhiyun .attach_chip = xway_attach_chip,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Probe for the NAND device.
164*4882a593Smuzhiyun */
xway_nand_probe(struct platform_device * pdev)165*4882a593Smuzhiyun static int xway_nand_probe(struct platform_device *pdev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct xway_nand_data *data;
168*4882a593Smuzhiyun struct mtd_info *mtd;
169*4882a593Smuzhiyun struct resource *res;
170*4882a593Smuzhiyun int err;
171*4882a593Smuzhiyun u32 cs;
172*4882a593Smuzhiyun u32 cs_flag = 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Allocate memory for the device structure (and zero it) */
175*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(struct xway_nand_data),
176*4882a593Smuzhiyun GFP_KERNEL);
177*4882a593Smuzhiyun if (!data)
178*4882a593Smuzhiyun return -ENOMEM;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
181*4882a593Smuzhiyun data->nandaddr = devm_ioremap_resource(&pdev->dev, res);
182*4882a593Smuzhiyun if (IS_ERR(data->nandaddr))
183*4882a593Smuzhiyun return PTR_ERR(data->nandaddr);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun nand_set_flash_node(&data->chip, pdev->dev.of_node);
186*4882a593Smuzhiyun mtd = nand_to_mtd(&data->chip);
187*4882a593Smuzhiyun mtd->dev.parent = &pdev->dev;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun data->chip.legacy.cmd_ctrl = xway_cmd_ctrl;
190*4882a593Smuzhiyun data->chip.legacy.dev_ready = xway_dev_ready;
191*4882a593Smuzhiyun data->chip.legacy.select_chip = xway_select_chip;
192*4882a593Smuzhiyun data->chip.legacy.write_buf = xway_write_buf;
193*4882a593Smuzhiyun data->chip.legacy.read_buf = xway_read_buf;
194*4882a593Smuzhiyun data->chip.legacy.read_byte = xway_read_byte;
195*4882a593Smuzhiyun data->chip.legacy.chip_delay = 30;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun nand_controller_init(&data->controller);
198*4882a593Smuzhiyun data->controller.ops = &xway_nand_ops;
199*4882a593Smuzhiyun data->chip.controller = &data->controller;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
202*4882a593Smuzhiyun nand_set_controller_data(&data->chip, data);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* load our CS from the DT. Either we find a valid 1 or default to 0 */
205*4882a593Smuzhiyun err = of_property_read_u32(pdev->dev.of_node, "lantiq,cs", &cs);
206*4882a593Smuzhiyun if (!err && cs == 1)
207*4882a593Smuzhiyun cs_flag = NAND_CON_IN_CS1 | NAND_CON_OUT_CS1;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* setup the EBU to run in NAND mode on our base addr */
210*4882a593Smuzhiyun ltq_ebu_w32(CPHYSADDR(data->nandaddr)
211*4882a593Smuzhiyun | ADDSEL1_MASK(3) | ADDSEL1_REGEN, EBU_ADDSEL1);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ltq_ebu_w32(BUSCON1_SETUP | BUSCON1_BCGEN_RES | BUSCON1_WAITWRC2
214*4882a593Smuzhiyun | BUSCON1_WAITRDC2 | BUSCON1_HOLDC1 | BUSCON1_RECOVC1
215*4882a593Smuzhiyun | BUSCON1_CMULT4, LTQ_EBU_BUSCON1);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun ltq_ebu_w32(NAND_CON_NANDM | NAND_CON_CSMUX | NAND_CON_CS_P
218*4882a593Smuzhiyun | NAND_CON_SE_P | NAND_CON_WP_P | NAND_CON_PRE_P
219*4882a593Smuzhiyun | cs_flag, EBU_NAND_CON);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * This driver assumes that the default ECC engine should be TYPE_SOFT.
223*4882a593Smuzhiyun * Set ->engine_type before registering the NAND devices in order to
224*4882a593Smuzhiyun * provide a driver specific default value.
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun data->chip.ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Scan to find existence of the device */
229*4882a593Smuzhiyun err = nand_scan(&data->chip, 1);
230*4882a593Smuzhiyun if (err)
231*4882a593Smuzhiyun return err;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun err = mtd_device_register(mtd, NULL, 0);
234*4882a593Smuzhiyun if (err)
235*4882a593Smuzhiyun nand_cleanup(&data->chip);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return err;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Remove a NAND device.
242*4882a593Smuzhiyun */
xway_nand_remove(struct platform_device * pdev)243*4882a593Smuzhiyun static int xway_nand_remove(struct platform_device *pdev)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct xway_nand_data *data = platform_get_drvdata(pdev);
246*4882a593Smuzhiyun struct nand_chip *chip = &data->chip;
247*4882a593Smuzhiyun int ret;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
250*4882a593Smuzhiyun WARN_ON(ret);
251*4882a593Smuzhiyun nand_cleanup(chip);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct of_device_id xway_nand_match[] = {
257*4882a593Smuzhiyun { .compatible = "lantiq,nand-xway" },
258*4882a593Smuzhiyun {},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct platform_driver xway_nand_driver = {
262*4882a593Smuzhiyun .probe = xway_nand_probe,
263*4882a593Smuzhiyun .remove = xway_nand_remove,
264*4882a593Smuzhiyun .driver = {
265*4882a593Smuzhiyun .name = "lantiq,nand-xway",
266*4882a593Smuzhiyun .of_match_table = xway_nand_match,
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun builtin_platform_driver(xway_nand_driver);
271