xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/txx9ndfmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * TXx9 NAND flash memory controller driver
4*4882a593Smuzhiyun  * Based on RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright TOSHIBA CORPORATION 2004-2007
7*4882a593Smuzhiyun  * All Rights Reserved.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
18*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/platform_data/txx9/ndfmc.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* TXX9 NDFMC Registers */
23*4882a593Smuzhiyun #define TXX9_NDFDTR	0x00
24*4882a593Smuzhiyun #define TXX9_NDFMCR	0x04
25*4882a593Smuzhiyun #define TXX9_NDFSR	0x08
26*4882a593Smuzhiyun #define TXX9_NDFISR	0x0c
27*4882a593Smuzhiyun #define TXX9_NDFIMR	0x10
28*4882a593Smuzhiyun #define TXX9_NDFSPR	0x14
29*4882a593Smuzhiyun #define TXX9_NDFRSTR	0x18	/* not TX4939 */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* NDFMCR : NDFMC Mode Control */
32*4882a593Smuzhiyun #define TXX9_NDFMCR_WE	0x80
33*4882a593Smuzhiyun #define TXX9_NDFMCR_ECC_ALL	0x60
34*4882a593Smuzhiyun #define TXX9_NDFMCR_ECC_RESET	0x60
35*4882a593Smuzhiyun #define TXX9_NDFMCR_ECC_READ	0x40
36*4882a593Smuzhiyun #define TXX9_NDFMCR_ECC_ON	0x20
37*4882a593Smuzhiyun #define TXX9_NDFMCR_ECC_OFF	0x00
38*4882a593Smuzhiyun #define TXX9_NDFMCR_CE	0x10
39*4882a593Smuzhiyun #define TXX9_NDFMCR_BSPRT	0x04	/* TX4925/TX4926 only */
40*4882a593Smuzhiyun #define TXX9_NDFMCR_ALE	0x02
41*4882a593Smuzhiyun #define TXX9_NDFMCR_CLE	0x01
42*4882a593Smuzhiyun /* TX4939 only */
43*4882a593Smuzhiyun #define TXX9_NDFMCR_X16	0x0400
44*4882a593Smuzhiyun #define TXX9_NDFMCR_DMAREQ_MASK	0x0300
45*4882a593Smuzhiyun #define TXX9_NDFMCR_DMAREQ_NODMA	0x0000
46*4882a593Smuzhiyun #define TXX9_NDFMCR_DMAREQ_128	0x0100
47*4882a593Smuzhiyun #define TXX9_NDFMCR_DMAREQ_256	0x0200
48*4882a593Smuzhiyun #define TXX9_NDFMCR_DMAREQ_512	0x0300
49*4882a593Smuzhiyun #define TXX9_NDFMCR_CS_MASK	0x0c
50*4882a593Smuzhiyun #define TXX9_NDFMCR_CS(ch)	((ch) << 2)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* NDFMCR : NDFMC Status */
53*4882a593Smuzhiyun #define TXX9_NDFSR_BUSY	0x80
54*4882a593Smuzhiyun /* TX4939 only */
55*4882a593Smuzhiyun #define TXX9_NDFSR_DMARUN	0x40
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* NDFMCR : NDFMC Reset */
58*4882a593Smuzhiyun #define TXX9_NDFRSTR_RST	0x01
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun struct txx9ndfmc_priv {
61*4882a593Smuzhiyun 	struct platform_device *dev;
62*4882a593Smuzhiyun 	struct nand_chip chip;
63*4882a593Smuzhiyun 	int cs;
64*4882a593Smuzhiyun 	const char *mtdname;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define MAX_TXX9NDFMC_DEV	4
68*4882a593Smuzhiyun struct txx9ndfmc_drvdata {
69*4882a593Smuzhiyun 	struct mtd_info *mtds[MAX_TXX9NDFMC_DEV];
70*4882a593Smuzhiyun 	void __iomem *base;
71*4882a593Smuzhiyun 	unsigned char hold;	/* in gbusclock */
72*4882a593Smuzhiyun 	unsigned char spw;	/* in gbusclock */
73*4882a593Smuzhiyun 	struct nand_controller controller;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
mtd_to_platdev(struct mtd_info * mtd)76*4882a593Smuzhiyun static struct platform_device *mtd_to_platdev(struct mtd_info *mtd)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
79*4882a593Smuzhiyun 	struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
80*4882a593Smuzhiyun 	return txx9_priv->dev;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
ndregaddr(struct platform_device * dev,unsigned int reg)83*4882a593Smuzhiyun static void __iomem *ndregaddr(struct platform_device *dev, unsigned int reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
86*4882a593Smuzhiyun 	struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return drvdata->base + (reg << plat->shift);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
txx9ndfmc_read(struct platform_device * dev,unsigned int reg)91*4882a593Smuzhiyun static u32 txx9ndfmc_read(struct platform_device *dev, unsigned int reg)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	return __raw_readl(ndregaddr(dev, reg));
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
txx9ndfmc_write(struct platform_device * dev,u32 val,unsigned int reg)96*4882a593Smuzhiyun static void txx9ndfmc_write(struct platform_device *dev,
97*4882a593Smuzhiyun 			    u32 val, unsigned int reg)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	__raw_writel(val, ndregaddr(dev, reg));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
txx9ndfmc_read_byte(struct nand_chip * chip)102*4882a593Smuzhiyun static uint8_t txx9ndfmc_read_byte(struct nand_chip *chip)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return txx9ndfmc_read(dev, TXX9_NDFDTR);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
txx9ndfmc_write_buf(struct nand_chip * chip,const uint8_t * buf,int len)109*4882a593Smuzhiyun static void txx9ndfmc_write_buf(struct nand_chip *chip, const uint8_t *buf,
110*4882a593Smuzhiyun 				int len)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
113*4882a593Smuzhiyun 	void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
114*4882a593Smuzhiyun 	u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_WE, TXX9_NDFMCR);
117*4882a593Smuzhiyun 	while (len--)
118*4882a593Smuzhiyun 		__raw_writel(*buf++, ndfdtr);
119*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
txx9ndfmc_read_buf(struct nand_chip * chip,uint8_t * buf,int len)122*4882a593Smuzhiyun static void txx9ndfmc_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
125*4882a593Smuzhiyun 	void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	while (len--)
128*4882a593Smuzhiyun 		*buf++ = __raw_readl(ndfdtr);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
txx9ndfmc_cmd_ctrl(struct nand_chip * chip,int cmd,unsigned int ctrl)131*4882a593Smuzhiyun static void txx9ndfmc_cmd_ctrl(struct nand_chip *chip, int cmd,
132*4882a593Smuzhiyun 			       unsigned int ctrl)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
135*4882a593Smuzhiyun 	struct platform_device *dev = txx9_priv->dev;
136*4882a593Smuzhiyun 	struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (ctrl & NAND_CTRL_CHANGE) {
139*4882a593Smuzhiyun 		u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		mcr &= ~(TXX9_NDFMCR_CLE | TXX9_NDFMCR_ALE | TXX9_NDFMCR_CE);
142*4882a593Smuzhiyun 		mcr |= ctrl & NAND_CLE ? TXX9_NDFMCR_CLE : 0;
143*4882a593Smuzhiyun 		mcr |= ctrl & NAND_ALE ? TXX9_NDFMCR_ALE : 0;
144*4882a593Smuzhiyun 		/* TXX9_NDFMCR_CE bit is 0:high 1:low */
145*4882a593Smuzhiyun 		mcr |= ctrl & NAND_NCE ? TXX9_NDFMCR_CE : 0;
146*4882a593Smuzhiyun 		if (txx9_priv->cs >= 0 && (ctrl & NAND_NCE)) {
147*4882a593Smuzhiyun 			mcr &= ~TXX9_NDFMCR_CS_MASK;
148*4882a593Smuzhiyun 			mcr |= TXX9_NDFMCR_CS(txx9_priv->cs);
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 		txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 	if (cmd != NAND_CMD_NONE)
153*4882a593Smuzhiyun 		txx9ndfmc_write(dev, cmd & 0xff, TXX9_NDFDTR);
154*4882a593Smuzhiyun 	if (plat->flags & NDFMC_PLAT_FLAG_DUMMYWRITE) {
155*4882a593Smuzhiyun 		/* dummy write to update external latch */
156*4882a593Smuzhiyun 		if ((ctrl & NAND_CTRL_CHANGE) && cmd == NAND_CMD_NONE)
157*4882a593Smuzhiyun 			txx9ndfmc_write(dev, 0, TXX9_NDFDTR);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
txx9ndfmc_dev_ready(struct nand_chip * chip)161*4882a593Smuzhiyun static int txx9ndfmc_dev_ready(struct nand_chip *chip)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return !(txx9ndfmc_read(dev, TXX9_NDFSR) & TXX9_NDFSR_BUSY);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
txx9ndfmc_calculate_ecc(struct nand_chip * chip,const uint8_t * dat,uint8_t * ecc_code)168*4882a593Smuzhiyun static int txx9ndfmc_calculate_ecc(struct nand_chip *chip, const uint8_t *dat,
169*4882a593Smuzhiyun 				   uint8_t *ecc_code)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
172*4882a593Smuzhiyun 	int eccbytes;
173*4882a593Smuzhiyun 	u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	mcr &= ~TXX9_NDFMCR_ECC_ALL;
176*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
177*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_READ, TXX9_NDFMCR);
178*4882a593Smuzhiyun 	for (eccbytes = chip->ecc.bytes; eccbytes > 0; eccbytes -= 3) {
179*4882a593Smuzhiyun 		ecc_code[1] = txx9ndfmc_read(dev, TXX9_NDFDTR);
180*4882a593Smuzhiyun 		ecc_code[0] = txx9ndfmc_read(dev, TXX9_NDFDTR);
181*4882a593Smuzhiyun 		ecc_code[2] = txx9ndfmc_read(dev, TXX9_NDFDTR);
182*4882a593Smuzhiyun 		ecc_code += 3;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
txx9ndfmc_correct_data(struct nand_chip * chip,unsigned char * buf,unsigned char * read_ecc,unsigned char * calc_ecc)188*4882a593Smuzhiyun static int txx9ndfmc_correct_data(struct nand_chip *chip, unsigned char *buf,
189*4882a593Smuzhiyun 				  unsigned char *read_ecc,
190*4882a593Smuzhiyun 				  unsigned char *calc_ecc)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	int eccsize;
193*4882a593Smuzhiyun 	int corrected = 0;
194*4882a593Smuzhiyun 	int stat;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	for (eccsize = chip->ecc.size; eccsize > 0; eccsize -= 256) {
197*4882a593Smuzhiyun 		stat = __nand_correct_data(buf, read_ecc, calc_ecc, 256,
198*4882a593Smuzhiyun 					   false);
199*4882a593Smuzhiyun 		if (stat < 0)
200*4882a593Smuzhiyun 			return stat;
201*4882a593Smuzhiyun 		corrected += stat;
202*4882a593Smuzhiyun 		buf += 256;
203*4882a593Smuzhiyun 		read_ecc += 3;
204*4882a593Smuzhiyun 		calc_ecc += 3;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	return corrected;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
txx9ndfmc_enable_hwecc(struct nand_chip * chip,int mode)209*4882a593Smuzhiyun static void txx9ndfmc_enable_hwecc(struct nand_chip *chip, int mode)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
212*4882a593Smuzhiyun 	u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	mcr &= ~TXX9_NDFMCR_ECC_ALL;
215*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_RESET, TXX9_NDFMCR);
216*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
217*4882a593Smuzhiyun 	txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_ON, TXX9_NDFMCR);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
txx9ndfmc_initialize(struct platform_device * dev)220*4882a593Smuzhiyun static void txx9ndfmc_initialize(struct platform_device *dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
223*4882a593Smuzhiyun 	struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
224*4882a593Smuzhiyun 	int tmout = 100;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (plat->flags & NDFMC_PLAT_FLAG_NO_RSTR)
227*4882a593Smuzhiyun 		; /* no NDFRSTR.  Write to NDFSPR resets the NDFMC. */
228*4882a593Smuzhiyun 	else {
229*4882a593Smuzhiyun 		/* reset NDFMC */
230*4882a593Smuzhiyun 		txx9ndfmc_write(dev,
231*4882a593Smuzhiyun 				txx9ndfmc_read(dev, TXX9_NDFRSTR) |
232*4882a593Smuzhiyun 				TXX9_NDFRSTR_RST,
233*4882a593Smuzhiyun 				TXX9_NDFRSTR);
234*4882a593Smuzhiyun 		while (txx9ndfmc_read(dev, TXX9_NDFRSTR) & TXX9_NDFRSTR_RST) {
235*4882a593Smuzhiyun 			if (--tmout == 0) {
236*4882a593Smuzhiyun 				dev_err(&dev->dev, "reset failed.\n");
237*4882a593Smuzhiyun 				break;
238*4882a593Smuzhiyun 			}
239*4882a593Smuzhiyun 			udelay(1);
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 	/* setup Hold Time, Strobe Pulse Width */
243*4882a593Smuzhiyun 	txx9ndfmc_write(dev, (drvdata->hold << 4) | drvdata->spw, TXX9_NDFSPR);
244*4882a593Smuzhiyun 	txx9ndfmc_write(dev,
245*4882a593Smuzhiyun 			(plat->flags & NDFMC_PLAT_FLAG_USE_BSPRT) ?
246*4882a593Smuzhiyun 			TXX9_NDFMCR_BSPRT : 0, TXX9_NDFMCR);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define TXX9NDFMC_NS_TO_CYC(gbusclk, ns) \
250*4882a593Smuzhiyun 	DIV_ROUND_UP((ns) * DIV_ROUND_UP(gbusclk, 1000), 1000000)
251*4882a593Smuzhiyun 
txx9ndfmc_attach_chip(struct nand_chip * chip)252*4882a593Smuzhiyun static int txx9ndfmc_attach_chip(struct nand_chip *chip)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
257*4882a593Smuzhiyun 		return 0;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	chip->ecc.strength = 1;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (mtd->writesize >= 512) {
262*4882a593Smuzhiyun 		chip->ecc.size = 512;
263*4882a593Smuzhiyun 		chip->ecc.bytes = 6;
264*4882a593Smuzhiyun 	} else {
265*4882a593Smuzhiyun 		chip->ecc.size = 256;
266*4882a593Smuzhiyun 		chip->ecc.bytes = 3;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	chip->ecc.calculate = txx9ndfmc_calculate_ecc;
270*4882a593Smuzhiyun 	chip->ecc.correct = txx9ndfmc_correct_data;
271*4882a593Smuzhiyun 	chip->ecc.hwctl = txx9ndfmc_enable_hwecc;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static const struct nand_controller_ops txx9ndfmc_controller_ops = {
277*4882a593Smuzhiyun 	.attach_chip = txx9ndfmc_attach_chip,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
txx9ndfmc_probe(struct platform_device * dev)280*4882a593Smuzhiyun static int __init txx9ndfmc_probe(struct platform_device *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
283*4882a593Smuzhiyun 	int hold, spw;
284*4882a593Smuzhiyun 	int i;
285*4882a593Smuzhiyun 	struct txx9ndfmc_drvdata *drvdata;
286*4882a593Smuzhiyun 	unsigned long gbusclk = plat->gbus_clock;
287*4882a593Smuzhiyun 	struct resource *res;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	drvdata = devm_kzalloc(&dev->dev, sizeof(*drvdata), GFP_KERNEL);
290*4882a593Smuzhiyun 	if (!drvdata)
291*4882a593Smuzhiyun 		return -ENOMEM;
292*4882a593Smuzhiyun 	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
293*4882a593Smuzhiyun 	drvdata->base = devm_ioremap_resource(&dev->dev, res);
294*4882a593Smuzhiyun 	if (IS_ERR(drvdata->base))
295*4882a593Smuzhiyun 		return PTR_ERR(drvdata->base);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	hold = plat->hold ?: 20; /* tDH */
298*4882a593Smuzhiyun 	spw = plat->spw ?: 90; /* max(tREADID, tWP, tRP) */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	hold = TXX9NDFMC_NS_TO_CYC(gbusclk, hold);
301*4882a593Smuzhiyun 	spw = TXX9NDFMC_NS_TO_CYC(gbusclk, spw);
302*4882a593Smuzhiyun 	if (plat->flags & NDFMC_PLAT_FLAG_HOLDADD)
303*4882a593Smuzhiyun 		hold -= 2;	/* actual hold time : (HOLD + 2) BUSCLK */
304*4882a593Smuzhiyun 	spw -= 1;	/* actual wait time : (SPW + 1) BUSCLK */
305*4882a593Smuzhiyun 	hold = clamp(hold, 1, 15);
306*4882a593Smuzhiyun 	drvdata->hold = hold;
307*4882a593Smuzhiyun 	spw = clamp(spw, 1, 15);
308*4882a593Smuzhiyun 	drvdata->spw = spw;
309*4882a593Smuzhiyun 	dev_info(&dev->dev, "CLK:%ldMHz HOLD:%d SPW:%d\n",
310*4882a593Smuzhiyun 		 (gbusclk + 500000) / 1000000, hold, spw);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	nand_controller_init(&drvdata->controller);
313*4882a593Smuzhiyun 	drvdata->controller.ops = &txx9ndfmc_controller_ops;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	platform_set_drvdata(dev, drvdata);
316*4882a593Smuzhiyun 	txx9ndfmc_initialize(dev);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
319*4882a593Smuzhiyun 		struct txx9ndfmc_priv *txx9_priv;
320*4882a593Smuzhiyun 		struct nand_chip *chip;
321*4882a593Smuzhiyun 		struct mtd_info *mtd;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		if (!(plat->ch_mask & (1 << i)))
324*4882a593Smuzhiyun 			continue;
325*4882a593Smuzhiyun 		txx9_priv = kzalloc(sizeof(struct txx9ndfmc_priv),
326*4882a593Smuzhiyun 				    GFP_KERNEL);
327*4882a593Smuzhiyun 		if (!txx9_priv)
328*4882a593Smuzhiyun 			continue;
329*4882a593Smuzhiyun 		chip = &txx9_priv->chip;
330*4882a593Smuzhiyun 		mtd = nand_to_mtd(chip);
331*4882a593Smuzhiyun 		mtd->dev.parent = &dev->dev;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		chip->legacy.read_byte = txx9ndfmc_read_byte;
334*4882a593Smuzhiyun 		chip->legacy.read_buf = txx9ndfmc_read_buf;
335*4882a593Smuzhiyun 		chip->legacy.write_buf = txx9ndfmc_write_buf;
336*4882a593Smuzhiyun 		chip->legacy.cmd_ctrl = txx9ndfmc_cmd_ctrl;
337*4882a593Smuzhiyun 		chip->legacy.dev_ready = txx9ndfmc_dev_ready;
338*4882a593Smuzhiyun 		chip->legacy.chip_delay = 100;
339*4882a593Smuzhiyun 		chip->controller = &drvdata->controller;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		nand_set_controller_data(chip, txx9_priv);
342*4882a593Smuzhiyun 		txx9_priv->dev = dev;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		if (plat->ch_mask != 1) {
345*4882a593Smuzhiyun 			txx9_priv->cs = i;
346*4882a593Smuzhiyun 			txx9_priv->mtdname = kasprintf(GFP_KERNEL, "%s.%u",
347*4882a593Smuzhiyun 						       dev_name(&dev->dev), i);
348*4882a593Smuzhiyun 		} else {
349*4882a593Smuzhiyun 			txx9_priv->cs = -1;
350*4882a593Smuzhiyun 			txx9_priv->mtdname = kstrdup(dev_name(&dev->dev),
351*4882a593Smuzhiyun 						     GFP_KERNEL);
352*4882a593Smuzhiyun 		}
353*4882a593Smuzhiyun 		if (!txx9_priv->mtdname) {
354*4882a593Smuzhiyun 			kfree(txx9_priv);
355*4882a593Smuzhiyun 			dev_err(&dev->dev, "Unable to allocate MTD name.\n");
356*4882a593Smuzhiyun 			continue;
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 		if (plat->wide_mask & (1 << i))
359*4882a593Smuzhiyun 			chip->options |= NAND_BUSWIDTH_16;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (nand_scan(chip, 1)) {
362*4882a593Smuzhiyun 			kfree(txx9_priv->mtdname);
363*4882a593Smuzhiyun 			kfree(txx9_priv);
364*4882a593Smuzhiyun 			continue;
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 		mtd->name = txx9_priv->mtdname;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		mtd_device_register(mtd, NULL, 0);
369*4882a593Smuzhiyun 		drvdata->mtds[i] = mtd;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
txx9ndfmc_remove(struct platform_device * dev)375*4882a593Smuzhiyun static int __exit txx9ndfmc_remove(struct platform_device *dev)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
378*4882a593Smuzhiyun 	int ret, i;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (!drvdata)
381*4882a593Smuzhiyun 		return 0;
382*4882a593Smuzhiyun 	for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
383*4882a593Smuzhiyun 		struct mtd_info *mtd = drvdata->mtds[i];
384*4882a593Smuzhiyun 		struct nand_chip *chip;
385*4882a593Smuzhiyun 		struct txx9ndfmc_priv *txx9_priv;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		if (!mtd)
388*4882a593Smuzhiyun 			continue;
389*4882a593Smuzhiyun 		chip = mtd_to_nand(mtd);
390*4882a593Smuzhiyun 		txx9_priv = nand_get_controller_data(chip);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		ret = mtd_device_unregister(nand_to_mtd(chip));
393*4882a593Smuzhiyun 		WARN_ON(ret);
394*4882a593Smuzhiyun 		nand_cleanup(chip);
395*4882a593Smuzhiyun 		kfree(txx9_priv->mtdname);
396*4882a593Smuzhiyun 		kfree(txx9_priv);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #ifdef CONFIG_PM
txx9ndfmc_resume(struct platform_device * dev)402*4882a593Smuzhiyun static int txx9ndfmc_resume(struct platform_device *dev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	if (platform_get_drvdata(dev))
405*4882a593Smuzhiyun 		txx9ndfmc_initialize(dev);
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun #else
409*4882a593Smuzhiyun #define txx9ndfmc_resume NULL
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static struct platform_driver txx9ndfmc_driver = {
413*4882a593Smuzhiyun 	.remove		= __exit_p(txx9ndfmc_remove),
414*4882a593Smuzhiyun 	.resume		= txx9ndfmc_resume,
415*4882a593Smuzhiyun 	.driver		= {
416*4882a593Smuzhiyun 		.name	= "txx9ndfmc",
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun module_platform_driver_probe(txx9ndfmc_driver, txx9ndfmc_probe);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun MODULE_LICENSE("GPL");
423*4882a593Smuzhiyun MODULE_DESCRIPTION("TXx9 SoC NAND flash controller driver");
424*4882a593Smuzhiyun MODULE_ALIAS("platform:txx9ndfmc");
425