1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2008 Ilya Yanok, Emcraft Systems
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/slab.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
9*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
10*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define FPGA_NAND_CMD_MASK (0x7 << 28)
16*4882a593Smuzhiyun #define FPGA_NAND_CMD_COMMAND (0x0 << 28)
17*4882a593Smuzhiyun #define FPGA_NAND_CMD_ADDR (0x1 << 28)
18*4882a593Smuzhiyun #define FPGA_NAND_CMD_READ (0x2 << 28)
19*4882a593Smuzhiyun #define FPGA_NAND_CMD_WRITE (0x3 << 28)
20*4882a593Smuzhiyun #define FPGA_NAND_BUSY (0x1 << 15)
21*4882a593Smuzhiyun #define FPGA_NAND_ENABLE (0x1 << 31)
22*4882a593Smuzhiyun #define FPGA_NAND_DATA_SHIFT 16
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct socrates_nand_host {
25*4882a593Smuzhiyun struct nand_controller controller;
26*4882a593Smuzhiyun struct nand_chip nand_chip;
27*4882a593Smuzhiyun void __iomem *io_base;
28*4882a593Smuzhiyun struct device *dev;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun * socrates_nand_write_buf - write buffer to chip
33*4882a593Smuzhiyun * @this: NAND chip object
34*4882a593Smuzhiyun * @buf: data buffer
35*4882a593Smuzhiyun * @len: number of bytes to write
36*4882a593Smuzhiyun */
socrates_nand_write_buf(struct nand_chip * this,const uint8_t * buf,int len)37*4882a593Smuzhiyun static void socrates_nand_write_buf(struct nand_chip *this, const uint8_t *buf,
38*4882a593Smuzhiyun int len)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun int i;
41*4882a593Smuzhiyun struct socrates_nand_host *host = nand_get_controller_data(this);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun for (i = 0; i < len; i++) {
44*4882a593Smuzhiyun out_be32(host->io_base, FPGA_NAND_ENABLE |
45*4882a593Smuzhiyun FPGA_NAND_CMD_WRITE |
46*4882a593Smuzhiyun (buf[i] << FPGA_NAND_DATA_SHIFT));
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun * socrates_nand_read_buf - read chip data into buffer
52*4882a593Smuzhiyun * @this: NAND chip object
53*4882a593Smuzhiyun * @buf: buffer to store date
54*4882a593Smuzhiyun * @len: number of bytes to read
55*4882a593Smuzhiyun */
socrates_nand_read_buf(struct nand_chip * this,uint8_t * buf,int len)56*4882a593Smuzhiyun static void socrates_nand_read_buf(struct nand_chip *this, uint8_t *buf,
57*4882a593Smuzhiyun int len)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int i;
60*4882a593Smuzhiyun struct socrates_nand_host *host = nand_get_controller_data(this);
61*4882a593Smuzhiyun uint32_t val;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun val = FPGA_NAND_ENABLE | FPGA_NAND_CMD_READ;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun out_be32(host->io_base, val);
66*4882a593Smuzhiyun for (i = 0; i < len; i++) {
67*4882a593Smuzhiyun buf[i] = (in_be32(host->io_base) >>
68*4882a593Smuzhiyun FPGA_NAND_DATA_SHIFT) & 0xff;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun * socrates_nand_read_byte - read one byte from the chip
74*4882a593Smuzhiyun * @mtd: MTD device structure
75*4882a593Smuzhiyun */
socrates_nand_read_byte(struct nand_chip * this)76*4882a593Smuzhiyun static uint8_t socrates_nand_read_byte(struct nand_chip *this)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun uint8_t byte;
79*4882a593Smuzhiyun socrates_nand_read_buf(this, &byte, sizeof(byte));
80*4882a593Smuzhiyun return byte;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Hardware specific access to control-lines
85*4882a593Smuzhiyun */
socrates_nand_cmd_ctrl(struct nand_chip * nand_chip,int cmd,unsigned int ctrl)86*4882a593Smuzhiyun static void socrates_nand_cmd_ctrl(struct nand_chip *nand_chip, int cmd,
87*4882a593Smuzhiyun unsigned int ctrl)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct socrates_nand_host *host = nand_get_controller_data(nand_chip);
90*4882a593Smuzhiyun uint32_t val;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (cmd == NAND_CMD_NONE)
93*4882a593Smuzhiyun return;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (ctrl & NAND_CLE)
96*4882a593Smuzhiyun val = FPGA_NAND_CMD_COMMAND;
97*4882a593Smuzhiyun else
98*4882a593Smuzhiyun val = FPGA_NAND_CMD_ADDR;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (ctrl & NAND_NCE)
101*4882a593Smuzhiyun val |= FPGA_NAND_ENABLE;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun val |= (cmd & 0xff) << FPGA_NAND_DATA_SHIFT;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun out_be32(host->io_base, val);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * Read the Device Ready pin.
110*4882a593Smuzhiyun */
socrates_nand_device_ready(struct nand_chip * nand_chip)111*4882a593Smuzhiyun static int socrates_nand_device_ready(struct nand_chip *nand_chip)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct socrates_nand_host *host = nand_get_controller_data(nand_chip);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (in_be32(host->io_base) & FPGA_NAND_BUSY)
116*4882a593Smuzhiyun return 0; /* busy */
117*4882a593Smuzhiyun return 1;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
socrates_attach_chip(struct nand_chip * chip)120*4882a593Smuzhiyun static int socrates_attach_chip(struct nand_chip *chip)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
123*4882a593Smuzhiyun chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
124*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct nand_controller_ops socrates_ops = {
130*4882a593Smuzhiyun .attach_chip = socrates_attach_chip,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Probe for the NAND device.
135*4882a593Smuzhiyun */
socrates_nand_probe(struct platform_device * ofdev)136*4882a593Smuzhiyun static int socrates_nand_probe(struct platform_device *ofdev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct socrates_nand_host *host;
139*4882a593Smuzhiyun struct mtd_info *mtd;
140*4882a593Smuzhiyun struct nand_chip *nand_chip;
141*4882a593Smuzhiyun int res;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Allocate memory for the device structure (and zero it) */
144*4882a593Smuzhiyun host = devm_kzalloc(&ofdev->dev, sizeof(*host), GFP_KERNEL);
145*4882a593Smuzhiyun if (!host)
146*4882a593Smuzhiyun return -ENOMEM;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun host->io_base = of_iomap(ofdev->dev.of_node, 0);
149*4882a593Smuzhiyun if (host->io_base == NULL) {
150*4882a593Smuzhiyun dev_err(&ofdev->dev, "ioremap failed\n");
151*4882a593Smuzhiyun return -EIO;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun nand_chip = &host->nand_chip;
155*4882a593Smuzhiyun mtd = nand_to_mtd(nand_chip);
156*4882a593Smuzhiyun host->dev = &ofdev->dev;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun nand_controller_init(&host->controller);
159*4882a593Smuzhiyun host->controller.ops = &socrates_ops;
160*4882a593Smuzhiyun nand_chip->controller = &host->controller;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* link the private data structures */
163*4882a593Smuzhiyun nand_set_controller_data(nand_chip, host);
164*4882a593Smuzhiyun nand_set_flash_node(nand_chip, ofdev->dev.of_node);
165*4882a593Smuzhiyun mtd->name = "socrates_nand";
166*4882a593Smuzhiyun mtd->dev.parent = &ofdev->dev;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun nand_chip->legacy.cmd_ctrl = socrates_nand_cmd_ctrl;
169*4882a593Smuzhiyun nand_chip->legacy.read_byte = socrates_nand_read_byte;
170*4882a593Smuzhiyun nand_chip->legacy.write_buf = socrates_nand_write_buf;
171*4882a593Smuzhiyun nand_chip->legacy.read_buf = socrates_nand_read_buf;
172*4882a593Smuzhiyun nand_chip->legacy.dev_ready = socrates_nand_device_ready;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* TODO: I have no idea what real delay is. */
175*4882a593Smuzhiyun nand_chip->legacy.chip_delay = 20; /* 20us command delay time */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * This driver assumes that the default ECC engine should be TYPE_SOFT.
179*4882a593Smuzhiyun * Set ->engine_type before registering the NAND devices in order to
180*4882a593Smuzhiyun * provide a driver specific default value.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun nand_chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dev_set_drvdata(&ofdev->dev, host);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun res = nand_scan(nand_chip, 1);
187*4882a593Smuzhiyun if (res)
188*4882a593Smuzhiyun goto out;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun res = mtd_device_register(mtd, NULL, 0);
191*4882a593Smuzhiyun if (!res)
192*4882a593Smuzhiyun return res;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun nand_cleanup(nand_chip);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun out:
197*4882a593Smuzhiyun iounmap(host->io_base);
198*4882a593Smuzhiyun return res;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Remove a NAND device.
203*4882a593Smuzhiyun */
socrates_nand_remove(struct platform_device * ofdev)204*4882a593Smuzhiyun static int socrates_nand_remove(struct platform_device *ofdev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct socrates_nand_host *host = dev_get_drvdata(&ofdev->dev);
207*4882a593Smuzhiyun struct nand_chip *chip = &host->nand_chip;
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
211*4882a593Smuzhiyun WARN_ON(ret);
212*4882a593Smuzhiyun nand_cleanup(chip);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun iounmap(host->io_base);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct of_device_id socrates_nand_match[] =
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun .compatible = "abb,socrates-nand",
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun {},
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, socrates_nand_match);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct platform_driver socrates_nand_driver = {
230*4882a593Smuzhiyun .driver = {
231*4882a593Smuzhiyun .name = "socrates_nand",
232*4882a593Smuzhiyun .of_match_table = socrates_nand_match,
233*4882a593Smuzhiyun },
234*4882a593Smuzhiyun .probe = socrates_nand_probe,
235*4882a593Smuzhiyun .remove = socrates_nand_remove,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun module_platform_driver(socrates_nand_driver);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun MODULE_LICENSE("GPL");
241*4882a593Smuzhiyun MODULE_AUTHOR("Ilya Yanok");
242*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND driver for Socrates board");
243