xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/sharpsl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2004 Richard Purdie
4*4882a593Smuzhiyun  *  Copyright (C) 2008 Dmitry Baryshkov
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  Based on Sharp's NAND driver sharp_sl.c
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/genhd.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
14*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
15*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
16*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
17*4882a593Smuzhiyun #include <linux/mtd/sharpsl.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct sharpsl_nand {
23*4882a593Smuzhiyun 	struct nand_controller	controller;
24*4882a593Smuzhiyun 	struct nand_chip	chip;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	void __iomem		*io;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
mtd_to_sharpsl(struct mtd_info * mtd)29*4882a593Smuzhiyun static inline struct sharpsl_nand *mtd_to_sharpsl(struct mtd_info *mtd)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return container_of(mtd_to_nand(mtd), struct sharpsl_nand, chip);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* register offset */
35*4882a593Smuzhiyun #define ECCLPLB		0x00	/* line parity 7 - 0 bit */
36*4882a593Smuzhiyun #define ECCLPUB		0x04	/* line parity 15 - 8 bit */
37*4882a593Smuzhiyun #define ECCCP		0x08	/* column parity 5 - 0 bit */
38*4882a593Smuzhiyun #define ECCCNTR		0x0C	/* ECC byte counter */
39*4882a593Smuzhiyun #define ECCCLRR		0x10	/* cleare ECC */
40*4882a593Smuzhiyun #define FLASHIO		0x14	/* Flash I/O */
41*4882a593Smuzhiyun #define FLASHCTL	0x18	/* Flash Control */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Flash control bit */
44*4882a593Smuzhiyun #define FLRYBY		(1 << 5)
45*4882a593Smuzhiyun #define FLCE1		(1 << 4)
46*4882a593Smuzhiyun #define FLWP		(1 << 3)
47*4882a593Smuzhiyun #define FLALE		(1 << 2)
48*4882a593Smuzhiyun #define FLCLE		(1 << 1)
49*4882a593Smuzhiyun #define FLCE0		(1 << 0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  *	hardware specific access to control-lines
53*4882a593Smuzhiyun  *	ctrl:
54*4882a593Smuzhiyun  *	NAND_CNE: bit 0 -> ! bit 0 & 4
55*4882a593Smuzhiyun  *	NAND_CLE: bit 1 -> bit 1
56*4882a593Smuzhiyun  *	NAND_ALE: bit 2 -> bit 2
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  */
sharpsl_nand_hwcontrol(struct nand_chip * chip,int cmd,unsigned int ctrl)59*4882a593Smuzhiyun static void sharpsl_nand_hwcontrol(struct nand_chip *chip, int cmd,
60*4882a593Smuzhiyun 				   unsigned int ctrl)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (ctrl & NAND_CTRL_CHANGE) {
65*4882a593Smuzhiyun 		unsigned char bits = ctrl & 0x07;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 		bits |= (ctrl & 0x01) << 4;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		bits ^= 0x11;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		writeb((readb(sharpsl->io + FLASHCTL) & ~0x17) | bits, sharpsl->io + FLASHCTL);
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (cmd != NAND_CMD_NONE)
75*4882a593Smuzhiyun 		writeb(cmd, chip->legacy.IO_ADDR_W);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
sharpsl_nand_dev_ready(struct nand_chip * chip)78*4882a593Smuzhiyun static int sharpsl_nand_dev_ready(struct nand_chip *chip)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
81*4882a593Smuzhiyun 	return !((readb(sharpsl->io + FLASHCTL) & FLRYBY) == 0);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
sharpsl_nand_enable_hwecc(struct nand_chip * chip,int mode)84*4882a593Smuzhiyun static void sharpsl_nand_enable_hwecc(struct nand_chip *chip, int mode)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
87*4882a593Smuzhiyun 	writeb(0, sharpsl->io + ECCCLRR);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
sharpsl_nand_calculate_ecc(struct nand_chip * chip,const u_char * dat,u_char * ecc_code)90*4882a593Smuzhiyun static int sharpsl_nand_calculate_ecc(struct nand_chip *chip,
91*4882a593Smuzhiyun 				      const u_char * dat, u_char * ecc_code)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl = mtd_to_sharpsl(nand_to_mtd(chip));
94*4882a593Smuzhiyun 	ecc_code[0] = ~readb(sharpsl->io + ECCLPUB);
95*4882a593Smuzhiyun 	ecc_code[1] = ~readb(sharpsl->io + ECCLPLB);
96*4882a593Smuzhiyun 	ecc_code[2] = (~readb(sharpsl->io + ECCCP) << 2) | 0x03;
97*4882a593Smuzhiyun 	return readb(sharpsl->io + ECCCNTR) != 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
sharpsl_attach_chip(struct nand_chip * chip)100*4882a593Smuzhiyun static int sharpsl_attach_chip(struct nand_chip *chip)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
103*4882a593Smuzhiyun 		return 0;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	chip->ecc.size = 256;
106*4882a593Smuzhiyun 	chip->ecc.bytes = 3;
107*4882a593Smuzhiyun 	chip->ecc.strength = 1;
108*4882a593Smuzhiyun 	chip->ecc.hwctl = sharpsl_nand_enable_hwecc;
109*4882a593Smuzhiyun 	chip->ecc.calculate = sharpsl_nand_calculate_ecc;
110*4882a593Smuzhiyun 	chip->ecc.correct = nand_correct_data;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct nand_controller_ops sharpsl_ops = {
116*4882a593Smuzhiyun 	.attach_chip = sharpsl_attach_chip,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * Main initialization routine
121*4882a593Smuzhiyun  */
sharpsl_nand_probe(struct platform_device * pdev)122*4882a593Smuzhiyun static int sharpsl_nand_probe(struct platform_device *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct nand_chip *this;
125*4882a593Smuzhiyun 	struct mtd_info *mtd;
126*4882a593Smuzhiyun 	struct resource *r;
127*4882a593Smuzhiyun 	int err = 0;
128*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl;
129*4882a593Smuzhiyun 	struct sharpsl_nand_platform_data *data = dev_get_platdata(&pdev->dev);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (!data) {
132*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no platform data!\n");
133*4882a593Smuzhiyun 		return -EINVAL;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Allocate memory for MTD device structure and private data */
137*4882a593Smuzhiyun 	sharpsl = kzalloc(sizeof(struct sharpsl_nand), GFP_KERNEL);
138*4882a593Smuzhiyun 	if (!sharpsl)
139*4882a593Smuzhiyun 		return -ENOMEM;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
142*4882a593Smuzhiyun 	if (!r) {
143*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no io memory resource defined!\n");
144*4882a593Smuzhiyun 		err = -ENODEV;
145*4882a593Smuzhiyun 		goto err_get_res;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* map physical address */
149*4882a593Smuzhiyun 	sharpsl->io = ioremap(r->start, resource_size(r));
150*4882a593Smuzhiyun 	if (!sharpsl->io) {
151*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap to access Sharp SL NAND chip failed\n");
152*4882a593Smuzhiyun 		err = -EIO;
153*4882a593Smuzhiyun 		goto err_ioremap;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Get pointer to private data */
157*4882a593Smuzhiyun 	this = (struct nand_chip *)(&sharpsl->chip);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	nand_controller_init(&sharpsl->controller);
160*4882a593Smuzhiyun 	sharpsl->controller.ops = &sharpsl_ops;
161*4882a593Smuzhiyun 	this->controller = &sharpsl->controller;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Link the private data with the MTD structure */
164*4882a593Smuzhiyun 	mtd = nand_to_mtd(this);
165*4882a593Smuzhiyun 	mtd->dev.parent = &pdev->dev;
166*4882a593Smuzhiyun 	mtd_set_ooblayout(mtd, data->ecc_layout);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sharpsl);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/*
171*4882a593Smuzhiyun 	 * PXA initialize
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	writeb(readb(sharpsl->io + FLASHCTL) | FLWP, sharpsl->io + FLASHCTL);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Set address of NAND IO lines */
176*4882a593Smuzhiyun 	this->legacy.IO_ADDR_R = sharpsl->io + FLASHIO;
177*4882a593Smuzhiyun 	this->legacy.IO_ADDR_W = sharpsl->io + FLASHIO;
178*4882a593Smuzhiyun 	/* Set address of hardware control function */
179*4882a593Smuzhiyun 	this->legacy.cmd_ctrl = sharpsl_nand_hwcontrol;
180*4882a593Smuzhiyun 	this->legacy.dev_ready = sharpsl_nand_dev_ready;
181*4882a593Smuzhiyun 	/* 15 us command delay time */
182*4882a593Smuzhiyun 	this->legacy.chip_delay = 15;
183*4882a593Smuzhiyun 	this->badblock_pattern = data->badblock_pattern;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Scan to find existence of the device */
186*4882a593Smuzhiyun 	err = nand_scan(this, 1);
187*4882a593Smuzhiyun 	if (err)
188*4882a593Smuzhiyun 		goto err_scan;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Register the partitions */
191*4882a593Smuzhiyun 	mtd->name = "sharpsl-nand";
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	err = mtd_device_parse_register(mtd, data->part_parsers, NULL,
194*4882a593Smuzhiyun 					data->partitions, data->nr_partitions);
195*4882a593Smuzhiyun 	if (err)
196*4882a593Smuzhiyun 		goto err_add;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Return happy */
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun err_add:
202*4882a593Smuzhiyun 	nand_cleanup(this);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun err_scan:
205*4882a593Smuzhiyun 	iounmap(sharpsl->io);
206*4882a593Smuzhiyun err_ioremap:
207*4882a593Smuzhiyun err_get_res:
208*4882a593Smuzhiyun 	kfree(sharpsl);
209*4882a593Smuzhiyun 	return err;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * Clean up routine
214*4882a593Smuzhiyun  */
sharpsl_nand_remove(struct platform_device * pdev)215*4882a593Smuzhiyun static int sharpsl_nand_remove(struct platform_device *pdev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct sharpsl_nand *sharpsl = platform_get_drvdata(pdev);
218*4882a593Smuzhiyun 	struct nand_chip *chip = &sharpsl->chip;
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Unregister device */
222*4882a593Smuzhiyun 	ret = mtd_device_unregister(nand_to_mtd(chip));
223*4882a593Smuzhiyun 	WARN_ON(ret);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Release resources */
226*4882a593Smuzhiyun 	nand_cleanup(chip);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	iounmap(sharpsl->io);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Free the driver's structure */
231*4882a593Smuzhiyun 	kfree(sharpsl);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static struct platform_driver sharpsl_nand_driver = {
237*4882a593Smuzhiyun 	.driver = {
238*4882a593Smuzhiyun 		.name	= "sharpsl-nand",
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun 	.probe		= sharpsl_nand_probe,
241*4882a593Smuzhiyun 	.remove		= sharpsl_nand_remove,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun module_platform_driver(sharpsl_nand_driver);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun MODULE_LICENSE("GPL");
247*4882a593Smuzhiyun MODULE_AUTHOR("Richard Purdie <rpurdie@rpsys.net>");
248*4882a593Smuzhiyun MODULE_DESCRIPTION("Device specific logic for NAND flash on Sharp SL-C7xx Series");
249