1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SuperH FLCTL nand controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Renesas Solutions Corp.
6*4882a593Smuzhiyun * Copyright (c) 2008 Atom Create Engineering Co., Ltd.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on fsl_elbc_nand.c, Copyright (c) 2006-2007 Freescale Semiconductor
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/completion.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dmaengine.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/sh_dma.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/string.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
28*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
29*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
30*4882a593Smuzhiyun #include <linux/mtd/sh_flctl.h>
31*4882a593Smuzhiyun
flctl_4secc_ooblayout_sp_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)32*4882a593Smuzhiyun static int flctl_4secc_ooblayout_sp_ecc(struct mtd_info *mtd, int section,
33*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun if (section)
38*4882a593Smuzhiyun return -ERANGE;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun oobregion->offset = 0;
41*4882a593Smuzhiyun oobregion->length = chip->ecc.bytes;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
flctl_4secc_ooblayout_sp_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)46*4882a593Smuzhiyun static int flctl_4secc_ooblayout_sp_free(struct mtd_info *mtd, int section,
47*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun if (section)
50*4882a593Smuzhiyun return -ERANGE;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun oobregion->offset = 12;
53*4882a593Smuzhiyun oobregion->length = 4;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct mtd_ooblayout_ops flctl_4secc_oob_smallpage_ops = {
59*4882a593Smuzhiyun .ecc = flctl_4secc_ooblayout_sp_ecc,
60*4882a593Smuzhiyun .free = flctl_4secc_ooblayout_sp_free,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
flctl_4secc_ooblayout_lp_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)63*4882a593Smuzhiyun static int flctl_4secc_ooblayout_lp_ecc(struct mtd_info *mtd, int section,
64*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (section >= chip->ecc.steps)
69*4882a593Smuzhiyun return -ERANGE;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun oobregion->offset = (section * 16) + 6;
72*4882a593Smuzhiyun oobregion->length = chip->ecc.bytes;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
flctl_4secc_ooblayout_lp_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)77*4882a593Smuzhiyun static int flctl_4secc_ooblayout_lp_free(struct mtd_info *mtd, int section,
78*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (section >= chip->ecc.steps)
83*4882a593Smuzhiyun return -ERANGE;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun oobregion->offset = section * 16;
86*4882a593Smuzhiyun oobregion->length = 6;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (!section) {
89*4882a593Smuzhiyun oobregion->offset += 2;
90*4882a593Smuzhiyun oobregion->length -= 2;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const struct mtd_ooblayout_ops flctl_4secc_oob_largepage_ops = {
97*4882a593Smuzhiyun .ecc = flctl_4secc_ooblayout_lp_ecc,
98*4882a593Smuzhiyun .free = flctl_4secc_ooblayout_lp_free,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static uint8_t scan_ff_pattern[] = { 0xff, 0xff };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static struct nand_bbt_descr flctl_4secc_smallpage = {
104*4882a593Smuzhiyun .offs = 11,
105*4882a593Smuzhiyun .len = 1,
106*4882a593Smuzhiyun .pattern = scan_ff_pattern,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static struct nand_bbt_descr flctl_4secc_largepage = {
110*4882a593Smuzhiyun .offs = 0,
111*4882a593Smuzhiyun .len = 2,
112*4882a593Smuzhiyun .pattern = scan_ff_pattern,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
empty_fifo(struct sh_flctl * flctl)115*4882a593Smuzhiyun static void empty_fifo(struct sh_flctl *flctl)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun writel(flctl->flintdmacr_base | AC1CLR | AC0CLR, FLINTDMACR(flctl));
118*4882a593Smuzhiyun writel(flctl->flintdmacr_base, FLINTDMACR(flctl));
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
start_translation(struct sh_flctl * flctl)121*4882a593Smuzhiyun static void start_translation(struct sh_flctl *flctl)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun writeb(TRSTRT, FLTRCR(flctl));
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
timeout_error(struct sh_flctl * flctl,const char * str)126*4882a593Smuzhiyun static void timeout_error(struct sh_flctl *flctl, const char *str)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun dev_err(&flctl->pdev->dev, "Timeout occurred in %s\n", str);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
wait_completion(struct sh_flctl * flctl)131*4882a593Smuzhiyun static void wait_completion(struct sh_flctl *flctl)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun uint32_t timeout = LOOP_TIMEOUT_MAX;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun while (timeout--) {
136*4882a593Smuzhiyun if (readb(FLTRCR(flctl)) & TREND) {
137*4882a593Smuzhiyun writeb(0x0, FLTRCR(flctl));
138*4882a593Smuzhiyun return;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun udelay(1);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun timeout_error(flctl, __func__);
144*4882a593Smuzhiyun writeb(0x0, FLTRCR(flctl));
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
flctl_dma_complete(void * param)147*4882a593Smuzhiyun static void flctl_dma_complete(void *param)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct sh_flctl *flctl = param;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun complete(&flctl->dma_complete);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
flctl_release_dma(struct sh_flctl * flctl)154*4882a593Smuzhiyun static void flctl_release_dma(struct sh_flctl *flctl)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun if (flctl->chan_fifo0_rx) {
157*4882a593Smuzhiyun dma_release_channel(flctl->chan_fifo0_rx);
158*4882a593Smuzhiyun flctl->chan_fifo0_rx = NULL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun if (flctl->chan_fifo0_tx) {
161*4882a593Smuzhiyun dma_release_channel(flctl->chan_fifo0_tx);
162*4882a593Smuzhiyun flctl->chan_fifo0_tx = NULL;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
flctl_setup_dma(struct sh_flctl * flctl)166*4882a593Smuzhiyun static void flctl_setup_dma(struct sh_flctl *flctl)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun dma_cap_mask_t mask;
169*4882a593Smuzhiyun struct dma_slave_config cfg;
170*4882a593Smuzhiyun struct platform_device *pdev = flctl->pdev;
171*4882a593Smuzhiyun struct sh_flctl_platform_data *pdata = dev_get_platdata(&pdev->dev);
172*4882a593Smuzhiyun int ret;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (!pdata)
175*4882a593Smuzhiyun return;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (pdata->slave_id_fifo0_tx <= 0 || pdata->slave_id_fifo0_rx <= 0)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* We can only either use DMA for both Tx and Rx or not use it at all */
181*4882a593Smuzhiyun dma_cap_zero(mask);
182*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun flctl->chan_fifo0_tx = dma_request_channel(mask, shdma_chan_filter,
185*4882a593Smuzhiyun (void *)(uintptr_t)pdata->slave_id_fifo0_tx);
186*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: TX: got channel %p\n", __func__,
187*4882a593Smuzhiyun flctl->chan_fifo0_tx);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (!flctl->chan_fifo0_tx)
190*4882a593Smuzhiyun return;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
193*4882a593Smuzhiyun cfg.direction = DMA_MEM_TO_DEV;
194*4882a593Smuzhiyun cfg.dst_addr = flctl->fifo;
195*4882a593Smuzhiyun cfg.src_addr = 0;
196*4882a593Smuzhiyun ret = dmaengine_slave_config(flctl->chan_fifo0_tx, &cfg);
197*4882a593Smuzhiyun if (ret < 0)
198*4882a593Smuzhiyun goto err;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun flctl->chan_fifo0_rx = dma_request_channel(mask, shdma_chan_filter,
201*4882a593Smuzhiyun (void *)(uintptr_t)pdata->slave_id_fifo0_rx);
202*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: RX: got channel %p\n", __func__,
203*4882a593Smuzhiyun flctl->chan_fifo0_rx);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (!flctl->chan_fifo0_rx)
206*4882a593Smuzhiyun goto err;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun cfg.direction = DMA_DEV_TO_MEM;
209*4882a593Smuzhiyun cfg.dst_addr = 0;
210*4882a593Smuzhiyun cfg.src_addr = flctl->fifo;
211*4882a593Smuzhiyun ret = dmaengine_slave_config(flctl->chan_fifo0_rx, &cfg);
212*4882a593Smuzhiyun if (ret < 0)
213*4882a593Smuzhiyun goto err;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun init_completion(&flctl->dma_complete);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun err:
220*4882a593Smuzhiyun flctl_release_dma(flctl);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
set_addr(struct mtd_info * mtd,int column,int page_addr)223*4882a593Smuzhiyun static void set_addr(struct mtd_info *mtd, int column, int page_addr)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
226*4882a593Smuzhiyun uint32_t addr = 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (column == -1) {
229*4882a593Smuzhiyun addr = page_addr; /* ERASE1 */
230*4882a593Smuzhiyun } else if (page_addr != -1) {
231*4882a593Smuzhiyun /* SEQIN, READ0, etc.. */
232*4882a593Smuzhiyun if (flctl->chip.options & NAND_BUSWIDTH_16)
233*4882a593Smuzhiyun column >>= 1;
234*4882a593Smuzhiyun if (flctl->page_size) {
235*4882a593Smuzhiyun addr = column & 0x0FFF;
236*4882a593Smuzhiyun addr |= (page_addr & 0xff) << 16;
237*4882a593Smuzhiyun addr |= ((page_addr >> 8) & 0xff) << 24;
238*4882a593Smuzhiyun /* big than 128MB */
239*4882a593Smuzhiyun if (flctl->rw_ADRCNT == ADRCNT2_E) {
240*4882a593Smuzhiyun uint32_t addr2;
241*4882a593Smuzhiyun addr2 = (page_addr >> 16) & 0xff;
242*4882a593Smuzhiyun writel(addr2, FLADR2(flctl));
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun addr = column;
246*4882a593Smuzhiyun addr |= (page_addr & 0xff) << 8;
247*4882a593Smuzhiyun addr |= ((page_addr >> 8) & 0xff) << 16;
248*4882a593Smuzhiyun addr |= ((page_addr >> 16) & 0xff) << 24;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun writel(addr, FLADR(flctl));
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
wait_rfifo_ready(struct sh_flctl * flctl)254*4882a593Smuzhiyun static void wait_rfifo_ready(struct sh_flctl *flctl)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun uint32_t timeout = LOOP_TIMEOUT_MAX;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun while (timeout--) {
259*4882a593Smuzhiyun uint32_t val;
260*4882a593Smuzhiyun /* check FIFO */
261*4882a593Smuzhiyun val = readl(FLDTCNTR(flctl)) >> 16;
262*4882a593Smuzhiyun if (val & 0xFF)
263*4882a593Smuzhiyun return;
264*4882a593Smuzhiyun udelay(1);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun timeout_error(flctl, __func__);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
wait_wfifo_ready(struct sh_flctl * flctl)269*4882a593Smuzhiyun static void wait_wfifo_ready(struct sh_flctl *flctl)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun uint32_t len, timeout = LOOP_TIMEOUT_MAX;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun while (timeout--) {
274*4882a593Smuzhiyun /* check FIFO */
275*4882a593Smuzhiyun len = (readl(FLDTCNTR(flctl)) >> 16) & 0xFF;
276*4882a593Smuzhiyun if (len >= 4)
277*4882a593Smuzhiyun return;
278*4882a593Smuzhiyun udelay(1);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun timeout_error(flctl, __func__);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
wait_recfifo_ready(struct sh_flctl * flctl,int sector_number)283*4882a593Smuzhiyun static enum flctl_ecc_res_t wait_recfifo_ready
284*4882a593Smuzhiyun (struct sh_flctl *flctl, int sector_number)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun uint32_t timeout = LOOP_TIMEOUT_MAX;
287*4882a593Smuzhiyun void __iomem *ecc_reg[4];
288*4882a593Smuzhiyun int i;
289*4882a593Smuzhiyun int state = FL_SUCCESS;
290*4882a593Smuzhiyun uint32_t data, size;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * First this loops checks in FLDTCNTR if we are ready to read out the
294*4882a593Smuzhiyun * oob data. This is the case if either all went fine without errors or
295*4882a593Smuzhiyun * if the bottom part of the loop corrected the errors or marked them as
296*4882a593Smuzhiyun * uncorrectable and the controller is given time to push the data into
297*4882a593Smuzhiyun * the FIFO.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun while (timeout--) {
300*4882a593Smuzhiyun /* check if all is ok and we can read out the OOB */
301*4882a593Smuzhiyun size = readl(FLDTCNTR(flctl)) >> 24;
302*4882a593Smuzhiyun if ((size & 0xFF) == 4)
303*4882a593Smuzhiyun return state;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* check if a correction code has been calculated */
306*4882a593Smuzhiyun if (!(readl(FL4ECCCR(flctl)) & _4ECCEND)) {
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * either we wait for the fifo to be filled or a
309*4882a593Smuzhiyun * correction pattern is being generated
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun udelay(1);
312*4882a593Smuzhiyun continue;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* check for an uncorrectable error */
316*4882a593Smuzhiyun if (readl(FL4ECCCR(flctl)) & _4ECCFA) {
317*4882a593Smuzhiyun /* check if we face a non-empty page */
318*4882a593Smuzhiyun for (i = 0; i < 512; i++) {
319*4882a593Smuzhiyun if (flctl->done_buff[i] != 0xff) {
320*4882a593Smuzhiyun state = FL_ERROR; /* can't correct */
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (state == FL_SUCCESS)
326*4882a593Smuzhiyun dev_dbg(&flctl->pdev->dev,
327*4882a593Smuzhiyun "reading empty sector %d, ecc error ignored\n",
328*4882a593Smuzhiyun sector_number);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun writel(0, FL4ECCCR(flctl));
331*4882a593Smuzhiyun continue;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* start error correction */
335*4882a593Smuzhiyun ecc_reg[0] = FL4ECCRESULT0(flctl);
336*4882a593Smuzhiyun ecc_reg[1] = FL4ECCRESULT1(flctl);
337*4882a593Smuzhiyun ecc_reg[2] = FL4ECCRESULT2(flctl);
338*4882a593Smuzhiyun ecc_reg[3] = FL4ECCRESULT3(flctl);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
341*4882a593Smuzhiyun uint8_t org;
342*4882a593Smuzhiyun unsigned int index;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun data = readl(ecc_reg[i]);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (flctl->page_size)
347*4882a593Smuzhiyun index = (512 * sector_number) +
348*4882a593Smuzhiyun (data >> 16);
349*4882a593Smuzhiyun else
350*4882a593Smuzhiyun index = data >> 16;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun org = flctl->done_buff[index];
353*4882a593Smuzhiyun flctl->done_buff[index] = org ^ (data & 0xFF);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun state = FL_REPAIRABLE;
356*4882a593Smuzhiyun writel(0, FL4ECCCR(flctl));
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun timeout_error(flctl, __func__);
360*4882a593Smuzhiyun return FL_TIMEOUT; /* timeout */
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
wait_wecfifo_ready(struct sh_flctl * flctl)363*4882a593Smuzhiyun static void wait_wecfifo_ready(struct sh_flctl *flctl)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun uint32_t timeout = LOOP_TIMEOUT_MAX;
366*4882a593Smuzhiyun uint32_t len;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun while (timeout--) {
369*4882a593Smuzhiyun /* check FLECFIFO */
370*4882a593Smuzhiyun len = (readl(FLDTCNTR(flctl)) >> 24) & 0xFF;
371*4882a593Smuzhiyun if (len >= 4)
372*4882a593Smuzhiyun return;
373*4882a593Smuzhiyun udelay(1);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun timeout_error(flctl, __func__);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
flctl_dma_fifo0_transfer(struct sh_flctl * flctl,unsigned long * buf,int len,enum dma_data_direction dir)378*4882a593Smuzhiyun static int flctl_dma_fifo0_transfer(struct sh_flctl *flctl, unsigned long *buf,
379*4882a593Smuzhiyun int len, enum dma_data_direction dir)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc = NULL;
382*4882a593Smuzhiyun struct dma_chan *chan;
383*4882a593Smuzhiyun enum dma_transfer_direction tr_dir;
384*4882a593Smuzhiyun dma_addr_t dma_addr;
385*4882a593Smuzhiyun dma_cookie_t cookie;
386*4882a593Smuzhiyun uint32_t reg;
387*4882a593Smuzhiyun int ret = 0;
388*4882a593Smuzhiyun unsigned long time_left;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (dir == DMA_FROM_DEVICE) {
391*4882a593Smuzhiyun chan = flctl->chan_fifo0_rx;
392*4882a593Smuzhiyun tr_dir = DMA_DEV_TO_MEM;
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun chan = flctl->chan_fifo0_tx;
395*4882a593Smuzhiyun tr_dir = DMA_MEM_TO_DEV;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dma_addr = dma_map_single(chan->device->dev, buf, len, dir);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (!dma_mapping_error(chan->device->dev, dma_addr))
401*4882a593Smuzhiyun desc = dmaengine_prep_slave_single(chan, dma_addr, len,
402*4882a593Smuzhiyun tr_dir, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (desc) {
405*4882a593Smuzhiyun reg = readl(FLINTDMACR(flctl));
406*4882a593Smuzhiyun reg |= DREQ0EN;
407*4882a593Smuzhiyun writel(reg, FLINTDMACR(flctl));
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun desc->callback = flctl_dma_complete;
410*4882a593Smuzhiyun desc->callback_param = flctl;
411*4882a593Smuzhiyun cookie = dmaengine_submit(desc);
412*4882a593Smuzhiyun if (dma_submit_error(cookie)) {
413*4882a593Smuzhiyun ret = dma_submit_error(cookie);
414*4882a593Smuzhiyun dev_warn(&flctl->pdev->dev,
415*4882a593Smuzhiyun "DMA submit failed, falling back to PIO\n");
416*4882a593Smuzhiyun goto out;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dma_async_issue_pending(chan);
420*4882a593Smuzhiyun } else {
421*4882a593Smuzhiyun /* DMA failed, fall back to PIO */
422*4882a593Smuzhiyun flctl_release_dma(flctl);
423*4882a593Smuzhiyun dev_warn(&flctl->pdev->dev,
424*4882a593Smuzhiyun "DMA failed, falling back to PIO\n");
425*4882a593Smuzhiyun ret = -EIO;
426*4882a593Smuzhiyun goto out;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun time_left =
430*4882a593Smuzhiyun wait_for_completion_timeout(&flctl->dma_complete,
431*4882a593Smuzhiyun msecs_to_jiffies(3000));
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (time_left == 0) {
434*4882a593Smuzhiyun dmaengine_terminate_all(chan);
435*4882a593Smuzhiyun dev_err(&flctl->pdev->dev, "wait_for_completion_timeout\n");
436*4882a593Smuzhiyun ret = -ETIMEDOUT;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun out:
440*4882a593Smuzhiyun reg = readl(FLINTDMACR(flctl));
441*4882a593Smuzhiyun reg &= ~DREQ0EN;
442*4882a593Smuzhiyun writel(reg, FLINTDMACR(flctl));
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun dma_unmap_single(chan->device->dev, dma_addr, len, dir);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* ret == 0 is success */
447*4882a593Smuzhiyun return ret;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
read_datareg(struct sh_flctl * flctl,int offset)450*4882a593Smuzhiyun static void read_datareg(struct sh_flctl *flctl, int offset)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun unsigned long data;
453*4882a593Smuzhiyun unsigned long *buf = (unsigned long *)&flctl->done_buff[offset];
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun wait_completion(flctl);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun data = readl(FLDATAR(flctl));
458*4882a593Smuzhiyun *buf = le32_to_cpu(data);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
read_fiforeg(struct sh_flctl * flctl,int rlen,int offset)461*4882a593Smuzhiyun static void read_fiforeg(struct sh_flctl *flctl, int rlen, int offset)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun int i, len_4align;
464*4882a593Smuzhiyun unsigned long *buf = (unsigned long *)&flctl->done_buff[offset];
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun len_4align = (rlen + 3) / 4;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* initiate DMA transfer */
469*4882a593Smuzhiyun if (flctl->chan_fifo0_rx && rlen >= 32 &&
470*4882a593Smuzhiyun !flctl_dma_fifo0_transfer(flctl, buf, rlen, DMA_FROM_DEVICE))
471*4882a593Smuzhiyun goto convert; /* DMA success */
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* do polling transfer */
474*4882a593Smuzhiyun for (i = 0; i < len_4align; i++) {
475*4882a593Smuzhiyun wait_rfifo_ready(flctl);
476*4882a593Smuzhiyun buf[i] = readl(FLDTFIFO(flctl));
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun convert:
480*4882a593Smuzhiyun for (i = 0; i < len_4align; i++)
481*4882a593Smuzhiyun buf[i] = be32_to_cpu(buf[i]);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
read_ecfiforeg(struct sh_flctl * flctl,uint8_t * buff,int sector)484*4882a593Smuzhiyun static enum flctl_ecc_res_t read_ecfiforeg
485*4882a593Smuzhiyun (struct sh_flctl *flctl, uint8_t *buff, int sector)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun int i;
488*4882a593Smuzhiyun enum flctl_ecc_res_t res;
489*4882a593Smuzhiyun unsigned long *ecc_buf = (unsigned long *)buff;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun res = wait_recfifo_ready(flctl , sector);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (res != FL_ERROR) {
494*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
495*4882a593Smuzhiyun ecc_buf[i] = readl(FLECFIFO(flctl));
496*4882a593Smuzhiyun ecc_buf[i] = be32_to_cpu(ecc_buf[i]);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return res;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
write_fiforeg(struct sh_flctl * flctl,int rlen,unsigned int offset)503*4882a593Smuzhiyun static void write_fiforeg(struct sh_flctl *flctl, int rlen,
504*4882a593Smuzhiyun unsigned int offset)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun int i, len_4align;
507*4882a593Smuzhiyun unsigned long *buf = (unsigned long *)&flctl->done_buff[offset];
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun len_4align = (rlen + 3) / 4;
510*4882a593Smuzhiyun for (i = 0; i < len_4align; i++) {
511*4882a593Smuzhiyun wait_wfifo_ready(flctl);
512*4882a593Smuzhiyun writel(cpu_to_be32(buf[i]), FLDTFIFO(flctl));
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
write_ec_fiforeg(struct sh_flctl * flctl,int rlen,unsigned int offset)516*4882a593Smuzhiyun static void write_ec_fiforeg(struct sh_flctl *flctl, int rlen,
517*4882a593Smuzhiyun unsigned int offset)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun int i, len_4align;
520*4882a593Smuzhiyun unsigned long *buf = (unsigned long *)&flctl->done_buff[offset];
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun len_4align = (rlen + 3) / 4;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun for (i = 0; i < len_4align; i++)
525*4882a593Smuzhiyun buf[i] = cpu_to_be32(buf[i]);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* initiate DMA transfer */
528*4882a593Smuzhiyun if (flctl->chan_fifo0_tx && rlen >= 32 &&
529*4882a593Smuzhiyun !flctl_dma_fifo0_transfer(flctl, buf, rlen, DMA_TO_DEVICE))
530*4882a593Smuzhiyun return; /* DMA success */
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* do polling transfer */
533*4882a593Smuzhiyun for (i = 0; i < len_4align; i++) {
534*4882a593Smuzhiyun wait_wecfifo_ready(flctl);
535*4882a593Smuzhiyun writel(buf[i], FLECFIFO(flctl));
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
set_cmd_regs(struct mtd_info * mtd,uint32_t cmd,uint32_t flcmcdr_val)539*4882a593Smuzhiyun static void set_cmd_regs(struct mtd_info *mtd, uint32_t cmd, uint32_t flcmcdr_val)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
542*4882a593Smuzhiyun uint32_t flcmncr_val = flctl->flcmncr_base & ~SEL_16BIT;
543*4882a593Smuzhiyun uint32_t flcmdcr_val, addr_len_bytes = 0;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Set SNAND bit if page size is 2048byte */
546*4882a593Smuzhiyun if (flctl->page_size)
547*4882a593Smuzhiyun flcmncr_val |= SNAND_E;
548*4882a593Smuzhiyun else
549*4882a593Smuzhiyun flcmncr_val &= ~SNAND_E;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* default FLCMDCR val */
552*4882a593Smuzhiyun flcmdcr_val = DOCMD1_E | DOADR_E;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Set for FLCMDCR */
555*4882a593Smuzhiyun switch (cmd) {
556*4882a593Smuzhiyun case NAND_CMD_ERASE1:
557*4882a593Smuzhiyun addr_len_bytes = flctl->erase_ADRCNT;
558*4882a593Smuzhiyun flcmdcr_val |= DOCMD2_E;
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun case NAND_CMD_READ0:
561*4882a593Smuzhiyun case NAND_CMD_READOOB:
562*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
563*4882a593Smuzhiyun addr_len_bytes = flctl->rw_ADRCNT;
564*4882a593Smuzhiyun flcmdcr_val |= CDSRC_E;
565*4882a593Smuzhiyun if (flctl->chip.options & NAND_BUSWIDTH_16)
566*4882a593Smuzhiyun flcmncr_val |= SEL_16BIT;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun case NAND_CMD_SEQIN:
569*4882a593Smuzhiyun /* This case is that cmd is READ0 or READ1 or READ00 */
570*4882a593Smuzhiyun flcmdcr_val &= ~DOADR_E; /* ONLY execute 1st cmd */
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
573*4882a593Smuzhiyun addr_len_bytes = flctl->rw_ADRCNT;
574*4882a593Smuzhiyun flcmdcr_val |= DOCMD2_E | CDSRC_E | SELRW;
575*4882a593Smuzhiyun if (flctl->chip.options & NAND_BUSWIDTH_16)
576*4882a593Smuzhiyun flcmncr_val |= SEL_16BIT;
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun case NAND_CMD_READID:
579*4882a593Smuzhiyun flcmncr_val &= ~SNAND_E;
580*4882a593Smuzhiyun flcmdcr_val |= CDSRC_E;
581*4882a593Smuzhiyun addr_len_bytes = ADRCNT_1;
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun case NAND_CMD_STATUS:
584*4882a593Smuzhiyun case NAND_CMD_RESET:
585*4882a593Smuzhiyun flcmncr_val &= ~SNAND_E;
586*4882a593Smuzhiyun flcmdcr_val &= ~(DOADR_E | DOSR_E);
587*4882a593Smuzhiyun break;
588*4882a593Smuzhiyun default:
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Set address bytes parameter */
593*4882a593Smuzhiyun flcmdcr_val |= addr_len_bytes;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Now actually write */
596*4882a593Smuzhiyun writel(flcmncr_val, FLCMNCR(flctl));
597*4882a593Smuzhiyun writel(flcmdcr_val, FLCMDCR(flctl));
598*4882a593Smuzhiyun writel(flcmcdr_val, FLCMCDR(flctl));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
flctl_read_page_hwecc(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)601*4882a593Smuzhiyun static int flctl_read_page_hwecc(struct nand_chip *chip, uint8_t *buf,
602*4882a593Smuzhiyun int oob_required, int page)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, buf, mtd->writesize);
607*4882a593Smuzhiyun if (oob_required)
608*4882a593Smuzhiyun chip->legacy.read_buf(chip, chip->oob_poi, mtd->oobsize);
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
flctl_write_page_hwecc(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)612*4882a593Smuzhiyun static int flctl_write_page_hwecc(struct nand_chip *chip, const uint8_t *buf,
613*4882a593Smuzhiyun int oob_required, int page)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
618*4882a593Smuzhiyun chip->legacy.write_buf(chip, chip->oob_poi, mtd->oobsize);
619*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
execmd_read_page_sector(struct mtd_info * mtd,int page_addr)622*4882a593Smuzhiyun static void execmd_read_page_sector(struct mtd_info *mtd, int page_addr)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
625*4882a593Smuzhiyun int sector, page_sectors;
626*4882a593Smuzhiyun enum flctl_ecc_res_t ecc_result;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun page_sectors = flctl->page_size ? 4 : 1;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_READ0,
631*4882a593Smuzhiyun (NAND_CMD_READSTART << 8) | NAND_CMD_READ0);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun writel(readl(FLCMNCR(flctl)) | ACM_SACCES_MODE | _4ECCCORRECT,
634*4882a593Smuzhiyun FLCMNCR(flctl));
635*4882a593Smuzhiyun writel(readl(FLCMDCR(flctl)) | page_sectors, FLCMDCR(flctl));
636*4882a593Smuzhiyun writel(page_addr << 2, FLADR(flctl));
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun empty_fifo(flctl);
639*4882a593Smuzhiyun start_translation(flctl);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun for (sector = 0; sector < page_sectors; sector++) {
642*4882a593Smuzhiyun read_fiforeg(flctl, 512, 512 * sector);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ecc_result = read_ecfiforeg(flctl,
645*4882a593Smuzhiyun &flctl->done_buff[mtd->writesize + 16 * sector],
646*4882a593Smuzhiyun sector);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun switch (ecc_result) {
649*4882a593Smuzhiyun case FL_REPAIRABLE:
650*4882a593Smuzhiyun dev_info(&flctl->pdev->dev,
651*4882a593Smuzhiyun "applied ecc on page 0x%x", page_addr);
652*4882a593Smuzhiyun mtd->ecc_stats.corrected++;
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun case FL_ERROR:
655*4882a593Smuzhiyun dev_warn(&flctl->pdev->dev,
656*4882a593Smuzhiyun "page 0x%x contains corrupted data\n",
657*4882a593Smuzhiyun page_addr);
658*4882a593Smuzhiyun mtd->ecc_stats.failed++;
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun default:
661*4882a593Smuzhiyun ;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun wait_completion(flctl);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun writel(readl(FLCMNCR(flctl)) & ~(ACM_SACCES_MODE | _4ECCCORRECT),
668*4882a593Smuzhiyun FLCMNCR(flctl));
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
execmd_read_oob(struct mtd_info * mtd,int page_addr)671*4882a593Smuzhiyun static void execmd_read_oob(struct mtd_info *mtd, int page_addr)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
674*4882a593Smuzhiyun int page_sectors = flctl->page_size ? 4 : 1;
675*4882a593Smuzhiyun int i;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_READ0,
678*4882a593Smuzhiyun (NAND_CMD_READSTART << 8) | NAND_CMD_READ0);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun empty_fifo(flctl);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun for (i = 0; i < page_sectors; i++) {
683*4882a593Smuzhiyun set_addr(mtd, (512 + 16) * i + 512 , page_addr);
684*4882a593Smuzhiyun writel(16, FLDTCNTR(flctl));
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun start_translation(flctl);
687*4882a593Smuzhiyun read_fiforeg(flctl, 16, 16 * i);
688*4882a593Smuzhiyun wait_completion(flctl);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
execmd_write_page_sector(struct mtd_info * mtd)692*4882a593Smuzhiyun static void execmd_write_page_sector(struct mtd_info *mtd)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
695*4882a593Smuzhiyun int page_addr = flctl->seqin_page_addr;
696*4882a593Smuzhiyun int sector, page_sectors;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun page_sectors = flctl->page_size ? 4 : 1;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_PAGEPROG,
701*4882a593Smuzhiyun (NAND_CMD_PAGEPROG << 8) | NAND_CMD_SEQIN);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun empty_fifo(flctl);
704*4882a593Smuzhiyun writel(readl(FLCMNCR(flctl)) | ACM_SACCES_MODE, FLCMNCR(flctl));
705*4882a593Smuzhiyun writel(readl(FLCMDCR(flctl)) | page_sectors, FLCMDCR(flctl));
706*4882a593Smuzhiyun writel(page_addr << 2, FLADR(flctl));
707*4882a593Smuzhiyun start_translation(flctl);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun for (sector = 0; sector < page_sectors; sector++) {
710*4882a593Smuzhiyun write_fiforeg(flctl, 512, 512 * sector);
711*4882a593Smuzhiyun write_ec_fiforeg(flctl, 16, mtd->writesize + 16 * sector);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun wait_completion(flctl);
715*4882a593Smuzhiyun writel(readl(FLCMNCR(flctl)) & ~ACM_SACCES_MODE, FLCMNCR(flctl));
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
execmd_write_oob(struct mtd_info * mtd)718*4882a593Smuzhiyun static void execmd_write_oob(struct mtd_info *mtd)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
721*4882a593Smuzhiyun int page_addr = flctl->seqin_page_addr;
722*4882a593Smuzhiyun int sector, page_sectors;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun page_sectors = flctl->page_size ? 4 : 1;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_PAGEPROG,
727*4882a593Smuzhiyun (NAND_CMD_PAGEPROG << 8) | NAND_CMD_SEQIN);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun for (sector = 0; sector < page_sectors; sector++) {
730*4882a593Smuzhiyun empty_fifo(flctl);
731*4882a593Smuzhiyun set_addr(mtd, sector * 528 + 512, page_addr);
732*4882a593Smuzhiyun writel(16, FLDTCNTR(flctl)); /* set read size */
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun start_translation(flctl);
735*4882a593Smuzhiyun write_fiforeg(flctl, 16, 16 * sector);
736*4882a593Smuzhiyun wait_completion(flctl);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
flctl_cmdfunc(struct nand_chip * chip,unsigned int command,int column,int page_addr)740*4882a593Smuzhiyun static void flctl_cmdfunc(struct nand_chip *chip, unsigned int command,
741*4882a593Smuzhiyun int column, int page_addr)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
744*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
745*4882a593Smuzhiyun uint32_t read_cmd = 0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun pm_runtime_get_sync(&flctl->pdev->dev);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun flctl->read_bytes = 0;
750*4882a593Smuzhiyun if (command != NAND_CMD_PAGEPROG)
751*4882a593Smuzhiyun flctl->index = 0;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun switch (command) {
754*4882a593Smuzhiyun case NAND_CMD_READ1:
755*4882a593Smuzhiyun case NAND_CMD_READ0:
756*4882a593Smuzhiyun if (flctl->hwecc) {
757*4882a593Smuzhiyun /* read page with hwecc */
758*4882a593Smuzhiyun execmd_read_page_sector(mtd, page_addr);
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun if (flctl->page_size)
762*4882a593Smuzhiyun set_cmd_regs(mtd, command, (NAND_CMD_READSTART << 8)
763*4882a593Smuzhiyun | command);
764*4882a593Smuzhiyun else
765*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun set_addr(mtd, 0, page_addr);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun flctl->read_bytes = mtd->writesize + mtd->oobsize;
770*4882a593Smuzhiyun if (flctl->chip.options & NAND_BUSWIDTH_16)
771*4882a593Smuzhiyun column >>= 1;
772*4882a593Smuzhiyun flctl->index += column;
773*4882a593Smuzhiyun goto read_normal_exit;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun case NAND_CMD_READOOB:
776*4882a593Smuzhiyun if (flctl->hwecc) {
777*4882a593Smuzhiyun /* read page with hwecc */
778*4882a593Smuzhiyun execmd_read_oob(mtd, page_addr);
779*4882a593Smuzhiyun break;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (flctl->page_size) {
783*4882a593Smuzhiyun set_cmd_regs(mtd, command, (NAND_CMD_READSTART << 8)
784*4882a593Smuzhiyun | NAND_CMD_READ0);
785*4882a593Smuzhiyun set_addr(mtd, mtd->writesize, page_addr);
786*4882a593Smuzhiyun } else {
787*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
788*4882a593Smuzhiyun set_addr(mtd, 0, page_addr);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun flctl->read_bytes = mtd->oobsize;
791*4882a593Smuzhiyun goto read_normal_exit;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
794*4882a593Smuzhiyun if (flctl->hwecc)
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (flctl->page_size)
798*4882a593Smuzhiyun set_cmd_regs(mtd, command, (NAND_CMD_RNDOUTSTART << 8)
799*4882a593Smuzhiyun | command);
800*4882a593Smuzhiyun else
801*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun set_addr(mtd, column, 0);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun flctl->read_bytes = mtd->writesize + mtd->oobsize - column;
806*4882a593Smuzhiyun goto read_normal_exit;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun case NAND_CMD_READID:
809*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* READID is always performed using an 8-bit bus */
812*4882a593Smuzhiyun if (flctl->chip.options & NAND_BUSWIDTH_16)
813*4882a593Smuzhiyun column <<= 1;
814*4882a593Smuzhiyun set_addr(mtd, column, 0);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun flctl->read_bytes = 8;
817*4882a593Smuzhiyun writel(flctl->read_bytes, FLDTCNTR(flctl)); /* set read size */
818*4882a593Smuzhiyun empty_fifo(flctl);
819*4882a593Smuzhiyun start_translation(flctl);
820*4882a593Smuzhiyun read_fiforeg(flctl, flctl->read_bytes, 0);
821*4882a593Smuzhiyun wait_completion(flctl);
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun case NAND_CMD_ERASE1:
825*4882a593Smuzhiyun flctl->erase1_page_addr = page_addr;
826*4882a593Smuzhiyun break;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun case NAND_CMD_ERASE2:
829*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_ERASE1,
830*4882a593Smuzhiyun (command << 8) | NAND_CMD_ERASE1);
831*4882a593Smuzhiyun set_addr(mtd, -1, flctl->erase1_page_addr);
832*4882a593Smuzhiyun start_translation(flctl);
833*4882a593Smuzhiyun wait_completion(flctl);
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun case NAND_CMD_SEQIN:
837*4882a593Smuzhiyun if (!flctl->page_size) {
838*4882a593Smuzhiyun /* output read command */
839*4882a593Smuzhiyun if (column >= mtd->writesize) {
840*4882a593Smuzhiyun column -= mtd->writesize;
841*4882a593Smuzhiyun read_cmd = NAND_CMD_READOOB;
842*4882a593Smuzhiyun } else if (column < 256) {
843*4882a593Smuzhiyun read_cmd = NAND_CMD_READ0;
844*4882a593Smuzhiyun } else {
845*4882a593Smuzhiyun column -= 256;
846*4882a593Smuzhiyun read_cmd = NAND_CMD_READ1;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun flctl->seqin_column = column;
850*4882a593Smuzhiyun flctl->seqin_page_addr = page_addr;
851*4882a593Smuzhiyun flctl->seqin_read_cmd = read_cmd;
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
855*4882a593Smuzhiyun empty_fifo(flctl);
856*4882a593Smuzhiyun if (!flctl->page_size) {
857*4882a593Smuzhiyun set_cmd_regs(mtd, NAND_CMD_SEQIN,
858*4882a593Smuzhiyun flctl->seqin_read_cmd);
859*4882a593Smuzhiyun set_addr(mtd, -1, -1);
860*4882a593Smuzhiyun writel(0, FLDTCNTR(flctl)); /* set 0 size */
861*4882a593Smuzhiyun start_translation(flctl);
862*4882a593Smuzhiyun wait_completion(flctl);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun if (flctl->hwecc) {
865*4882a593Smuzhiyun /* write page with hwecc */
866*4882a593Smuzhiyun if (flctl->seqin_column == mtd->writesize)
867*4882a593Smuzhiyun execmd_write_oob(mtd);
868*4882a593Smuzhiyun else if (!flctl->seqin_column)
869*4882a593Smuzhiyun execmd_write_page_sector(mtd);
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun pr_err("Invalid address !?\n");
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun set_cmd_regs(mtd, command, (command << 8) | NAND_CMD_SEQIN);
875*4882a593Smuzhiyun set_addr(mtd, flctl->seqin_column, flctl->seqin_page_addr);
876*4882a593Smuzhiyun writel(flctl->index, FLDTCNTR(flctl)); /* set write size */
877*4882a593Smuzhiyun start_translation(flctl);
878*4882a593Smuzhiyun write_fiforeg(flctl, flctl->index, 0);
879*4882a593Smuzhiyun wait_completion(flctl);
880*4882a593Smuzhiyun break;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun case NAND_CMD_STATUS:
883*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
884*4882a593Smuzhiyun set_addr(mtd, -1, -1);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun flctl->read_bytes = 1;
887*4882a593Smuzhiyun writel(flctl->read_bytes, FLDTCNTR(flctl)); /* set read size */
888*4882a593Smuzhiyun start_translation(flctl);
889*4882a593Smuzhiyun read_datareg(flctl, 0); /* read and end */
890*4882a593Smuzhiyun break;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun case NAND_CMD_RESET:
893*4882a593Smuzhiyun set_cmd_regs(mtd, command, command);
894*4882a593Smuzhiyun set_addr(mtd, -1, -1);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun writel(0, FLDTCNTR(flctl)); /* set 0 size */
897*4882a593Smuzhiyun start_translation(flctl);
898*4882a593Smuzhiyun wait_completion(flctl);
899*4882a593Smuzhiyun break;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun default:
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun goto runtime_exit;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun read_normal_exit:
907*4882a593Smuzhiyun writel(flctl->read_bytes, FLDTCNTR(flctl)); /* set read size */
908*4882a593Smuzhiyun empty_fifo(flctl);
909*4882a593Smuzhiyun start_translation(flctl);
910*4882a593Smuzhiyun read_fiforeg(flctl, flctl->read_bytes, 0);
911*4882a593Smuzhiyun wait_completion(flctl);
912*4882a593Smuzhiyun runtime_exit:
913*4882a593Smuzhiyun pm_runtime_put_sync(&flctl->pdev->dev);
914*4882a593Smuzhiyun return;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
flctl_select_chip(struct nand_chip * chip,int chipnr)917*4882a593Smuzhiyun static void flctl_select_chip(struct nand_chip *chip, int chipnr)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(nand_to_mtd(chip));
920*4882a593Smuzhiyun int ret;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun switch (chipnr) {
923*4882a593Smuzhiyun case -1:
924*4882a593Smuzhiyun flctl->flcmncr_base &= ~CE0_ENABLE;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun pm_runtime_get_sync(&flctl->pdev->dev);
927*4882a593Smuzhiyun writel(flctl->flcmncr_base, FLCMNCR(flctl));
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (flctl->qos_request) {
930*4882a593Smuzhiyun dev_pm_qos_remove_request(&flctl->pm_qos);
931*4882a593Smuzhiyun flctl->qos_request = 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun pm_runtime_put_sync(&flctl->pdev->dev);
935*4882a593Smuzhiyun break;
936*4882a593Smuzhiyun case 0:
937*4882a593Smuzhiyun flctl->flcmncr_base |= CE0_ENABLE;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (!flctl->qos_request) {
940*4882a593Smuzhiyun ret = dev_pm_qos_add_request(&flctl->pdev->dev,
941*4882a593Smuzhiyun &flctl->pm_qos,
942*4882a593Smuzhiyun DEV_PM_QOS_RESUME_LATENCY,
943*4882a593Smuzhiyun 100);
944*4882a593Smuzhiyun if (ret < 0)
945*4882a593Smuzhiyun dev_err(&flctl->pdev->dev,
946*4882a593Smuzhiyun "PM QoS request failed: %d\n", ret);
947*4882a593Smuzhiyun flctl->qos_request = 1;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (flctl->holden) {
951*4882a593Smuzhiyun pm_runtime_get_sync(&flctl->pdev->dev);
952*4882a593Smuzhiyun writel(HOLDEN, FLHOLDCR(flctl));
953*4882a593Smuzhiyun pm_runtime_put_sync(&flctl->pdev->dev);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun default:
957*4882a593Smuzhiyun BUG();
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
flctl_write_buf(struct nand_chip * chip,const uint8_t * buf,int len)961*4882a593Smuzhiyun static void flctl_write_buf(struct nand_chip *chip, const uint8_t *buf, int len)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(nand_to_mtd(chip));
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun memcpy(&flctl->done_buff[flctl->index], buf, len);
966*4882a593Smuzhiyun flctl->index += len;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
flctl_read_byte(struct nand_chip * chip)969*4882a593Smuzhiyun static uint8_t flctl_read_byte(struct nand_chip *chip)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(nand_to_mtd(chip));
972*4882a593Smuzhiyun uint8_t data;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun data = flctl->done_buff[flctl->index];
975*4882a593Smuzhiyun flctl->index++;
976*4882a593Smuzhiyun return data;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
flctl_read_buf(struct nand_chip * chip,uint8_t * buf,int len)979*4882a593Smuzhiyun static void flctl_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(nand_to_mtd(chip));
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun memcpy(buf, &flctl->done_buff[flctl->index], len);
984*4882a593Smuzhiyun flctl->index += len;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
flctl_chip_attach_chip(struct nand_chip * chip)987*4882a593Smuzhiyun static int flctl_chip_attach_chip(struct nand_chip *chip)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun u64 targetsize = nanddev_target_size(&chip->base);
990*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
991*4882a593Smuzhiyun struct sh_flctl *flctl = mtd_to_flctl(mtd);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * NAND_BUSWIDTH_16 may have been set by nand_scan_ident().
995*4882a593Smuzhiyun * Add the SEL_16BIT flag in flctl->flcmncr_base.
996*4882a593Smuzhiyun */
997*4882a593Smuzhiyun if (chip->options & NAND_BUSWIDTH_16)
998*4882a593Smuzhiyun flctl->flcmncr_base |= SEL_16BIT;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (mtd->writesize == 512) {
1001*4882a593Smuzhiyun flctl->page_size = 0;
1002*4882a593Smuzhiyun if (targetsize > (32 << 20)) {
1003*4882a593Smuzhiyun /* big than 32MB */
1004*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT_4;
1005*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_3;
1006*4882a593Smuzhiyun } else if (targetsize > (2 << 16)) {
1007*4882a593Smuzhiyun /* big than 128KB */
1008*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT_3;
1009*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_2;
1010*4882a593Smuzhiyun } else {
1011*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT_2;
1012*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_1;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun } else {
1015*4882a593Smuzhiyun flctl->page_size = 1;
1016*4882a593Smuzhiyun if (targetsize > (128 << 20)) {
1017*4882a593Smuzhiyun /* big than 128MB */
1018*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT2_E;
1019*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_3;
1020*4882a593Smuzhiyun } else if (targetsize > (8 << 16)) {
1021*4882a593Smuzhiyun /* big than 512KB */
1022*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT_4;
1023*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_2;
1024*4882a593Smuzhiyun } else {
1025*4882a593Smuzhiyun flctl->rw_ADRCNT = ADRCNT_3;
1026*4882a593Smuzhiyun flctl->erase_ADRCNT = ADRCNT_1;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (flctl->hwecc) {
1031*4882a593Smuzhiyun if (mtd->writesize == 512) {
1032*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &flctl_4secc_oob_smallpage_ops);
1033*4882a593Smuzhiyun chip->badblock_pattern = &flctl_4secc_smallpage;
1034*4882a593Smuzhiyun } else {
1035*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &flctl_4secc_oob_largepage_ops);
1036*4882a593Smuzhiyun chip->badblock_pattern = &flctl_4secc_largepage;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun chip->ecc.size = 512;
1040*4882a593Smuzhiyun chip->ecc.bytes = 10;
1041*4882a593Smuzhiyun chip->ecc.strength = 4;
1042*4882a593Smuzhiyun chip->ecc.read_page = flctl_read_page_hwecc;
1043*4882a593Smuzhiyun chip->ecc.write_page = flctl_write_page_hwecc;
1044*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* 4 symbols ECC enabled */
1047*4882a593Smuzhiyun flctl->flcmncr_base |= _4ECCEN;
1048*4882a593Smuzhiyun } else {
1049*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
1050*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun static const struct nand_controller_ops flctl_nand_controller_ops = {
1057*4882a593Smuzhiyun .attach_chip = flctl_chip_attach_chip,
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun
flctl_handle_flste(int irq,void * dev_id)1060*4882a593Smuzhiyun static irqreturn_t flctl_handle_flste(int irq, void *dev_id)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct sh_flctl *flctl = dev_id;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun dev_err(&flctl->pdev->dev, "flste irq: %x\n", readl(FLINTDMACR(flctl)));
1065*4882a593Smuzhiyun writel(flctl->flintdmacr_base, FLINTDMACR(flctl));
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return IRQ_HANDLED;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun struct flctl_soc_config {
1071*4882a593Smuzhiyun unsigned long flcmncr_val;
1072*4882a593Smuzhiyun unsigned has_hwecc:1;
1073*4882a593Smuzhiyun unsigned use_holden:1;
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun static struct flctl_soc_config flctl_sh7372_config = {
1077*4882a593Smuzhiyun .flcmncr_val = CLK_16B_12L_4H | TYPESEL_SET | SHBUSSEL,
1078*4882a593Smuzhiyun .has_hwecc = 1,
1079*4882a593Smuzhiyun .use_holden = 1,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static const struct of_device_id of_flctl_match[] = {
1083*4882a593Smuzhiyun { .compatible = "renesas,shmobile-flctl-sh7372",
1084*4882a593Smuzhiyun .data = &flctl_sh7372_config },
1085*4882a593Smuzhiyun {},
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_flctl_match);
1088*4882a593Smuzhiyun
flctl_parse_dt(struct device * dev)1089*4882a593Smuzhiyun static struct sh_flctl_platform_data *flctl_parse_dt(struct device *dev)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun const struct flctl_soc_config *config;
1092*4882a593Smuzhiyun struct sh_flctl_platform_data *pdata;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun config = of_device_get_match_data(dev);
1095*4882a593Smuzhiyun if (!config) {
1096*4882a593Smuzhiyun dev_err(dev, "%s: no OF configuration attached\n", __func__);
1097*4882a593Smuzhiyun return NULL;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun pdata = devm_kzalloc(dev, sizeof(struct sh_flctl_platform_data),
1101*4882a593Smuzhiyun GFP_KERNEL);
1102*4882a593Smuzhiyun if (!pdata)
1103*4882a593Smuzhiyun return NULL;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* set SoC specific options */
1106*4882a593Smuzhiyun pdata->flcmncr_val = config->flcmncr_val;
1107*4882a593Smuzhiyun pdata->has_hwecc = config->has_hwecc;
1108*4882a593Smuzhiyun pdata->use_holden = config->use_holden;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return pdata;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
flctl_probe(struct platform_device * pdev)1113*4882a593Smuzhiyun static int flctl_probe(struct platform_device *pdev)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct resource *res;
1116*4882a593Smuzhiyun struct sh_flctl *flctl;
1117*4882a593Smuzhiyun struct mtd_info *flctl_mtd;
1118*4882a593Smuzhiyun struct nand_chip *nand;
1119*4882a593Smuzhiyun struct sh_flctl_platform_data *pdata;
1120*4882a593Smuzhiyun int ret;
1121*4882a593Smuzhiyun int irq;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun flctl = devm_kzalloc(&pdev->dev, sizeof(struct sh_flctl), GFP_KERNEL);
1124*4882a593Smuzhiyun if (!flctl)
1125*4882a593Smuzhiyun return -ENOMEM;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1128*4882a593Smuzhiyun flctl->reg = devm_ioremap_resource(&pdev->dev, res);
1129*4882a593Smuzhiyun if (IS_ERR(flctl->reg))
1130*4882a593Smuzhiyun return PTR_ERR(flctl->reg);
1131*4882a593Smuzhiyun flctl->fifo = res->start + 0x24; /* FLDTFIFO */
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1134*4882a593Smuzhiyun if (irq < 0)
1135*4882a593Smuzhiyun return irq;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, flctl_handle_flste, IRQF_SHARED,
1138*4882a593Smuzhiyun "flste", flctl);
1139*4882a593Smuzhiyun if (ret) {
1140*4882a593Smuzhiyun dev_err(&pdev->dev, "request interrupt failed.\n");
1141*4882a593Smuzhiyun return ret;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (pdev->dev.of_node)
1145*4882a593Smuzhiyun pdata = flctl_parse_dt(&pdev->dev);
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (!pdata) {
1150*4882a593Smuzhiyun dev_err(&pdev->dev, "no setup data defined\n");
1151*4882a593Smuzhiyun return -EINVAL;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun platform_set_drvdata(pdev, flctl);
1155*4882a593Smuzhiyun nand = &flctl->chip;
1156*4882a593Smuzhiyun flctl_mtd = nand_to_mtd(nand);
1157*4882a593Smuzhiyun nand_set_flash_node(nand, pdev->dev.of_node);
1158*4882a593Smuzhiyun flctl_mtd->dev.parent = &pdev->dev;
1159*4882a593Smuzhiyun flctl->pdev = pdev;
1160*4882a593Smuzhiyun flctl->hwecc = pdata->has_hwecc;
1161*4882a593Smuzhiyun flctl->holden = pdata->use_holden;
1162*4882a593Smuzhiyun flctl->flcmncr_base = pdata->flcmncr_val;
1163*4882a593Smuzhiyun flctl->flintdmacr_base = flctl->hwecc ? (STERINTE | ECERB) : STERINTE;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* Set address of hardware control function */
1166*4882a593Smuzhiyun /* 20 us command delay time */
1167*4882a593Smuzhiyun nand->legacy.chip_delay = 20;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun nand->legacy.read_byte = flctl_read_byte;
1170*4882a593Smuzhiyun nand->legacy.write_buf = flctl_write_buf;
1171*4882a593Smuzhiyun nand->legacy.read_buf = flctl_read_buf;
1172*4882a593Smuzhiyun nand->legacy.select_chip = flctl_select_chip;
1173*4882a593Smuzhiyun nand->legacy.cmdfunc = flctl_cmdfunc;
1174*4882a593Smuzhiyun nand->legacy.set_features = nand_get_set_features_notsupp;
1175*4882a593Smuzhiyun nand->legacy.get_features = nand_get_set_features_notsupp;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (pdata->flcmncr_val & SEL_16BIT)
1178*4882a593Smuzhiyun nand->options |= NAND_BUSWIDTH_16;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun nand->options |= NAND_BBM_FIRSTPAGE | NAND_BBM_SECONDPAGE;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1183*4882a593Smuzhiyun pm_runtime_resume(&pdev->dev);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun flctl_setup_dma(flctl);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun nand->legacy.dummy_controller.ops = &flctl_nand_controller_ops;
1188*4882a593Smuzhiyun ret = nand_scan(nand, 1);
1189*4882a593Smuzhiyun if (ret)
1190*4882a593Smuzhiyun goto err_chip;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun ret = mtd_device_register(flctl_mtd, pdata->parts, pdata->nr_parts);
1193*4882a593Smuzhiyun if (ret)
1194*4882a593Smuzhiyun goto cleanup_nand;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun return 0;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun cleanup_nand:
1199*4882a593Smuzhiyun nand_cleanup(nand);
1200*4882a593Smuzhiyun err_chip:
1201*4882a593Smuzhiyun flctl_release_dma(flctl);
1202*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1203*4882a593Smuzhiyun return ret;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
flctl_remove(struct platform_device * pdev)1206*4882a593Smuzhiyun static int flctl_remove(struct platform_device *pdev)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct sh_flctl *flctl = platform_get_drvdata(pdev);
1209*4882a593Smuzhiyun struct nand_chip *chip = &flctl->chip;
1210*4882a593Smuzhiyun int ret;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun flctl_release_dma(flctl);
1213*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
1214*4882a593Smuzhiyun WARN_ON(ret);
1215*4882a593Smuzhiyun nand_cleanup(chip);
1216*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun return 0;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun static struct platform_driver flctl_driver = {
1222*4882a593Smuzhiyun .remove = flctl_remove,
1223*4882a593Smuzhiyun .driver = {
1224*4882a593Smuzhiyun .name = "sh_flctl",
1225*4882a593Smuzhiyun .of_match_table = of_match_ptr(of_flctl_match),
1226*4882a593Smuzhiyun },
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun module_platform_driver_probe(flctl_driver, flctl_probe);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1232*4882a593Smuzhiyun MODULE_AUTHOR("Yoshihiro Shimoda");
1233*4882a593Smuzhiyun MODULE_DESCRIPTION("SuperH FLCTL driver");
1234*4882a593Smuzhiyun MODULE_ALIAS("platform:sh_flctl");
1235