1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright © 2009 - Maxim Levitsky 4*4882a593Smuzhiyun * driver for Ricoh xD readers 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #include <linux/pci.h> 8*4882a593Smuzhiyun #include <linux/completion.h> 9*4882a593Smuzhiyun #include <linux/workqueue.h> 10*4882a593Smuzhiyun #include <linux/mtd/rawnand.h> 11*4882a593Smuzhiyun #include <linux/spinlock.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* nand interface + ecc 15*4882a593Smuzhiyun byte write/read does one cycle on nand data lines. 16*4882a593Smuzhiyun dword write/read does 4 cycles 17*4882a593Smuzhiyun if R852_CTL_ECC_ACCESS is set in R852_CTL, then dword read reads 18*4882a593Smuzhiyun results of ecc correction, if DMA read was done before. 19*4882a593Smuzhiyun If write was done two dword reads read generated ecc checksums 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define R852_DATALINE 0x00 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* control register */ 24*4882a593Smuzhiyun #define R852_CTL 0x04 25*4882a593Smuzhiyun #define R852_CTL_COMMAND 0x01 /* send command (#CLE)*/ 26*4882a593Smuzhiyun #define R852_CTL_DATA 0x02 /* read/write data (#ALE)*/ 27*4882a593Smuzhiyun #define R852_CTL_ON 0x04 /* only seem to controls the hd led, */ 28*4882a593Smuzhiyun /* but has to be set on start...*/ 29*4882a593Smuzhiyun #define R852_CTL_RESET 0x08 /* unknown, set only on start once*/ 30*4882a593Smuzhiyun #define R852_CTL_CARDENABLE 0x10 /* probably (#CE) - always set*/ 31*4882a593Smuzhiyun #define R852_CTL_ECC_ENABLE 0x20 /* enable ecc engine */ 32*4882a593Smuzhiyun #define R852_CTL_ECC_ACCESS 0x40 /* read/write ecc via reg #0*/ 33*4882a593Smuzhiyun #define R852_CTL_WRITE 0x80 /* set when performing writes (#WP) */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* card detection status */ 36*4882a593Smuzhiyun #define R852_CARD_STA 0x05 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define R852_CARD_STA_CD 0x01 /* state of #CD line, same as 0x04 */ 39*4882a593Smuzhiyun #define R852_CARD_STA_RO 0x02 /* card is readonly */ 40*4882a593Smuzhiyun #define R852_CARD_STA_PRESENT 0x04 /* card is present (#CD) */ 41*4882a593Smuzhiyun #define R852_CARD_STA_ABSENT 0x08 /* card is absent */ 42*4882a593Smuzhiyun #define R852_CARD_STA_BUSY 0x80 /* card is busy - (#R/B) */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* card detection irq status & enable*/ 45*4882a593Smuzhiyun #define R852_CARD_IRQ_STA 0x06 /* IRQ status */ 46*4882a593Smuzhiyun #define R852_CARD_IRQ_ENABLE 0x07 /* IRQ enable */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define R852_CARD_IRQ_CD 0x01 /* fire when #CD lights, same as 0x04*/ 49*4882a593Smuzhiyun #define R852_CARD_IRQ_REMOVE 0x04 /* detect card removal */ 50*4882a593Smuzhiyun #define R852_CARD_IRQ_INSERT 0x08 /* detect card insert */ 51*4882a593Smuzhiyun #define R852_CARD_IRQ_UNK1 0x10 /* unknown */ 52*4882a593Smuzhiyun #define R852_CARD_IRQ_GENABLE 0x80 /* general enable */ 53*4882a593Smuzhiyun #define R852_CARD_IRQ_MASK 0x1D 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* hardware enable */ 58*4882a593Smuzhiyun #define R852_HW 0x08 59*4882a593Smuzhiyun #define R852_HW_ENABLED 0x01 /* hw enabled */ 60*4882a593Smuzhiyun #define R852_HW_UNKNOWN 0x80 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* dma capabilities */ 64*4882a593Smuzhiyun #define R852_DMA_CAP 0x09 65*4882a593Smuzhiyun #define R852_SMBIT 0x20 /* if set with bit #6 or bit #7, then */ 66*4882a593Smuzhiyun /* hw is smartmedia */ 67*4882a593Smuzhiyun #define R852_DMA1 0x40 /* if set w/bit #7, dma is supported */ 68*4882a593Smuzhiyun #define R852_DMA2 0x80 /* if set w/bit #6, dma is supported */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* physical DMA address - 32 bit value*/ 72*4882a593Smuzhiyun #define R852_DMA_ADDR 0x0C 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* dma settings */ 76*4882a593Smuzhiyun #define R852_DMA_SETTINGS 0x10 77*4882a593Smuzhiyun #define R852_DMA_MEMORY 0x01 /* (memory <-> internal hw buffer) */ 78*4882a593Smuzhiyun #define R852_DMA_READ 0x02 /* 0 = write, 1 = read */ 79*4882a593Smuzhiyun #define R852_DMA_INTERNAL 0x04 /* (internal hw buffer <-> card) */ 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* dma IRQ status */ 82*4882a593Smuzhiyun #define R852_DMA_IRQ_STA 0x14 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* dma IRQ enable */ 85*4882a593Smuzhiyun #define R852_DMA_IRQ_ENABLE 0x18 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define R852_DMA_IRQ_MEMORY 0x01 /* (memory <-> internal hw buffer) */ 88*4882a593Smuzhiyun #define R852_DMA_IRQ_ERROR 0x02 /* error did happen */ 89*4882a593Smuzhiyun #define R852_DMA_IRQ_INTERNAL 0x04 /* (internal hw buffer <-> card) */ 90*4882a593Smuzhiyun #define R852_DMA_IRQ_MASK 0x07 /* mask of all IRQ bits */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* ECC syndrome format - read from reg #0 will return two copies of these for 94*4882a593Smuzhiyun each half of the page. 95*4882a593Smuzhiyun first byte is error byte location, and second, bit location + flags */ 96*4882a593Smuzhiyun #define R852_ECC_ERR_BIT_MSK 0x07 /* error bit location */ 97*4882a593Smuzhiyun #define R852_ECC_CORRECT 0x10 /* no errors - (guessed) */ 98*4882a593Smuzhiyun #define R852_ECC_CORRECTABLE 0x20 /* correctable error exist */ 99*4882a593Smuzhiyun #define R852_ECC_FAIL 0x40 /* non correctable error detected */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define R852_DMA_LEN 512 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define DMA_INTERNAL 0 104*4882a593Smuzhiyun #define DMA_MEMORY 1 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun struct r852_device { 107*4882a593Smuzhiyun struct nand_controller controller; 108*4882a593Smuzhiyun void __iomem *mmio; /* mmio */ 109*4882a593Smuzhiyun struct nand_chip *chip; /* nand chip backpointer */ 110*4882a593Smuzhiyun struct pci_dev *pci_dev; /* pci backpointer */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* dma area */ 113*4882a593Smuzhiyun dma_addr_t phys_dma_addr; /* bus address of buffer*/ 114*4882a593Smuzhiyun struct completion dma_done; /* data transfer done */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun dma_addr_t phys_bounce_buffer; /* bus address of bounce buffer */ 117*4882a593Smuzhiyun uint8_t *bounce_buffer; /* virtual address of bounce buffer */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun int dma_dir; /* 1 = read, 0 = write */ 120*4882a593Smuzhiyun int dma_stage; /* 0 - idle, 1 - first step, 121*4882a593Smuzhiyun 2 - second step */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun int dma_state; /* 0 = internal, 1 = memory */ 124*4882a593Smuzhiyun int dma_error; /* dma errors */ 125*4882a593Smuzhiyun int dma_usable; /* is it possible to use dma */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* card status area */ 128*4882a593Smuzhiyun struct delayed_work card_detect_work; 129*4882a593Smuzhiyun struct workqueue_struct *card_workqueue; 130*4882a593Smuzhiyun int card_registered; /* card registered with mtd */ 131*4882a593Smuzhiyun int card_detected; /* card detected in slot */ 132*4882a593Smuzhiyun int card_unstable; /* whenever the card is inserted, 133*4882a593Smuzhiyun is not known yet */ 134*4882a593Smuzhiyun int readonly; /* card is readonly */ 135*4882a593Smuzhiyun int sm; /* Is card smartmedia */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* interrupt handling */ 138*4882a593Smuzhiyun spinlock_t irqlock; /* IRQ protecting lock */ 139*4882a593Smuzhiyun int irq; /* irq num */ 140*4882a593Smuzhiyun /* misc */ 141*4882a593Smuzhiyun void *tmp_buffer; /* temporary buffer */ 142*4882a593Smuzhiyun uint8_t ctlreg; /* cached contents of control reg */ 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define dbg(format, ...) \ 146*4882a593Smuzhiyun if (debug) \ 147*4882a593Smuzhiyun pr_debug(format "\n", ## __VA_ARGS__) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define dbg_verbose(format, ...) \ 150*4882a593Smuzhiyun if (debug > 1) \ 151*4882a593Smuzhiyun pr_debug(format "\n", ## __VA_ARGS__) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define message(format, ...) \ 155*4882a593Smuzhiyun pr_info(format "\n", ## __VA_ARGS__) 156