1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2009 - Maxim Levitsky
4*4882a593Smuzhiyun * driver for Ricoh xD readers
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define DRV_NAME "r852"
8*4882a593Smuzhiyun #define pr_fmt(fmt) DRV_NAME ": " fmt
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/jiffies.h>
13*4882a593Smuzhiyun #include <linux/workqueue.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/pci_ids.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <asm/byteorder.h>
20*4882a593Smuzhiyun #include <linux/sched.h>
21*4882a593Smuzhiyun #include "sm_common.h"
22*4882a593Smuzhiyun #include "r852.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static bool r852_enable_dma = 1;
26*4882a593Smuzhiyun module_param(r852_enable_dma, bool, S_IRUGO);
27*4882a593Smuzhiyun MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static int debug;
30*4882a593Smuzhiyun module_param(debug, int, S_IRUGO | S_IWUSR);
31*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0-2)");
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* read register */
r852_read_reg(struct r852_device * dev,int address)34*4882a593Smuzhiyun static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun uint8_t reg = readb(dev->mmio + address);
37*4882a593Smuzhiyun return reg;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* write register */
r852_write_reg(struct r852_device * dev,int address,uint8_t value)41*4882a593Smuzhiyun static inline void r852_write_reg(struct r852_device *dev,
42*4882a593Smuzhiyun int address, uint8_t value)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun writeb(value, dev->mmio + address);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* read dword sized register */
r852_read_reg_dword(struct r852_device * dev,int address)49*4882a593Smuzhiyun static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
52*4882a593Smuzhiyun return reg;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* write dword sized register */
r852_write_reg_dword(struct r852_device * dev,int address,uint32_t value)56*4882a593Smuzhiyun static inline void r852_write_reg_dword(struct r852_device *dev,
57*4882a593Smuzhiyun int address, uint32_t value)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun writel(cpu_to_le32(value), dev->mmio + address);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* returns pointer to our private structure */
r852_get_dev(struct mtd_info * mtd)63*4882a593Smuzhiyun static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
66*4882a593Smuzhiyun return nand_get_controller_data(chip);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* check if controller supports dma */
r852_dma_test(struct r852_device * dev)71*4882a593Smuzhiyun static void r852_dma_test(struct r852_device *dev)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
74*4882a593Smuzhiyun (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (!dev->dma_usable)
77*4882a593Smuzhiyun message("Non dma capable device detected, dma disabled");
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (!r852_enable_dma) {
80*4882a593Smuzhiyun message("disabling dma on user request");
81*4882a593Smuzhiyun dev->dma_usable = 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Enable dma. Enables ether first or second stage of the DMA,
87*4882a593Smuzhiyun * Expects dev->dma_dir and dev->dma_state be set
88*4882a593Smuzhiyun */
r852_dma_enable(struct r852_device * dev)89*4882a593Smuzhiyun static void r852_dma_enable(struct r852_device *dev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun uint8_t dma_reg, dma_irq_reg;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set up dma settings */
94*4882a593Smuzhiyun dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
95*4882a593Smuzhiyun dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (dev->dma_dir)
98*4882a593Smuzhiyun dma_reg |= R852_DMA_READ;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (dev->dma_state == DMA_INTERNAL) {
101*4882a593Smuzhiyun dma_reg |= R852_DMA_INTERNAL;
102*4882a593Smuzhiyun /* Precaution to make sure HW doesn't write */
103*4882a593Smuzhiyun /* to random kernel memory */
104*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_ADDR,
105*4882a593Smuzhiyun cpu_to_le32(dev->phys_bounce_buffer));
106*4882a593Smuzhiyun } else {
107*4882a593Smuzhiyun dma_reg |= R852_DMA_MEMORY;
108*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_ADDR,
109*4882a593Smuzhiyun cpu_to_le32(dev->phys_dma_addr));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Precaution: make sure write reached the device */
113*4882a593Smuzhiyun r852_read_reg_dword(dev, R852_DMA_ADDR);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Set dma irq */
118*4882a593Smuzhiyun dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
119*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
120*4882a593Smuzhiyun dma_irq_reg |
121*4882a593Smuzhiyun R852_DMA_IRQ_INTERNAL |
122*4882a593Smuzhiyun R852_DMA_IRQ_ERROR |
123*4882a593Smuzhiyun R852_DMA_IRQ_MEMORY);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * Disable dma, called from the interrupt handler, which specifies
128*4882a593Smuzhiyun * success of the operation via 'error' argument
129*4882a593Smuzhiyun */
r852_dma_done(struct r852_device * dev,int error)130*4882a593Smuzhiyun static void r852_dma_done(struct r852_device *dev, int error)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun WARN_ON(dev->dma_stage == 0);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
135*4882a593Smuzhiyun r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
138*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Precaution to make sure HW doesn't write to random kernel memory */
141*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_ADDR,
142*4882a593Smuzhiyun cpu_to_le32(dev->phys_bounce_buffer));
143*4882a593Smuzhiyun r852_read_reg_dword(dev, R852_DMA_ADDR);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun dev->dma_error = error;
146*4882a593Smuzhiyun dev->dma_stage = 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
149*4882a593Smuzhiyun dma_unmap_single(&dev->pci_dev->dev, dev->phys_dma_addr,
150*4882a593Smuzhiyun R852_DMA_LEN,
151*4882a593Smuzhiyun dev->dma_dir ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Wait, till dma is done, which includes both phases of it
156*4882a593Smuzhiyun */
r852_dma_wait(struct r852_device * dev)157*4882a593Smuzhiyun static int r852_dma_wait(struct r852_device *dev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun long timeout = wait_for_completion_timeout(&dev->dma_done,
160*4882a593Smuzhiyun msecs_to_jiffies(1000));
161*4882a593Smuzhiyun if (!timeout) {
162*4882a593Smuzhiyun dbg("timeout waiting for DMA interrupt");
163*4882a593Smuzhiyun return -ETIMEDOUT;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Read/Write one page using dma. Only pages can be read (512 bytes)
171*4882a593Smuzhiyun */
r852_do_dma(struct r852_device * dev,uint8_t * buf,int do_read)172*4882a593Smuzhiyun static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun int bounce = 0;
175*4882a593Smuzhiyun unsigned long flags;
176*4882a593Smuzhiyun int error;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun dev->dma_error = 0;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Set dma direction */
181*4882a593Smuzhiyun dev->dma_dir = do_read;
182*4882a593Smuzhiyun dev->dma_stage = 1;
183*4882a593Smuzhiyun reinit_completion(&dev->dma_done);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun dbg_verbose("doing dma %s ", do_read ? "read" : "write");
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Set initial dma state: for reading first fill on board buffer,
188*4882a593Smuzhiyun from device, for writes first fill the buffer from memory*/
189*4882a593Smuzhiyun dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* if incoming buffer is not page aligned, we should do bounce */
192*4882a593Smuzhiyun if ((unsigned long)buf & (R852_DMA_LEN-1))
193*4882a593Smuzhiyun bounce = 1;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (!bounce) {
196*4882a593Smuzhiyun dev->phys_dma_addr = dma_map_single(&dev->pci_dev->dev, buf,
197*4882a593Smuzhiyun R852_DMA_LEN,
198*4882a593Smuzhiyun do_read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
199*4882a593Smuzhiyun if (dma_mapping_error(&dev->pci_dev->dev, dev->phys_dma_addr))
200*4882a593Smuzhiyun bounce = 1;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (bounce) {
204*4882a593Smuzhiyun dbg_verbose("dma: using bounce buffer");
205*4882a593Smuzhiyun dev->phys_dma_addr = dev->phys_bounce_buffer;
206*4882a593Smuzhiyun if (!do_read)
207*4882a593Smuzhiyun memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Enable DMA */
211*4882a593Smuzhiyun spin_lock_irqsave(&dev->irqlock, flags);
212*4882a593Smuzhiyun r852_dma_enable(dev);
213*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irqlock, flags);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Wait till complete */
216*4882a593Smuzhiyun error = r852_dma_wait(dev);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (error) {
219*4882a593Smuzhiyun r852_dma_done(dev, error);
220*4882a593Smuzhiyun return;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (do_read && bounce)
224*4882a593Smuzhiyun memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * Program data lines of the nand chip to send data to it
229*4882a593Smuzhiyun */
r852_write_buf(struct nand_chip * chip,const uint8_t * buf,int len)230*4882a593Smuzhiyun static void r852_write_buf(struct nand_chip *chip, const uint8_t *buf, int len)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
233*4882a593Smuzhiyun uint32_t reg;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Don't allow any access to hardware if we suspect card removal */
236*4882a593Smuzhiyun if (dev->card_unstable)
237*4882a593Smuzhiyun return;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Special case for whole sector read */
240*4882a593Smuzhiyun if (len == R852_DMA_LEN && dev->dma_usable) {
241*4882a593Smuzhiyun r852_do_dma(dev, (uint8_t *)buf, 0);
242*4882a593Smuzhiyun return;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* write DWORD chinks - faster */
246*4882a593Smuzhiyun while (len >= 4) {
247*4882a593Smuzhiyun reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
248*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DATALINE, reg);
249*4882a593Smuzhiyun buf += 4;
250*4882a593Smuzhiyun len -= 4;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* write rest */
255*4882a593Smuzhiyun while (len > 0) {
256*4882a593Smuzhiyun r852_write_reg(dev, R852_DATALINE, *buf++);
257*4882a593Smuzhiyun len--;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Read data lines of the nand chip to retrieve data
263*4882a593Smuzhiyun */
r852_read_buf(struct nand_chip * chip,uint8_t * buf,int len)264*4882a593Smuzhiyun static void r852_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
267*4882a593Smuzhiyun uint32_t reg;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (dev->card_unstable) {
270*4882a593Smuzhiyun /* since we can't signal error here, at least, return
271*4882a593Smuzhiyun predictable buffer */
272*4882a593Smuzhiyun memset(buf, 0, len);
273*4882a593Smuzhiyun return;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* special case for whole sector read */
277*4882a593Smuzhiyun if (len == R852_DMA_LEN && dev->dma_usable) {
278*4882a593Smuzhiyun r852_do_dma(dev, buf, 1);
279*4882a593Smuzhiyun return;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* read in dword sized chunks */
283*4882a593Smuzhiyun while (len >= 4) {
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun reg = r852_read_reg_dword(dev, R852_DATALINE);
286*4882a593Smuzhiyun *buf++ = reg & 0xFF;
287*4882a593Smuzhiyun *buf++ = (reg >> 8) & 0xFF;
288*4882a593Smuzhiyun *buf++ = (reg >> 16) & 0xFF;
289*4882a593Smuzhiyun *buf++ = (reg >> 24) & 0xFF;
290*4882a593Smuzhiyun len -= 4;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* read the reset by bytes */
294*4882a593Smuzhiyun while (len--)
295*4882a593Smuzhiyun *buf++ = r852_read_reg(dev, R852_DATALINE);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * Read one byte from nand chip
300*4882a593Smuzhiyun */
r852_read_byte(struct nand_chip * chip)301*4882a593Smuzhiyun static uint8_t r852_read_byte(struct nand_chip *chip)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Same problem as in r852_read_buf.... */
306*4882a593Smuzhiyun if (dev->card_unstable)
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return r852_read_reg(dev, R852_DATALINE);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * Control several chip lines & send commands
314*4882a593Smuzhiyun */
r852_cmdctl(struct nand_chip * chip,int dat,unsigned int ctrl)315*4882a593Smuzhiyun static void r852_cmdctl(struct nand_chip *chip, int dat, unsigned int ctrl)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (dev->card_unstable)
320*4882a593Smuzhiyun return;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (ctrl & NAND_CTRL_CHANGE) {
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
325*4882a593Smuzhiyun R852_CTL_ON | R852_CTL_CARDENABLE);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (ctrl & NAND_ALE)
328*4882a593Smuzhiyun dev->ctlreg |= R852_CTL_DATA;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (ctrl & NAND_CLE)
331*4882a593Smuzhiyun dev->ctlreg |= R852_CTL_COMMAND;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (ctrl & NAND_NCE)
334*4882a593Smuzhiyun dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
335*4882a593Smuzhiyun else
336*4882a593Smuzhiyun dev->ctlreg &= ~R852_CTL_WRITE;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* when write is stareted, enable write access */
339*4882a593Smuzhiyun if (dat == NAND_CMD_ERASE1)
340*4882a593Smuzhiyun dev->ctlreg |= R852_CTL_WRITE;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
346*4882a593Smuzhiyun to set write mode */
347*4882a593Smuzhiyun if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
348*4882a593Smuzhiyun dev->ctlreg |= R852_CTL_WRITE;
349*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (dat != NAND_CMD_NONE)
353*4882a593Smuzhiyun r852_write_reg(dev, R852_DATALINE, dat);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * Wait till card is ready.
358*4882a593Smuzhiyun * based on nand_wait, but returns errors on DMA error
359*4882a593Smuzhiyun */
r852_wait(struct nand_chip * chip)360*4882a593Smuzhiyun static int r852_wait(struct nand_chip *chip)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct r852_device *dev = nand_get_controller_data(chip);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun unsigned long timeout;
365*4882a593Smuzhiyun u8 status;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(400);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun while (time_before(jiffies, timeout))
370*4882a593Smuzhiyun if (chip->legacy.dev_ready(chip))
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun nand_status_op(chip, &status);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Unfortunelly, no way to send detailed error status... */
376*4882a593Smuzhiyun if (dev->dma_error) {
377*4882a593Smuzhiyun status |= NAND_STATUS_FAIL;
378*4882a593Smuzhiyun dev->dma_error = 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun return status;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Check if card is ready
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun
r852_ready(struct nand_chip * chip)387*4882a593Smuzhiyun static int r852_ready(struct nand_chip *chip)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
390*4882a593Smuzhiyun return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * Set ECC engine mode
396*4882a593Smuzhiyun */
397*4882a593Smuzhiyun
r852_ecc_hwctl(struct nand_chip * chip,int mode)398*4882a593Smuzhiyun static void r852_ecc_hwctl(struct nand_chip *chip, int mode)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (dev->card_unstable)
403*4882a593Smuzhiyun return;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun switch (mode) {
406*4882a593Smuzhiyun case NAND_ECC_READ:
407*4882a593Smuzhiyun case NAND_ECC_WRITE:
408*4882a593Smuzhiyun /* enable ecc generation/check*/
409*4882a593Smuzhiyun dev->ctlreg |= R852_CTL_ECC_ENABLE;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* flush ecc buffer */
412*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL,
413*4882a593Smuzhiyun dev->ctlreg | R852_CTL_ECC_ACCESS);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun r852_read_reg_dword(dev, R852_DATALINE);
416*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
417*4882a593Smuzhiyun return;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun case NAND_ECC_READSYN:
420*4882a593Smuzhiyun /* disable ecc generation */
421*4882a593Smuzhiyun dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
422*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * Calculate ECC, only used for writes
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun
r852_ecc_calculate(struct nand_chip * chip,const uint8_t * dat,uint8_t * ecc_code)430*4882a593Smuzhiyun static int r852_ecc_calculate(struct nand_chip *chip, const uint8_t *dat,
431*4882a593Smuzhiyun uint8_t *ecc_code)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
434*4882a593Smuzhiyun struct sm_oob *oob = (struct sm_oob *)ecc_code;
435*4882a593Smuzhiyun uint32_t ecc1, ecc2;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (dev->card_unstable)
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
441*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
444*4882a593Smuzhiyun ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun oob->ecc1[0] = (ecc1) & 0xFF;
447*4882a593Smuzhiyun oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
448*4882a593Smuzhiyun oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun oob->ecc2[0] = (ecc2) & 0xFF;
451*4882a593Smuzhiyun oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
452*4882a593Smuzhiyun oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun * Correct the data using ECC, hw did almost everything for us
460*4882a593Smuzhiyun */
461*4882a593Smuzhiyun
r852_ecc_correct(struct nand_chip * chip,uint8_t * dat,uint8_t * read_ecc,uint8_t * calc_ecc)462*4882a593Smuzhiyun static int r852_ecc_correct(struct nand_chip *chip, uint8_t *dat,
463*4882a593Smuzhiyun uint8_t *read_ecc, uint8_t *calc_ecc)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun uint32_t ecc_reg;
466*4882a593Smuzhiyun uint8_t ecc_status, err_byte;
467*4882a593Smuzhiyun int i, error = 0;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(nand_to_mtd(chip));
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (dev->card_unstable)
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (dev->dma_error) {
475*4882a593Smuzhiyun dev->dma_error = 0;
476*4882a593Smuzhiyun return -EIO;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
480*4882a593Smuzhiyun ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
481*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, dev->ctlreg);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun for (i = 0 ; i <= 1 ; i++) {
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ecc_status = (ecc_reg >> 8) & 0xFF;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* ecc uncorrectable error */
488*4882a593Smuzhiyun if (ecc_status & R852_ECC_FAIL) {
489*4882a593Smuzhiyun dbg("ecc: unrecoverable error, in half %d", i);
490*4882a593Smuzhiyun error = -EBADMSG;
491*4882a593Smuzhiyun goto exit;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* correctable error */
495*4882a593Smuzhiyun if (ecc_status & R852_ECC_CORRECTABLE) {
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun err_byte = ecc_reg & 0xFF;
498*4882a593Smuzhiyun dbg("ecc: recoverable error, "
499*4882a593Smuzhiyun "in half %d, byte %d, bit %d", i,
500*4882a593Smuzhiyun err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun dat[err_byte] ^=
503*4882a593Smuzhiyun 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
504*4882a593Smuzhiyun error++;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun dat += 256;
508*4882a593Smuzhiyun ecc_reg >>= 16;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun exit:
511*4882a593Smuzhiyun return error;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun * This is copy of nand_read_oob_std
516*4882a593Smuzhiyun * nand_read_oob_syndrome assumes we can send column address - we can't
517*4882a593Smuzhiyun */
r852_read_oob(struct nand_chip * chip,int page)518*4882a593Smuzhiyun static int r852_read_oob(struct nand_chip *chip, int page)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun * Start the nand engine
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun
r852_engine_enable(struct r852_device * dev)529*4882a593Smuzhiyun static void r852_engine_enable(struct r852_device *dev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
532*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
533*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
536*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun msleep(300);
539*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, 0);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun * Stop the nand engine
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun
r852_engine_disable(struct r852_device * dev)547*4882a593Smuzhiyun static void r852_engine_disable(struct r852_device *dev)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_HW, 0);
550*4882a593Smuzhiyun r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun * Test if card is present
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun
r852_card_update_present(struct r852_device * dev)557*4882a593Smuzhiyun static void r852_card_update_present(struct r852_device *dev)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun unsigned long flags;
560*4882a593Smuzhiyun uint8_t reg;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun spin_lock_irqsave(&dev->irqlock, flags);
563*4882a593Smuzhiyun reg = r852_read_reg(dev, R852_CARD_STA);
564*4882a593Smuzhiyun dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
565*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irqlock, flags);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * Update card detection IRQ state according to current card state
570*4882a593Smuzhiyun * which is read in r852_card_update_present
571*4882a593Smuzhiyun */
r852_update_card_detect(struct r852_device * dev)572*4882a593Smuzhiyun static void r852_update_card_detect(struct r852_device *dev)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
575*4882a593Smuzhiyun dev->card_unstable = 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
578*4882a593Smuzhiyun card_detect_reg |= R852_CARD_IRQ_GENABLE;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun card_detect_reg |= dev->card_detected ?
581*4882a593Smuzhiyun R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
r852_media_type_show(struct device * sys_dev,struct device_attribute * attr,char * buf)586*4882a593Smuzhiyun static ssize_t r852_media_type_show(struct device *sys_dev,
587*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
590*4882a593Smuzhiyun struct r852_device *dev = r852_get_dev(mtd);
591*4882a593Smuzhiyun char *data = dev->sm ? "smartmedia" : "xd";
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun strcpy(buf, data);
594*4882a593Smuzhiyun return strlen(data);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Detect properties of card in slot */
r852_update_media_status(struct r852_device * dev)601*4882a593Smuzhiyun static void r852_update_media_status(struct r852_device *dev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun uint8_t reg;
604*4882a593Smuzhiyun unsigned long flags;
605*4882a593Smuzhiyun int readonly;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun spin_lock_irqsave(&dev->irqlock, flags);
608*4882a593Smuzhiyun if (!dev->card_detected) {
609*4882a593Smuzhiyun message("card removed");
610*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irqlock, flags);
611*4882a593Smuzhiyun return ;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
615*4882a593Smuzhiyun reg = r852_read_reg(dev, R852_DMA_CAP);
616*4882a593Smuzhiyun dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun message("detected %s %s card in slot",
619*4882a593Smuzhiyun dev->sm ? "SmartMedia" : "xD",
620*4882a593Smuzhiyun readonly ? "readonly" : "writeable");
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun dev->readonly = readonly;
623*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irqlock, flags);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * Register the nand device
628*4882a593Smuzhiyun * Called when the card is detected
629*4882a593Smuzhiyun */
r852_register_nand_device(struct r852_device * dev)630*4882a593Smuzhiyun static int r852_register_nand_device(struct r852_device *dev)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(dev->chip);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun WARN_ON(dev->card_registered);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun mtd->dev.parent = &dev->pci_dev->dev;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (dev->readonly)
639*4882a593Smuzhiyun dev->chip->options |= NAND_ROM;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun r852_engine_enable(dev);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (sm_register_device(mtd, dev->sm))
644*4882a593Smuzhiyun goto error1;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (device_create_file(&mtd->dev, &dev_attr_media_type)) {
647*4882a593Smuzhiyun message("can't create media type sysfs attribute");
648*4882a593Smuzhiyun goto error3;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun dev->card_registered = 1;
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun error3:
654*4882a593Smuzhiyun WARN_ON(mtd_device_unregister(nand_to_mtd(dev->chip)));
655*4882a593Smuzhiyun nand_cleanup(dev->chip);
656*4882a593Smuzhiyun error1:
657*4882a593Smuzhiyun /* Force card redetect */
658*4882a593Smuzhiyun dev->card_detected = 0;
659*4882a593Smuzhiyun return -1;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun * Unregister the card
664*4882a593Smuzhiyun */
665*4882a593Smuzhiyun
r852_unregister_nand_device(struct r852_device * dev)666*4882a593Smuzhiyun static void r852_unregister_nand_device(struct r852_device *dev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(dev->chip);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (!dev->card_registered)
671*4882a593Smuzhiyun return;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun device_remove_file(&mtd->dev, &dev_attr_media_type);
674*4882a593Smuzhiyun WARN_ON(mtd_device_unregister(mtd));
675*4882a593Smuzhiyun nand_cleanup(dev->chip);
676*4882a593Smuzhiyun r852_engine_disable(dev);
677*4882a593Smuzhiyun dev->card_registered = 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Card state updater */
r852_card_detect_work(struct work_struct * work)681*4882a593Smuzhiyun static void r852_card_detect_work(struct work_struct *work)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct r852_device *dev =
684*4882a593Smuzhiyun container_of(work, struct r852_device, card_detect_work.work);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun r852_card_update_present(dev);
687*4882a593Smuzhiyun r852_update_card_detect(dev);
688*4882a593Smuzhiyun dev->card_unstable = 0;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* False alarm */
691*4882a593Smuzhiyun if (dev->card_detected == dev->card_registered)
692*4882a593Smuzhiyun goto exit;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Read media properties */
695*4882a593Smuzhiyun r852_update_media_status(dev);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* Register the card */
698*4882a593Smuzhiyun if (dev->card_detected)
699*4882a593Smuzhiyun r852_register_nand_device(dev);
700*4882a593Smuzhiyun else
701*4882a593Smuzhiyun r852_unregister_nand_device(dev);
702*4882a593Smuzhiyun exit:
703*4882a593Smuzhiyun r852_update_card_detect(dev);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Ack + disable IRQ generation */
r852_disable_irqs(struct r852_device * dev)707*4882a593Smuzhiyun static void r852_disable_irqs(struct r852_device *dev)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun uint8_t reg;
710*4882a593Smuzhiyun reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
711*4882a593Smuzhiyun r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
714*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
715*4882a593Smuzhiyun reg & ~R852_DMA_IRQ_MASK);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
718*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Interrupt handler */
r852_irq(int irq,void * data)722*4882a593Smuzhiyun static irqreturn_t r852_irq(int irq, void *data)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct r852_device *dev = (struct r852_device *)data;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun uint8_t card_status, dma_status;
727*4882a593Smuzhiyun unsigned long flags;
728*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun spin_lock_irqsave(&dev->irqlock, flags);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* handle card detection interrupts first */
733*4882a593Smuzhiyun card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
734*4882a593Smuzhiyun r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun ret = IRQ_HANDLED;
739*4882a593Smuzhiyun dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* we shouldn't receive any interrupts if we wait for card
742*4882a593Smuzhiyun to settle */
743*4882a593Smuzhiyun WARN_ON(dev->card_unstable);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* disable irqs while card is unstable */
746*4882a593Smuzhiyun /* this will timeout DMA if active, but better that garbage */
747*4882a593Smuzhiyun r852_disable_irqs(dev);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (dev->card_unstable)
750*4882a593Smuzhiyun goto out;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* let, card state to settle a bit, and then do the work */
753*4882a593Smuzhiyun dev->card_unstable = 1;
754*4882a593Smuzhiyun queue_delayed_work(dev->card_workqueue,
755*4882a593Smuzhiyun &dev->card_detect_work, msecs_to_jiffies(100));
756*4882a593Smuzhiyun goto out;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Handle dma interrupts */
761*4882a593Smuzhiyun dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
762*4882a593Smuzhiyun r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (dma_status & R852_DMA_IRQ_MASK) {
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = IRQ_HANDLED;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (dma_status & R852_DMA_IRQ_ERROR) {
769*4882a593Smuzhiyun dbg("received dma error IRQ");
770*4882a593Smuzhiyun r852_dma_done(dev, -EIO);
771*4882a593Smuzhiyun complete(&dev->dma_done);
772*4882a593Smuzhiyun goto out;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* received DMA interrupt out of nowhere? */
776*4882a593Smuzhiyun WARN_ON_ONCE(dev->dma_stage == 0);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (dev->dma_stage == 0)
779*4882a593Smuzhiyun goto out;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* done device access */
782*4882a593Smuzhiyun if (dev->dma_state == DMA_INTERNAL &&
783*4882a593Smuzhiyun (dma_status & R852_DMA_IRQ_INTERNAL)) {
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun dev->dma_state = DMA_MEMORY;
786*4882a593Smuzhiyun dev->dma_stage++;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* done memory DMA */
790*4882a593Smuzhiyun if (dev->dma_state == DMA_MEMORY &&
791*4882a593Smuzhiyun (dma_status & R852_DMA_IRQ_MEMORY)) {
792*4882a593Smuzhiyun dev->dma_state = DMA_INTERNAL;
793*4882a593Smuzhiyun dev->dma_stage++;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* Enable 2nd half of dma dance */
797*4882a593Smuzhiyun if (dev->dma_stage == 2)
798*4882a593Smuzhiyun r852_dma_enable(dev);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Operation done */
801*4882a593Smuzhiyun if (dev->dma_stage == 3) {
802*4882a593Smuzhiyun r852_dma_done(dev, 0);
803*4882a593Smuzhiyun complete(&dev->dma_done);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun goto out;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* Handle unknown interrupts */
809*4882a593Smuzhiyun if (dma_status)
810*4882a593Smuzhiyun dbg("bad dma IRQ status = %x", dma_status);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (card_status & ~R852_CARD_STA_CD)
813*4882a593Smuzhiyun dbg("strange card status = %x", card_status);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun out:
816*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->irqlock, flags);
817*4882a593Smuzhiyun return ret;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
r852_attach_chip(struct nand_chip * chip)820*4882a593Smuzhiyun static int r852_attach_chip(struct nand_chip *chip)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun chip->ecc.placement = NAND_ECC_PLACEMENT_INTERLEAVED;
826*4882a593Smuzhiyun chip->ecc.size = R852_DMA_LEN;
827*4882a593Smuzhiyun chip->ecc.bytes = SM_OOB_SIZE;
828*4882a593Smuzhiyun chip->ecc.strength = 2;
829*4882a593Smuzhiyun chip->ecc.hwctl = r852_ecc_hwctl;
830*4882a593Smuzhiyun chip->ecc.calculate = r852_ecc_calculate;
831*4882a593Smuzhiyun chip->ecc.correct = r852_ecc_correct;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* TODO: hack */
834*4882a593Smuzhiyun chip->ecc.read_oob = r852_read_oob;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun static const struct nand_controller_ops r852_ops = {
840*4882a593Smuzhiyun .attach_chip = r852_attach_chip,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
r852_probe(struct pci_dev * pci_dev,const struct pci_device_id * id)843*4882a593Smuzhiyun static int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun int error;
846*4882a593Smuzhiyun struct nand_chip *chip;
847*4882a593Smuzhiyun struct r852_device *dev;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* pci initialization */
850*4882a593Smuzhiyun error = pci_enable_device(pci_dev);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (error)
853*4882a593Smuzhiyun goto error1;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun pci_set_master(pci_dev);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun error = dma_set_mask(&pci_dev->dev, DMA_BIT_MASK(32));
858*4882a593Smuzhiyun if (error)
859*4882a593Smuzhiyun goto error2;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun error = pci_request_regions(pci_dev, DRV_NAME);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (error)
864*4882a593Smuzhiyun goto error3;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun error = -ENOMEM;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* init nand chip, but register it only on card insert */
869*4882a593Smuzhiyun chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (!chip)
872*4882a593Smuzhiyun goto error4;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* commands */
875*4882a593Smuzhiyun chip->legacy.cmd_ctrl = r852_cmdctl;
876*4882a593Smuzhiyun chip->legacy.waitfunc = r852_wait;
877*4882a593Smuzhiyun chip->legacy.dev_ready = r852_ready;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* I/O */
880*4882a593Smuzhiyun chip->legacy.read_byte = r852_read_byte;
881*4882a593Smuzhiyun chip->legacy.read_buf = r852_read_buf;
882*4882a593Smuzhiyun chip->legacy.write_buf = r852_write_buf;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* init our device structure */
885*4882a593Smuzhiyun dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (!dev)
888*4882a593Smuzhiyun goto error5;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun nand_set_controller_data(chip, dev);
891*4882a593Smuzhiyun dev->chip = chip;
892*4882a593Smuzhiyun dev->pci_dev = pci_dev;
893*4882a593Smuzhiyun pci_set_drvdata(pci_dev, dev);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun nand_controller_init(&dev->controller);
896*4882a593Smuzhiyun dev->controller.ops = &r852_ops;
897*4882a593Smuzhiyun chip->controller = &dev->controller;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun dev->bounce_buffer = dma_alloc_coherent(&pci_dev->dev, R852_DMA_LEN,
900*4882a593Smuzhiyun &dev->phys_bounce_buffer, GFP_KERNEL);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun if (!dev->bounce_buffer)
903*4882a593Smuzhiyun goto error6;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun error = -ENODEV;
907*4882a593Smuzhiyun dev->mmio = pci_ioremap_bar(pci_dev, 0);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (!dev->mmio)
910*4882a593Smuzhiyun goto error7;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun error = -ENOMEM;
913*4882a593Smuzhiyun dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (!dev->tmp_buffer)
916*4882a593Smuzhiyun goto error8;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun init_completion(&dev->dma_done);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun dev->card_workqueue = create_freezable_workqueue(DRV_NAME);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!dev->card_workqueue)
923*4882a593Smuzhiyun goto error9;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* shutdown everything - precation */
928*4882a593Smuzhiyun r852_engine_disable(dev);
929*4882a593Smuzhiyun r852_disable_irqs(dev);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun r852_dma_test(dev);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun dev->irq = pci_dev->irq;
934*4882a593Smuzhiyun spin_lock_init(&dev->irqlock);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun dev->card_detected = 0;
937*4882a593Smuzhiyun r852_card_update_present(dev);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /*register irq handler*/
940*4882a593Smuzhiyun error = -ENODEV;
941*4882a593Smuzhiyun if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
942*4882a593Smuzhiyun DRV_NAME, dev))
943*4882a593Smuzhiyun goto error10;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* kick initial present test */
946*4882a593Smuzhiyun queue_delayed_work(dev->card_workqueue,
947*4882a593Smuzhiyun &dev->card_detect_work, 0);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun pr_notice("driver loaded successfully\n");
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun error10:
954*4882a593Smuzhiyun destroy_workqueue(dev->card_workqueue);
955*4882a593Smuzhiyun error9:
956*4882a593Smuzhiyun kfree(dev->tmp_buffer);
957*4882a593Smuzhiyun error8:
958*4882a593Smuzhiyun pci_iounmap(pci_dev, dev->mmio);
959*4882a593Smuzhiyun error7:
960*4882a593Smuzhiyun dma_free_coherent(&pci_dev->dev, R852_DMA_LEN, dev->bounce_buffer,
961*4882a593Smuzhiyun dev->phys_bounce_buffer);
962*4882a593Smuzhiyun error6:
963*4882a593Smuzhiyun kfree(dev);
964*4882a593Smuzhiyun error5:
965*4882a593Smuzhiyun kfree(chip);
966*4882a593Smuzhiyun error4:
967*4882a593Smuzhiyun pci_release_regions(pci_dev);
968*4882a593Smuzhiyun error3:
969*4882a593Smuzhiyun error2:
970*4882a593Smuzhiyun pci_disable_device(pci_dev);
971*4882a593Smuzhiyun error1:
972*4882a593Smuzhiyun return error;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
r852_remove(struct pci_dev * pci_dev)975*4882a593Smuzhiyun static void r852_remove(struct pci_dev *pci_dev)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct r852_device *dev = pci_get_drvdata(pci_dev);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Stop detect workqueue -
980*4882a593Smuzhiyun we are going to unregister the device anyway*/
981*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->card_detect_work);
982*4882a593Smuzhiyun destroy_workqueue(dev->card_workqueue);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Unregister the device, this might make more IO */
985*4882a593Smuzhiyun r852_unregister_nand_device(dev);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* Stop interrupts */
988*4882a593Smuzhiyun r852_disable_irqs(dev);
989*4882a593Smuzhiyun free_irq(dev->irq, dev);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* Cleanup */
992*4882a593Smuzhiyun kfree(dev->tmp_buffer);
993*4882a593Smuzhiyun pci_iounmap(pci_dev, dev->mmio);
994*4882a593Smuzhiyun dma_free_coherent(&pci_dev->dev, R852_DMA_LEN, dev->bounce_buffer,
995*4882a593Smuzhiyun dev->phys_bounce_buffer);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun kfree(dev->chip);
998*4882a593Smuzhiyun kfree(dev);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Shutdown the PCI device */
1001*4882a593Smuzhiyun pci_release_regions(pci_dev);
1002*4882a593Smuzhiyun pci_disable_device(pci_dev);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
r852_shutdown(struct pci_dev * pci_dev)1005*4882a593Smuzhiyun static void r852_shutdown(struct pci_dev *pci_dev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct r852_device *dev = pci_get_drvdata(pci_dev);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->card_detect_work);
1010*4882a593Smuzhiyun r852_disable_irqs(dev);
1011*4882a593Smuzhiyun synchronize_irq(dev->irq);
1012*4882a593Smuzhiyun pci_disable_device(pci_dev);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
r852_suspend(struct device * device)1016*4882a593Smuzhiyun static int r852_suspend(struct device *device)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct r852_device *dev = dev_get_drvdata(device);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (dev->ctlreg & R852_CTL_CARDENABLE)
1021*4882a593Smuzhiyun return -EBUSY;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* First make sure the detect work is gone */
1024*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->card_detect_work);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Turn off the interrupts and stop the device */
1027*4882a593Smuzhiyun r852_disable_irqs(dev);
1028*4882a593Smuzhiyun r852_engine_disable(dev);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* If card was pulled off just during the suspend, which is very
1031*4882a593Smuzhiyun unlikely, we will remove it on resume, it too late now
1032*4882a593Smuzhiyun anyway... */
1033*4882a593Smuzhiyun dev->card_unstable = 0;
1034*4882a593Smuzhiyun return 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
r852_resume(struct device * device)1037*4882a593Smuzhiyun static int r852_resume(struct device *device)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun struct r852_device *dev = dev_get_drvdata(device);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun r852_disable_irqs(dev);
1042*4882a593Smuzhiyun r852_card_update_present(dev);
1043*4882a593Smuzhiyun r852_engine_disable(dev);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* If card status changed, just do the work */
1047*4882a593Smuzhiyun if (dev->card_detected != dev->card_registered) {
1048*4882a593Smuzhiyun dbg("card was %s during low power state",
1049*4882a593Smuzhiyun dev->card_detected ? "added" : "removed");
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun queue_delayed_work(dev->card_workqueue,
1052*4882a593Smuzhiyun &dev->card_detect_work, msecs_to_jiffies(1000));
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Otherwise, initialize the card */
1057*4882a593Smuzhiyun if (dev->card_registered) {
1058*4882a593Smuzhiyun r852_engine_enable(dev);
1059*4882a593Smuzhiyun nand_select_target(dev->chip, 0);
1060*4882a593Smuzhiyun nand_reset_op(dev->chip);
1061*4882a593Smuzhiyun nand_deselect_target(dev->chip);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* Program card detection IRQ */
1065*4882a593Smuzhiyun r852_update_card_detect(dev);
1066*4882a593Smuzhiyun return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun #endif
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static const struct pci_device_id r852_pci_id_tbl[] = {
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun { PCI_VDEVICE(RICOH, 0x0852), },
1073*4882a593Smuzhiyun { },
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static struct pci_driver r852_pci_driver = {
1081*4882a593Smuzhiyun .name = DRV_NAME,
1082*4882a593Smuzhiyun .id_table = r852_pci_id_tbl,
1083*4882a593Smuzhiyun .probe = r852_probe,
1084*4882a593Smuzhiyun .remove = r852_remove,
1085*4882a593Smuzhiyun .shutdown = r852_shutdown,
1086*4882a593Smuzhiyun .driver.pm = &r852_pm_ops,
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun module_pci_driver(r852_pci_driver);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1092*4882a593Smuzhiyun MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
1093*4882a593Smuzhiyun MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");
1094