1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2006-2007 PA Semi, Inc
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Egor Martovetsky <egor@pasemi.com>
6*4882a593Smuzhiyun * Maintained by: Olof Johansson <olof@lixom.net>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Driver for the PWRficient onchip NAND flash interface
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #undef DEBUG
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define LBICTRL_LPCCTL_NR 0x00004000
27*4882a593Smuzhiyun #define CLE_PIN_CTL 15
28*4882a593Smuzhiyun #define ALE_PIN_CTL 14
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static unsigned int lpcctl;
31*4882a593Smuzhiyun static struct mtd_info *pasemi_nand_mtd;
32*4882a593Smuzhiyun static struct nand_controller controller;
33*4882a593Smuzhiyun static const char driver_name[] = "pasemi-nand";
34*4882a593Smuzhiyun
pasemi_read_buf(struct nand_chip * chip,u_char * buf,int len)35*4882a593Smuzhiyun static void pasemi_read_buf(struct nand_chip *chip, u_char *buf, int len)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun while (len > 0x800) {
38*4882a593Smuzhiyun memcpy_fromio(buf, chip->legacy.IO_ADDR_R, 0x800);
39*4882a593Smuzhiyun buf += 0x800;
40*4882a593Smuzhiyun len -= 0x800;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun memcpy_fromio(buf, chip->legacy.IO_ADDR_R, len);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
pasemi_write_buf(struct nand_chip * chip,const u_char * buf,int len)45*4882a593Smuzhiyun static void pasemi_write_buf(struct nand_chip *chip, const u_char *buf,
46*4882a593Smuzhiyun int len)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun while (len > 0x800) {
49*4882a593Smuzhiyun memcpy_toio(chip->legacy.IO_ADDR_R, buf, 0x800);
50*4882a593Smuzhiyun buf += 0x800;
51*4882a593Smuzhiyun len -= 0x800;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun memcpy_toio(chip->legacy.IO_ADDR_R, buf, len);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
pasemi_hwcontrol(struct nand_chip * chip,int cmd,unsigned int ctrl)56*4882a593Smuzhiyun static void pasemi_hwcontrol(struct nand_chip *chip, int cmd,
57*4882a593Smuzhiyun unsigned int ctrl)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun if (cmd == NAND_CMD_NONE)
60*4882a593Smuzhiyun return;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (ctrl & NAND_CLE)
63*4882a593Smuzhiyun out_8(chip->legacy.IO_ADDR_W + (1 << CLE_PIN_CTL), cmd);
64*4882a593Smuzhiyun else
65*4882a593Smuzhiyun out_8(chip->legacy.IO_ADDR_W + (1 << ALE_PIN_CTL), cmd);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Push out posted writes */
68*4882a593Smuzhiyun eieio();
69*4882a593Smuzhiyun inl(lpcctl);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
pasemi_device_ready(struct nand_chip * chip)72*4882a593Smuzhiyun static int pasemi_device_ready(struct nand_chip *chip)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun return !!(inl(lpcctl) & LBICTRL_LPCCTL_NR);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
pasemi_attach_chip(struct nand_chip * chip)77*4882a593Smuzhiyun static int pasemi_attach_chip(struct nand_chip *chip)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
80*4882a593Smuzhiyun chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
81*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct nand_controller_ops pasemi_ops = {
87*4882a593Smuzhiyun .attach_chip = pasemi_attach_chip,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
pasemi_nand_probe(struct platform_device * ofdev)90*4882a593Smuzhiyun static int pasemi_nand_probe(struct platform_device *ofdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct device *dev = &ofdev->dev;
93*4882a593Smuzhiyun struct pci_dev *pdev;
94*4882a593Smuzhiyun struct device_node *np = dev->of_node;
95*4882a593Smuzhiyun struct resource res;
96*4882a593Smuzhiyun struct nand_chip *chip;
97*4882a593Smuzhiyun int err = 0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun err = of_address_to_resource(np, 0, &res);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (err)
102*4882a593Smuzhiyun return -EINVAL;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* We only support one device at the moment */
105*4882a593Smuzhiyun if (pasemi_nand_mtd)
106*4882a593Smuzhiyun return -ENODEV;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun dev_dbg(dev, "pasemi_nand at %pR\n", &res);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Allocate memory for MTD device structure and private data */
111*4882a593Smuzhiyun chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
112*4882a593Smuzhiyun if (!chip) {
113*4882a593Smuzhiyun err = -ENOMEM;
114*4882a593Smuzhiyun goto out;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun controller.ops = &pasemi_ops;
118*4882a593Smuzhiyun nand_controller_init(&controller);
119*4882a593Smuzhiyun chip->controller = &controller;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun pasemi_nand_mtd = nand_to_mtd(chip);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Link the private data with the MTD structure */
124*4882a593Smuzhiyun pasemi_nand_mtd->dev.parent = dev;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun chip->legacy.IO_ADDR_R = of_iomap(np, 0);
127*4882a593Smuzhiyun chip->legacy.IO_ADDR_W = chip->legacy.IO_ADDR_R;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (!chip->legacy.IO_ADDR_R) {
130*4882a593Smuzhiyun err = -EIO;
131*4882a593Smuzhiyun goto out_mtd;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa008, NULL);
135*4882a593Smuzhiyun if (!pdev) {
136*4882a593Smuzhiyun err = -ENODEV;
137*4882a593Smuzhiyun goto out_ior;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun lpcctl = pci_resource_start(pdev, 0);
141*4882a593Smuzhiyun pci_dev_put(pdev);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (!request_region(lpcctl, 4, driver_name)) {
144*4882a593Smuzhiyun err = -EBUSY;
145*4882a593Smuzhiyun goto out_ior;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun chip->legacy.cmd_ctrl = pasemi_hwcontrol;
149*4882a593Smuzhiyun chip->legacy.dev_ready = pasemi_device_ready;
150*4882a593Smuzhiyun chip->legacy.read_buf = pasemi_read_buf;
151*4882a593Smuzhiyun chip->legacy.write_buf = pasemi_write_buf;
152*4882a593Smuzhiyun chip->legacy.chip_delay = 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Enable the following for a flash based bad block table */
155*4882a593Smuzhiyun chip->bbt_options = NAND_BBT_USE_FLASH;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * This driver assumes that the default ECC engine should be TYPE_SOFT.
159*4882a593Smuzhiyun * Set ->engine_type before registering the NAND devices in order to
160*4882a593Smuzhiyun * provide a driver specific default value.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Scan to find existence of the device */
165*4882a593Smuzhiyun err = nand_scan(chip, 1);
166*4882a593Smuzhiyun if (err)
167*4882a593Smuzhiyun goto out_lpc;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (mtd_device_register(pasemi_nand_mtd, NULL, 0)) {
170*4882a593Smuzhiyun dev_err(dev, "Unable to register MTD device\n");
171*4882a593Smuzhiyun err = -ENODEV;
172*4882a593Smuzhiyun goto out_cleanup_nand;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev_info(dev, "PA Semi NAND flash at %pR, control at I/O %x\n", &res,
176*4882a593Smuzhiyun lpcctl);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun out_cleanup_nand:
181*4882a593Smuzhiyun nand_cleanup(chip);
182*4882a593Smuzhiyun out_lpc:
183*4882a593Smuzhiyun release_region(lpcctl, 4);
184*4882a593Smuzhiyun out_ior:
185*4882a593Smuzhiyun iounmap(chip->legacy.IO_ADDR_R);
186*4882a593Smuzhiyun out_mtd:
187*4882a593Smuzhiyun kfree(chip);
188*4882a593Smuzhiyun out:
189*4882a593Smuzhiyun return err;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
pasemi_nand_remove(struct platform_device * ofdev)192*4882a593Smuzhiyun static int pasemi_nand_remove(struct platform_device *ofdev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct nand_chip *chip;
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (!pasemi_nand_mtd)
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun chip = mtd_to_nand(pasemi_nand_mtd);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Release resources, unregister device */
203*4882a593Smuzhiyun ret = mtd_device_unregister(pasemi_nand_mtd);
204*4882a593Smuzhiyun WARN_ON(ret);
205*4882a593Smuzhiyun nand_cleanup(chip);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun release_region(lpcctl, 4);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun iounmap(chip->legacy.IO_ADDR_R);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Free the MTD device structure */
212*4882a593Smuzhiyun kfree(chip);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun pasemi_nand_mtd = NULL;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct of_device_id pasemi_nand_match[] =
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun .compatible = "pasemi,localbus-nand",
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun {},
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pasemi_nand_match);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct platform_driver pasemi_nand_driver =
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun .driver = {
232*4882a593Smuzhiyun .name = driver_name,
233*4882a593Smuzhiyun .of_match_table = pasemi_nand_match,
234*4882a593Smuzhiyun },
235*4882a593Smuzhiyun .probe = pasemi_nand_probe,
236*4882a593Smuzhiyun .remove = pasemi_nand_remove,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun module_platform_driver(pasemi_nand_driver);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun MODULE_LICENSE("GPL");
242*4882a593Smuzhiyun MODULE_AUTHOR("Egor Martovetsky <egor@pasemi.com>");
243*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND flash interface driver for PA Semi PWRficient");
244