xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/oxnas_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Oxford Semiconductor OXNAS NAND driver
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun  * Copyright (C) 2016 Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun  * Heavily based on plat_nand.c :
7*4882a593Smuzhiyun  * Author: Vitaly Wool <vitalywool@gmail.com>
8*4882a593Smuzhiyun  * Copyright (C) 2013 Ma Haijun <mahaijuns@gmail.com>
9*4882a593Smuzhiyun  * Copyright (C) 2012 John Crispin <blogic@openwrt.org>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/reset.h>
19*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
20*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
21*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Nand commands */
25*4882a593Smuzhiyun #define OXNAS_NAND_CMD_ALE		BIT(18)
26*4882a593Smuzhiyun #define OXNAS_NAND_CMD_CLE		BIT(19)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define OXNAS_NAND_MAX_CHIPS	1
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct oxnas_nand_ctrl {
31*4882a593Smuzhiyun 	struct nand_controller base;
32*4882a593Smuzhiyun 	void __iomem *io_base;
33*4882a593Smuzhiyun 	struct clk *clk;
34*4882a593Smuzhiyun 	struct nand_chip *chips[OXNAS_NAND_MAX_CHIPS];
35*4882a593Smuzhiyun 	unsigned int nchips;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
oxnas_nand_read_byte(struct nand_chip * chip)38*4882a593Smuzhiyun static uint8_t oxnas_nand_read_byte(struct nand_chip *chip)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas = nand_get_controller_data(chip);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return readb(oxnas->io_base);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
oxnas_nand_read_buf(struct nand_chip * chip,u8 * buf,int len)45*4882a593Smuzhiyun static void oxnas_nand_read_buf(struct nand_chip *chip, u8 *buf, int len)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas = nand_get_controller_data(chip);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	ioread8_rep(oxnas->io_base, buf, len);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
oxnas_nand_write_buf(struct nand_chip * chip,const u8 * buf,int len)52*4882a593Smuzhiyun static void oxnas_nand_write_buf(struct nand_chip *chip, const u8 *buf,
53*4882a593Smuzhiyun 				 int len)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas = nand_get_controller_data(chip);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	iowrite8_rep(oxnas->io_base, buf, len);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Single CS command control */
oxnas_nand_cmd_ctrl(struct nand_chip * chip,int cmd,unsigned int ctrl)61*4882a593Smuzhiyun static void oxnas_nand_cmd_ctrl(struct nand_chip *chip, int cmd,
62*4882a593Smuzhiyun 				unsigned int ctrl)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas = nand_get_controller_data(chip);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (ctrl & NAND_CLE)
67*4882a593Smuzhiyun 		writeb(cmd, oxnas->io_base + OXNAS_NAND_CMD_CLE);
68*4882a593Smuzhiyun 	else if (ctrl & NAND_ALE)
69*4882a593Smuzhiyun 		writeb(cmd, oxnas->io_base + OXNAS_NAND_CMD_ALE);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Probe for the NAND device.
74*4882a593Smuzhiyun  */
oxnas_nand_probe(struct platform_device * pdev)75*4882a593Smuzhiyun static int oxnas_nand_probe(struct platform_device *pdev)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
78*4882a593Smuzhiyun 	struct device_node *nand_np;
79*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas;
80*4882a593Smuzhiyun 	struct nand_chip *chip;
81*4882a593Smuzhiyun 	struct mtd_info *mtd;
82*4882a593Smuzhiyun 	struct resource *res;
83*4882a593Smuzhiyun 	int count = 0;
84*4882a593Smuzhiyun 	int err = 0;
85*4882a593Smuzhiyun 	int i;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Allocate memory for the device structure (and zero it) */
88*4882a593Smuzhiyun 	oxnas = devm_kzalloc(&pdev->dev, sizeof(*oxnas),
89*4882a593Smuzhiyun 			     GFP_KERNEL);
90*4882a593Smuzhiyun 	if (!oxnas)
91*4882a593Smuzhiyun 		return -ENOMEM;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	nand_controller_init(&oxnas->base);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
96*4882a593Smuzhiyun 	oxnas->io_base = devm_ioremap_resource(&pdev->dev, res);
97*4882a593Smuzhiyun 	if (IS_ERR(oxnas->io_base))
98*4882a593Smuzhiyun 		return PTR_ERR(oxnas->io_base);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	oxnas->clk = devm_clk_get(&pdev->dev, NULL);
101*4882a593Smuzhiyun 	if (IS_ERR(oxnas->clk))
102*4882a593Smuzhiyun 		oxnas->clk = NULL;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* Only a single chip node is supported */
105*4882a593Smuzhiyun 	count = of_get_child_count(np);
106*4882a593Smuzhiyun 	if (count > 1)
107*4882a593Smuzhiyun 		return -EINVAL;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	err = clk_prepare_enable(oxnas->clk);
110*4882a593Smuzhiyun 	if (err)
111*4882a593Smuzhiyun 		return err;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	device_reset_optional(&pdev->dev);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for_each_child_of_node(np, nand_np) {
116*4882a593Smuzhiyun 		chip = devm_kzalloc(&pdev->dev, sizeof(struct nand_chip),
117*4882a593Smuzhiyun 				    GFP_KERNEL);
118*4882a593Smuzhiyun 		if (!chip) {
119*4882a593Smuzhiyun 			err = -ENOMEM;
120*4882a593Smuzhiyun 			goto err_release_child;
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		chip->controller = &oxnas->base;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		nand_set_flash_node(chip, nand_np);
126*4882a593Smuzhiyun 		nand_set_controller_data(chip, oxnas);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		mtd = nand_to_mtd(chip);
129*4882a593Smuzhiyun 		mtd->dev.parent = &pdev->dev;
130*4882a593Smuzhiyun 		mtd->priv = chip;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		chip->legacy.cmd_ctrl = oxnas_nand_cmd_ctrl;
133*4882a593Smuzhiyun 		chip->legacy.read_buf = oxnas_nand_read_buf;
134*4882a593Smuzhiyun 		chip->legacy.read_byte = oxnas_nand_read_byte;
135*4882a593Smuzhiyun 		chip->legacy.write_buf = oxnas_nand_write_buf;
136*4882a593Smuzhiyun 		chip->legacy.chip_delay = 30;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		/* Scan to find existence of the device */
139*4882a593Smuzhiyun 		err = nand_scan(chip, 1);
140*4882a593Smuzhiyun 		if (err)
141*4882a593Smuzhiyun 			goto err_release_child;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		err = mtd_device_register(mtd, NULL, 0);
144*4882a593Smuzhiyun 		if (err)
145*4882a593Smuzhiyun 			goto err_cleanup_nand;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		oxnas->chips[oxnas->nchips++] = chip;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Exit if no chips found */
151*4882a593Smuzhiyun 	if (!oxnas->nchips) {
152*4882a593Smuzhiyun 		err = -ENODEV;
153*4882a593Smuzhiyun 		goto err_clk_unprepare;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	platform_set_drvdata(pdev, oxnas);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun err_cleanup_nand:
161*4882a593Smuzhiyun 	nand_cleanup(chip);
162*4882a593Smuzhiyun err_release_child:
163*4882a593Smuzhiyun 	of_node_put(nand_np);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	for (i = 0; i < oxnas->nchips; i++) {
166*4882a593Smuzhiyun 		chip = oxnas->chips[i];
167*4882a593Smuzhiyun 		WARN_ON(mtd_device_unregister(nand_to_mtd(chip)));
168*4882a593Smuzhiyun 		nand_cleanup(chip);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun err_clk_unprepare:
172*4882a593Smuzhiyun 	clk_disable_unprepare(oxnas->clk);
173*4882a593Smuzhiyun 	return err;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
oxnas_nand_remove(struct platform_device * pdev)176*4882a593Smuzhiyun static int oxnas_nand_remove(struct platform_device *pdev)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct oxnas_nand_ctrl *oxnas = platform_get_drvdata(pdev);
179*4882a593Smuzhiyun 	struct nand_chip *chip;
180*4882a593Smuzhiyun 	int i;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	for (i = 0; i < oxnas->nchips; i++) {
183*4882a593Smuzhiyun 		chip = oxnas->chips[i];
184*4882a593Smuzhiyun 		WARN_ON(mtd_device_unregister(nand_to_mtd(chip)));
185*4882a593Smuzhiyun 		nand_cleanup(chip);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	clk_disable_unprepare(oxnas->clk);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct of_device_id oxnas_nand_match[] = {
194*4882a593Smuzhiyun 	{ .compatible = "oxsemi,ox820-nand" },
195*4882a593Smuzhiyun 	{},
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, oxnas_nand_match);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static struct platform_driver oxnas_nand_driver = {
200*4882a593Smuzhiyun 	.probe	= oxnas_nand_probe,
201*4882a593Smuzhiyun 	.remove	= oxnas_nand_remove,
202*4882a593Smuzhiyun 	.driver	= {
203*4882a593Smuzhiyun 		.name		= "oxnas_nand",
204*4882a593Smuzhiyun 		.of_match_table = oxnas_nand_match,
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun module_platform_driver(oxnas_nand_driver);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun MODULE_LICENSE("GPL");
211*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
212*4882a593Smuzhiyun MODULE_DESCRIPTION("Oxnas NAND driver");
213*4882a593Smuzhiyun MODULE_ALIAS("platform:oxnas_nand");
214