xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/orion_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * NAND support for Marvell Orion SoC platforms
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Tzachi Perelstein <tzachi@marvell.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is licensed under  the terms of the GNU General Public
7*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/sizes.h>
22*4882a593Smuzhiyun #include <linux/platform_data/mtd-orion_nand.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct orion_nand_info {
25*4882a593Smuzhiyun 	struct nand_controller controller;
26*4882a593Smuzhiyun 	struct nand_chip chip;
27*4882a593Smuzhiyun 	struct clk *clk;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
orion_nand_cmd_ctrl(struct nand_chip * nc,int cmd,unsigned int ctrl)30*4882a593Smuzhiyun static void orion_nand_cmd_ctrl(struct nand_chip *nc, int cmd,
31*4882a593Smuzhiyun 				unsigned int ctrl)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct orion_nand_data *board = nand_get_controller_data(nc);
34*4882a593Smuzhiyun 	u32 offs;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (cmd == NAND_CMD_NONE)
37*4882a593Smuzhiyun 		return;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (ctrl & NAND_CLE)
40*4882a593Smuzhiyun 		offs = (1 << board->cle);
41*4882a593Smuzhiyun 	else if (ctrl & NAND_ALE)
42*4882a593Smuzhiyun 		offs = (1 << board->ale);
43*4882a593Smuzhiyun 	else
44*4882a593Smuzhiyun 		return;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (nc->options & NAND_BUSWIDTH_16)
47*4882a593Smuzhiyun 		offs <<= 1;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	writeb(cmd, nc->legacy.IO_ADDR_W + offs);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
orion_nand_read_buf(struct nand_chip * chip,uint8_t * buf,int len)52*4882a593Smuzhiyun static void orion_nand_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	void __iomem *io_base = chip->legacy.IO_ADDR_R;
55*4882a593Smuzhiyun #if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5
56*4882a593Smuzhiyun 	uint64_t *buf64;
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun 	int i = 0;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	while (len && (unsigned long)buf & 7) {
61*4882a593Smuzhiyun 		*buf++ = readb(io_base);
62*4882a593Smuzhiyun 		len--;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun #if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5
65*4882a593Smuzhiyun 	buf64 = (uint64_t *)buf;
66*4882a593Smuzhiyun 	while (i < len/8) {
67*4882a593Smuzhiyun 		/*
68*4882a593Smuzhiyun 		 * Since GCC has no proper constraint (PR 43518)
69*4882a593Smuzhiyun 		 * force x variable to r2/r3 registers as ldrd instruction
70*4882a593Smuzhiyun 		 * requires first register to be even.
71*4882a593Smuzhiyun 		 */
72*4882a593Smuzhiyun 		register uint64_t x asm ("r2");
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		asm volatile ("ldrd\t%0, [%1]" : "=&r" (x) : "r" (io_base));
75*4882a593Smuzhiyun 		buf64[i++] = x;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 	i *= 8;
78*4882a593Smuzhiyun #else
79*4882a593Smuzhiyun 	readsl(io_base, buf, len/4);
80*4882a593Smuzhiyun 	i = len / 4 * 4;
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun 	while (i < len)
83*4882a593Smuzhiyun 		buf[i++] = readb(io_base);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
orion_nand_attach_chip(struct nand_chip * chip)86*4882a593Smuzhiyun static int orion_nand_attach_chip(struct nand_chip *chip)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
89*4882a593Smuzhiyun 	    chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
90*4882a593Smuzhiyun 		chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const struct nand_controller_ops orion_nand_ops = {
96*4882a593Smuzhiyun 	.attach_chip = orion_nand_attach_chip,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
orion_nand_probe(struct platform_device * pdev)99*4882a593Smuzhiyun static int __init orion_nand_probe(struct platform_device *pdev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct orion_nand_info *info;
102*4882a593Smuzhiyun 	struct mtd_info *mtd;
103*4882a593Smuzhiyun 	struct nand_chip *nc;
104*4882a593Smuzhiyun 	struct orion_nand_data *board;
105*4882a593Smuzhiyun 	struct resource *res;
106*4882a593Smuzhiyun 	void __iomem *io_base;
107*4882a593Smuzhiyun 	int ret = 0;
108*4882a593Smuzhiyun 	u32 val = 0;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	info = devm_kzalloc(&pdev->dev,
111*4882a593Smuzhiyun 			sizeof(struct orion_nand_info),
112*4882a593Smuzhiyun 			GFP_KERNEL);
113*4882a593Smuzhiyun 	if (!info)
114*4882a593Smuzhiyun 		return -ENOMEM;
115*4882a593Smuzhiyun 	nc = &info->chip;
116*4882a593Smuzhiyun 	mtd = nand_to_mtd(nc);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	nand_controller_init(&info->controller);
119*4882a593Smuzhiyun 	info->controller.ops = &orion_nand_ops;
120*4882a593Smuzhiyun 	nc->controller = &info->controller;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
123*4882a593Smuzhiyun 	io_base = devm_ioremap_resource(&pdev->dev, res);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (IS_ERR(io_base))
126*4882a593Smuzhiyun 		return PTR_ERR(io_base);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
129*4882a593Smuzhiyun 		board = devm_kzalloc(&pdev->dev, sizeof(struct orion_nand_data),
130*4882a593Smuzhiyun 					GFP_KERNEL);
131*4882a593Smuzhiyun 		if (!board)
132*4882a593Smuzhiyun 			return -ENOMEM;
133*4882a593Smuzhiyun 		if (!of_property_read_u32(pdev->dev.of_node, "cle", &val))
134*4882a593Smuzhiyun 			board->cle = (u8)val;
135*4882a593Smuzhiyun 		else
136*4882a593Smuzhiyun 			board->cle = 0;
137*4882a593Smuzhiyun 		if (!of_property_read_u32(pdev->dev.of_node, "ale", &val))
138*4882a593Smuzhiyun 			board->ale = (u8)val;
139*4882a593Smuzhiyun 		else
140*4882a593Smuzhiyun 			board->ale = 1;
141*4882a593Smuzhiyun 		if (!of_property_read_u32(pdev->dev.of_node,
142*4882a593Smuzhiyun 						"bank-width", &val))
143*4882a593Smuzhiyun 			board->width = (u8)val * 8;
144*4882a593Smuzhiyun 		else
145*4882a593Smuzhiyun 			board->width = 8;
146*4882a593Smuzhiyun 		if (!of_property_read_u32(pdev->dev.of_node,
147*4882a593Smuzhiyun 						"chip-delay", &val))
148*4882a593Smuzhiyun 			board->chip_delay = (u8)val;
149*4882a593Smuzhiyun 	} else {
150*4882a593Smuzhiyun 		board = dev_get_platdata(&pdev->dev);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	mtd->dev.parent = &pdev->dev;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	nand_set_controller_data(nc, board);
156*4882a593Smuzhiyun 	nand_set_flash_node(nc, pdev->dev.of_node);
157*4882a593Smuzhiyun 	nc->legacy.IO_ADDR_R = nc->legacy.IO_ADDR_W = io_base;
158*4882a593Smuzhiyun 	nc->legacy.cmd_ctrl = orion_nand_cmd_ctrl;
159*4882a593Smuzhiyun 	nc->legacy.read_buf = orion_nand_read_buf;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (board->chip_delay)
162*4882a593Smuzhiyun 		nc->legacy.chip_delay = board->chip_delay;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	WARN(board->width > 16,
165*4882a593Smuzhiyun 		"%d bit bus width out of range",
166*4882a593Smuzhiyun 		board->width);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (board->width == 16)
169*4882a593Smuzhiyun 		nc->options |= NAND_BUSWIDTH_16;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	platform_set_drvdata(pdev, info);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Not all platforms can gate the clock, so it is not
174*4882a593Smuzhiyun 	   an error if the clock does not exists. */
175*4882a593Smuzhiyun 	info->clk = devm_clk_get(&pdev->dev, NULL);
176*4882a593Smuzhiyun 	if (IS_ERR(info->clk)) {
177*4882a593Smuzhiyun 		ret = PTR_ERR(info->clk);
178*4882a593Smuzhiyun 		if (ret == -ENOENT) {
179*4882a593Smuzhiyun 			info->clk = NULL;
180*4882a593Smuzhiyun 		} else {
181*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get clock!\n");
182*4882a593Smuzhiyun 			return ret;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	ret = clk_prepare_enable(info->clk);
187*4882a593Smuzhiyun 	if (ret) {
188*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to prepare clock!\n");
189*4882a593Smuzhiyun 		return ret;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/*
193*4882a593Smuzhiyun 	 * This driver assumes that the default ECC engine should be TYPE_SOFT.
194*4882a593Smuzhiyun 	 * Set ->engine_type before registering the NAND devices in order to
195*4882a593Smuzhiyun 	 * provide a driver specific default value.
196*4882a593Smuzhiyun 	 */
197*4882a593Smuzhiyun 	nc->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ret = nand_scan(nc, 1);
200*4882a593Smuzhiyun 	if (ret)
201*4882a593Smuzhiyun 		goto no_dev;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	mtd->name = "orion_nand";
204*4882a593Smuzhiyun 	ret = mtd_device_register(mtd, board->parts, board->nr_parts);
205*4882a593Smuzhiyun 	if (ret) {
206*4882a593Smuzhiyun 		nand_cleanup(nc);
207*4882a593Smuzhiyun 		goto no_dev;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun no_dev:
213*4882a593Smuzhiyun 	clk_disable_unprepare(info->clk);
214*4882a593Smuzhiyun 	return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
orion_nand_remove(struct platform_device * pdev)217*4882a593Smuzhiyun static int orion_nand_remove(struct platform_device *pdev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct orion_nand_info *info = platform_get_drvdata(pdev);
220*4882a593Smuzhiyun 	struct nand_chip *chip = &info->chip;
221*4882a593Smuzhiyun 	int ret;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ret = mtd_device_unregister(nand_to_mtd(chip));
224*4882a593Smuzhiyun 	WARN_ON(ret);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	nand_cleanup(chip);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	clk_disable_unprepare(info->clk);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef CONFIG_OF
234*4882a593Smuzhiyun static const struct of_device_id orion_nand_of_match_table[] = {
235*4882a593Smuzhiyun 	{ .compatible = "marvell,orion-nand", },
236*4882a593Smuzhiyun 	{},
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, orion_nand_of_match_table);
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static struct platform_driver orion_nand_driver = {
242*4882a593Smuzhiyun 	.remove		= orion_nand_remove,
243*4882a593Smuzhiyun 	.driver		= {
244*4882a593Smuzhiyun 		.name	= "orion_nand",
245*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(orion_nand_of_match_table),
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun module_platform_driver_probe(orion_nand_driver, orion_nand_probe);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun MODULE_LICENSE("GPL");
252*4882a593Smuzhiyun MODULE_AUTHOR("Tzachi Perelstein");
253*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND glue for Orion platforms");
254*4882a593Smuzhiyun MODULE_ALIAS("platform:orion_nand");
255