xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/nand_macronix.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Free Electrons
4*4882a593Smuzhiyun  * Copyright (C) 2017 NextThing Co
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "linux/delay.h"
10*4882a593Smuzhiyun #include "internals.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define MACRONIX_READ_RETRY_BIT BIT(0)
13*4882a593Smuzhiyun #define MACRONIX_NUM_READ_RETRY_MODES 6
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define ONFI_FEATURE_ADDR_MXIC_PROTECTION 0xA0
16*4882a593Smuzhiyun #define MXIC_BLOCK_PROTECTION_ALL_LOCK 0x38
17*4882a593Smuzhiyun #define MXIC_BLOCK_PROTECTION_ALL_UNLOCK 0x0
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define ONFI_FEATURE_ADDR_MXIC_RANDOMIZER 0xB0
20*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_BIT BIT(1)
21*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_ENPGM BIT(0)
22*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_RANDEN BIT(1)
23*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_RANDOPT BIT(2)
24*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_MODE_ENTER	\
25*4882a593Smuzhiyun 	(MACRONIX_RANDOMIZER_ENPGM |	\
26*4882a593Smuzhiyun 	 MACRONIX_RANDOMIZER_RANDEN |	\
27*4882a593Smuzhiyun 	 MACRONIX_RANDOMIZER_RANDOPT)
28*4882a593Smuzhiyun #define MACRONIX_RANDOMIZER_MODE_EXIT	\
29*4882a593Smuzhiyun 	(MACRONIX_RANDOMIZER_RANDEN |	\
30*4882a593Smuzhiyun 	 MACRONIX_RANDOMIZER_RANDOPT)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MXIC_CMD_POWER_DOWN 0xB9
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct nand_onfi_vendor_macronix {
35*4882a593Smuzhiyun 	u8 reserved;
36*4882a593Smuzhiyun 	u8 reliability_func;
37*4882a593Smuzhiyun } __packed;
38*4882a593Smuzhiyun 
macronix_nand_setup_read_retry(struct nand_chip * chip,int mode)39*4882a593Smuzhiyun static int macronix_nand_setup_read_retry(struct nand_chip *chip, int mode)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u8 feature[ONFI_SUBFEATURE_PARAM_LEN];
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (!chip->parameters.supports_set_get_features ||
44*4882a593Smuzhiyun 	    !test_bit(ONFI_FEATURE_ADDR_READ_RETRY,
45*4882a593Smuzhiyun 		      chip->parameters.set_feature_list))
46*4882a593Smuzhiyun 		return -ENOTSUPP;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	feature[0] = mode;
49*4882a593Smuzhiyun 	return nand_set_features(chip, ONFI_FEATURE_ADDR_READ_RETRY, feature);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
macronix_nand_randomizer_check_enable(struct nand_chip * chip)52*4882a593Smuzhiyun static int macronix_nand_randomizer_check_enable(struct nand_chip *chip)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u8 feature[ONFI_SUBFEATURE_PARAM_LEN];
55*4882a593Smuzhiyun 	int ret;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	ret = nand_get_features(chip, ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
58*4882a593Smuzhiyun 				feature);
59*4882a593Smuzhiyun 	if (ret < 0)
60*4882a593Smuzhiyun 		return ret;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if (feature[0])
63*4882a593Smuzhiyun 		return feature[0];
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	feature[0] = MACRONIX_RANDOMIZER_MODE_ENTER;
66*4882a593Smuzhiyun 	ret = nand_set_features(chip, ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
67*4882a593Smuzhiyun 				feature);
68*4882a593Smuzhiyun 	if (ret < 0)
69*4882a593Smuzhiyun 		return ret;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* RANDEN and RANDOPT OTP bits are programmed */
72*4882a593Smuzhiyun 	feature[0] = 0x0;
73*4882a593Smuzhiyun 	ret = nand_prog_page_op(chip, 0, 0, feature, 1);
74*4882a593Smuzhiyun 	if (ret < 0)
75*4882a593Smuzhiyun 		return ret;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	ret = nand_get_features(chip, ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
78*4882a593Smuzhiyun 				feature);
79*4882a593Smuzhiyun 	if (ret < 0)
80*4882a593Smuzhiyun 		return ret;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	feature[0] &= MACRONIX_RANDOMIZER_MODE_EXIT;
83*4882a593Smuzhiyun 	ret = nand_set_features(chip, ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
84*4882a593Smuzhiyun 				feature);
85*4882a593Smuzhiyun 	if (ret < 0)
86*4882a593Smuzhiyun 		return ret;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
macronix_nand_onfi_init(struct nand_chip * chip)91*4882a593Smuzhiyun static void macronix_nand_onfi_init(struct nand_chip *chip)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct nand_parameters *p = &chip->parameters;
94*4882a593Smuzhiyun 	struct nand_onfi_vendor_macronix *mxic;
95*4882a593Smuzhiyun 	struct device_node *dn = nand_get_flash_node(chip);
96*4882a593Smuzhiyun 	int rand_otp = 0;
97*4882a593Smuzhiyun 	int ret;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (!p->onfi)
100*4882a593Smuzhiyun 		return;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (of_find_property(dn, "mxic,enable-randomizer-otp", NULL))
103*4882a593Smuzhiyun 		rand_otp = 1;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	mxic = (struct nand_onfi_vendor_macronix *)p->onfi->vendor;
106*4882a593Smuzhiyun 	/* Subpage write is prohibited in randomizer operatoin */
107*4882a593Smuzhiyun 	if (rand_otp && chip->options & NAND_NO_SUBPAGE_WRITE &&
108*4882a593Smuzhiyun 	    mxic->reliability_func & MACRONIX_RANDOMIZER_BIT) {
109*4882a593Smuzhiyun 		if (p->supports_set_get_features) {
110*4882a593Smuzhiyun 			bitmap_set(p->set_feature_list,
111*4882a593Smuzhiyun 				   ONFI_FEATURE_ADDR_MXIC_RANDOMIZER, 1);
112*4882a593Smuzhiyun 			bitmap_set(p->get_feature_list,
113*4882a593Smuzhiyun 				   ONFI_FEATURE_ADDR_MXIC_RANDOMIZER, 1);
114*4882a593Smuzhiyun 			ret = macronix_nand_randomizer_check_enable(chip);
115*4882a593Smuzhiyun 			if (ret < 0) {
116*4882a593Smuzhiyun 				bitmap_clear(p->set_feature_list,
117*4882a593Smuzhiyun 					     ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
118*4882a593Smuzhiyun 					     1);
119*4882a593Smuzhiyun 				bitmap_clear(p->get_feature_list,
120*4882a593Smuzhiyun 					     ONFI_FEATURE_ADDR_MXIC_RANDOMIZER,
121*4882a593Smuzhiyun 					     1);
122*4882a593Smuzhiyun 				pr_info("Macronix NAND randomizer failed\n");
123*4882a593Smuzhiyun 			} else {
124*4882a593Smuzhiyun 				pr_info("Macronix NAND randomizer enabled\n");
125*4882a593Smuzhiyun 			}
126*4882a593Smuzhiyun 		}
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if ((mxic->reliability_func & MACRONIX_READ_RETRY_BIT) == 0)
130*4882a593Smuzhiyun 		return;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	chip->read_retries = MACRONIX_NUM_READ_RETRY_MODES;
133*4882a593Smuzhiyun 	chip->ops.setup_read_retry = macronix_nand_setup_read_retry;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (p->supports_set_get_features) {
136*4882a593Smuzhiyun 		bitmap_set(p->set_feature_list,
137*4882a593Smuzhiyun 			   ONFI_FEATURE_ADDR_READ_RETRY, 1);
138*4882a593Smuzhiyun 		bitmap_set(p->get_feature_list,
139*4882a593Smuzhiyun 			   ONFI_FEATURE_ADDR_READ_RETRY, 1);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * Macronix AC series does not support using SET/GET_FEATURES to change
145*4882a593Smuzhiyun  * the timings unlike what is declared in the parameter page. Unflag
146*4882a593Smuzhiyun  * this feature to avoid unnecessary downturns.
147*4882a593Smuzhiyun  */
macronix_nand_fix_broken_get_timings(struct nand_chip * chip)148*4882a593Smuzhiyun static void macronix_nand_fix_broken_get_timings(struct nand_chip *chip)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	int i;
151*4882a593Smuzhiyun 	static const char * const broken_get_timings[] = {
152*4882a593Smuzhiyun 		"MX30LF1G18AC",
153*4882a593Smuzhiyun 		"MX30LF1G28AC",
154*4882a593Smuzhiyun 		"MX30LF2G18AC",
155*4882a593Smuzhiyun 		"MX30LF2G28AC",
156*4882a593Smuzhiyun 		"MX30LF4G18AC",
157*4882a593Smuzhiyun 		"MX30LF4G28AC",
158*4882a593Smuzhiyun 		"MX60LF8G18AC",
159*4882a593Smuzhiyun 		"MX30UF1G18AC",
160*4882a593Smuzhiyun 		"MX30UF1G16AC",
161*4882a593Smuzhiyun 		"MX30UF2G18AC",
162*4882a593Smuzhiyun 		"MX30UF2G16AC",
163*4882a593Smuzhiyun 		"MX30UF4G18AC",
164*4882a593Smuzhiyun 		"MX30UF4G16AC",
165*4882a593Smuzhiyun 		"MX30UF4G28AC",
166*4882a593Smuzhiyun 	};
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (!chip->parameters.supports_set_get_features)
169*4882a593Smuzhiyun 		return;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	i = match_string(broken_get_timings, ARRAY_SIZE(broken_get_timings),
172*4882a593Smuzhiyun 			 chip->parameters.model);
173*4882a593Smuzhiyun 	if (i < 0)
174*4882a593Smuzhiyun 		return;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	bitmap_clear(chip->parameters.get_feature_list,
177*4882a593Smuzhiyun 		     ONFI_FEATURE_ADDR_TIMING_MODE, 1);
178*4882a593Smuzhiyun 	bitmap_clear(chip->parameters.set_feature_list,
179*4882a593Smuzhiyun 		     ONFI_FEATURE_ADDR_TIMING_MODE, 1);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * Macronix NAND supports Block Protection by Protectoin(PT) pin;
184*4882a593Smuzhiyun  * active high at power-on which protects the entire chip even the #WP is
185*4882a593Smuzhiyun  * disabled. Lock/unlock protection area can be partition according to
186*4882a593Smuzhiyun  * protection bits, i.e. upper 1/2 locked, upper 1/4 locked and so on.
187*4882a593Smuzhiyun  */
mxic_nand_lock(struct nand_chip * chip,loff_t ofs,uint64_t len)188*4882a593Smuzhiyun static int mxic_nand_lock(struct nand_chip *chip, loff_t ofs, uint64_t len)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	u8 feature[ONFI_SUBFEATURE_PARAM_LEN];
191*4882a593Smuzhiyun 	int ret;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	feature[0] = MXIC_BLOCK_PROTECTION_ALL_LOCK;
194*4882a593Smuzhiyun 	nand_select_target(chip, 0);
195*4882a593Smuzhiyun 	ret = nand_set_features(chip, ONFI_FEATURE_ADDR_MXIC_PROTECTION,
196*4882a593Smuzhiyun 				feature);
197*4882a593Smuzhiyun 	nand_deselect_target(chip);
198*4882a593Smuzhiyun 	if (ret)
199*4882a593Smuzhiyun 		pr_err("%s all blocks failed\n", __func__);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return ret;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
mxic_nand_unlock(struct nand_chip * chip,loff_t ofs,uint64_t len)204*4882a593Smuzhiyun static int mxic_nand_unlock(struct nand_chip *chip, loff_t ofs, uint64_t len)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u8 feature[ONFI_SUBFEATURE_PARAM_LEN];
207*4882a593Smuzhiyun 	int ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	feature[0] = MXIC_BLOCK_PROTECTION_ALL_UNLOCK;
210*4882a593Smuzhiyun 	nand_select_target(chip, 0);
211*4882a593Smuzhiyun 	ret = nand_set_features(chip, ONFI_FEATURE_ADDR_MXIC_PROTECTION,
212*4882a593Smuzhiyun 				feature);
213*4882a593Smuzhiyun 	nand_deselect_target(chip);
214*4882a593Smuzhiyun 	if (ret)
215*4882a593Smuzhiyun 		pr_err("%s all blocks failed\n", __func__);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
macronix_nand_block_protection_support(struct nand_chip * chip)220*4882a593Smuzhiyun static void macronix_nand_block_protection_support(struct nand_chip *chip)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	u8 feature[ONFI_SUBFEATURE_PARAM_LEN];
223*4882a593Smuzhiyun 	int ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	bitmap_set(chip->parameters.get_feature_list,
226*4882a593Smuzhiyun 		   ONFI_FEATURE_ADDR_MXIC_PROTECTION, 1);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	feature[0] = MXIC_BLOCK_PROTECTION_ALL_UNLOCK;
229*4882a593Smuzhiyun 	nand_select_target(chip, 0);
230*4882a593Smuzhiyun 	ret = nand_get_features(chip, ONFI_FEATURE_ADDR_MXIC_PROTECTION,
231*4882a593Smuzhiyun 				feature);
232*4882a593Smuzhiyun 	nand_deselect_target(chip);
233*4882a593Smuzhiyun 	if (ret || feature[0] != MXIC_BLOCK_PROTECTION_ALL_LOCK) {
234*4882a593Smuzhiyun 		if (ret)
235*4882a593Smuzhiyun 			pr_err("Block protection check failed\n");
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		bitmap_clear(chip->parameters.get_feature_list,
238*4882a593Smuzhiyun 			     ONFI_FEATURE_ADDR_MXIC_PROTECTION, 1);
239*4882a593Smuzhiyun 		return;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	bitmap_set(chip->parameters.set_feature_list,
243*4882a593Smuzhiyun 		   ONFI_FEATURE_ADDR_MXIC_PROTECTION, 1);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	chip->ops.lock_area = mxic_nand_lock;
246*4882a593Smuzhiyun 	chip->ops.unlock_area = mxic_nand_unlock;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
nand_power_down_op(struct nand_chip * chip)249*4882a593Smuzhiyun static int nand_power_down_op(struct nand_chip *chip)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	int ret;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (nand_has_exec_op(chip)) {
254*4882a593Smuzhiyun 		struct nand_op_instr instrs[] = {
255*4882a593Smuzhiyun 			NAND_OP_CMD(MXIC_CMD_POWER_DOWN, 0),
256*4882a593Smuzhiyun 		};
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		struct nand_operation op = NAND_OPERATION(chip->cur_cs, instrs);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		ret = nand_exec_op(chip, &op);
261*4882a593Smuzhiyun 		if (ret)
262*4882a593Smuzhiyun 			return ret;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	} else {
265*4882a593Smuzhiyun 		chip->legacy.cmdfunc(chip, MXIC_CMD_POWER_DOWN, -1, -1);
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mxic_nand_suspend(struct nand_chip * chip)271*4882a593Smuzhiyun static int mxic_nand_suspend(struct nand_chip *chip)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	int ret;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	nand_select_target(chip, 0);
276*4882a593Smuzhiyun 	ret = nand_power_down_op(chip);
277*4882a593Smuzhiyun 	if (ret < 0)
278*4882a593Smuzhiyun 		pr_err("Suspending MXIC NAND chip failed (%d)\n", ret);
279*4882a593Smuzhiyun 	nand_deselect_target(chip);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
mxic_nand_resume(struct nand_chip * chip)284*4882a593Smuzhiyun static void mxic_nand_resume(struct nand_chip *chip)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	/*
287*4882a593Smuzhiyun 	 * Toggle #CS pin to resume NAND device and don't care
288*4882a593Smuzhiyun 	 * of the others CLE, #WE, #RE pins status.
289*4882a593Smuzhiyun 	 * A NAND controller ensure it is able to assert/de-assert #CS
290*4882a593Smuzhiyun 	 * by sending any byte over the NAND bus.
291*4882a593Smuzhiyun 	 * i.e.,
292*4882a593Smuzhiyun 	 * NAND power down command or reset command w/o R/B# status checking.
293*4882a593Smuzhiyun 	 */
294*4882a593Smuzhiyun 	nand_select_target(chip, 0);
295*4882a593Smuzhiyun 	nand_power_down_op(chip);
296*4882a593Smuzhiyun 	/* The minimum of a recovery time tRDP is 35 us */
297*4882a593Smuzhiyun 	usleep_range(35, 100);
298*4882a593Smuzhiyun 	nand_deselect_target(chip);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
macronix_nand_deep_power_down_support(struct nand_chip * chip)301*4882a593Smuzhiyun static void macronix_nand_deep_power_down_support(struct nand_chip *chip)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	int i;
304*4882a593Smuzhiyun 	static const char * const deep_power_down_dev[] = {
305*4882a593Smuzhiyun 		"MX30UF1G28AD",
306*4882a593Smuzhiyun 		"MX30UF2G28AD",
307*4882a593Smuzhiyun 		"MX30UF4G28AD",
308*4882a593Smuzhiyun 	};
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	i = match_string(deep_power_down_dev, ARRAY_SIZE(deep_power_down_dev),
311*4882a593Smuzhiyun 			 chip->parameters.model);
312*4882a593Smuzhiyun 	if (i < 0)
313*4882a593Smuzhiyun 		return;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	chip->ops.suspend = mxic_nand_suspend;
316*4882a593Smuzhiyun 	chip->ops.resume = mxic_nand_resume;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
macronix_nand_init(struct nand_chip * chip)319*4882a593Smuzhiyun static int macronix_nand_init(struct nand_chip *chip)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	if (nand_is_slc(chip))
322*4882a593Smuzhiyun 		chip->options |= NAND_BBM_FIRSTPAGE | NAND_BBM_SECONDPAGE;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	macronix_nand_fix_broken_get_timings(chip);
325*4882a593Smuzhiyun 	macronix_nand_onfi_init(chip);
326*4882a593Smuzhiyun 	macronix_nand_block_protection_support(chip);
327*4882a593Smuzhiyun 	macronix_nand_deep_power_down_support(chip);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun const struct nand_manufacturer_ops macronix_nand_manuf_ops = {
333*4882a593Smuzhiyun 	.init = macronix_nand_init,
334*4882a593Smuzhiyun };
335