xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/mxic_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019 Macronix International Co., Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author:
6*4882a593Smuzhiyun  *	Mason Yang <masonccyang@mxic.com.tw>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
15*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
16*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "internals.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define HC_CFG			0x0
22*4882a593Smuzhiyun #define HC_CFG_IF_CFG(x)	((x) << 27)
23*4882a593Smuzhiyun #define HC_CFG_DUAL_SLAVE	BIT(31)
24*4882a593Smuzhiyun #define HC_CFG_INDIVIDUAL	BIT(30)
25*4882a593Smuzhiyun #define HC_CFG_NIO(x)		(((x) / 4) << 27)
26*4882a593Smuzhiyun #define HC_CFG_TYPE(s, t)	((t) << (23 + ((s) * 2)))
27*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_NOR	0
28*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_NAND	1
29*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_RAM	2
30*4882a593Smuzhiyun #define HC_CFG_TYPE_RAW_NAND	3
31*4882a593Smuzhiyun #define HC_CFG_SLV_ACT(x)	((x) << 21)
32*4882a593Smuzhiyun #define HC_CFG_CLK_PH_EN	BIT(20)
33*4882a593Smuzhiyun #define HC_CFG_CLK_POL_INV	BIT(19)
34*4882a593Smuzhiyun #define HC_CFG_BIG_ENDIAN	BIT(18)
35*4882a593Smuzhiyun #define HC_CFG_DATA_PASS	BIT(17)
36*4882a593Smuzhiyun #define HC_CFG_IDLE_SIO_LVL(x)	((x) << 16)
37*4882a593Smuzhiyun #define HC_CFG_MAN_START_EN	BIT(3)
38*4882a593Smuzhiyun #define HC_CFG_MAN_START	BIT(2)
39*4882a593Smuzhiyun #define HC_CFG_MAN_CS_EN	BIT(1)
40*4882a593Smuzhiyun #define HC_CFG_MAN_CS_ASSERT	BIT(0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define INT_STS			0x4
43*4882a593Smuzhiyun #define INT_STS_EN		0x8
44*4882a593Smuzhiyun #define INT_SIG_EN		0xc
45*4882a593Smuzhiyun #define INT_STS_ALL		GENMASK(31, 0)
46*4882a593Smuzhiyun #define INT_RDY_PIN		BIT(26)
47*4882a593Smuzhiyun #define INT_RDY_SR		BIT(25)
48*4882a593Smuzhiyun #define INT_LNR_SUSP		BIT(24)
49*4882a593Smuzhiyun #define INT_ECC_ERR		BIT(17)
50*4882a593Smuzhiyun #define INT_CRC_ERR		BIT(16)
51*4882a593Smuzhiyun #define INT_LWR_DIS		BIT(12)
52*4882a593Smuzhiyun #define INT_LRD_DIS		BIT(11)
53*4882a593Smuzhiyun #define INT_SDMA_INT		BIT(10)
54*4882a593Smuzhiyun #define INT_DMA_FINISH		BIT(9)
55*4882a593Smuzhiyun #define INT_RX_NOT_FULL		BIT(3)
56*4882a593Smuzhiyun #define INT_RX_NOT_EMPTY	BIT(2)
57*4882a593Smuzhiyun #define INT_TX_NOT_FULL		BIT(1)
58*4882a593Smuzhiyun #define INT_TX_EMPTY		BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define HC_EN			0x10
61*4882a593Smuzhiyun #define HC_EN_BIT		BIT(0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define TXD(x)			(0x14 + ((x) * 4))
64*4882a593Smuzhiyun #define RXD			0x24
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define SS_CTRL(s)		(0x30 + ((s) * 4))
67*4882a593Smuzhiyun #define LRD_CFG			0x44
68*4882a593Smuzhiyun #define LWR_CFG			0x80
69*4882a593Smuzhiyun #define RWW_CFG			0x70
70*4882a593Smuzhiyun #define OP_READ			BIT(23)
71*4882a593Smuzhiyun #define OP_DUMMY_CYC(x)		((x) << 17)
72*4882a593Smuzhiyun #define OP_ADDR_BYTES(x)	((x) << 14)
73*4882a593Smuzhiyun #define OP_CMD_BYTES(x)		(((x) - 1) << 13)
74*4882a593Smuzhiyun #define OP_OCTA_CRC_EN		BIT(12)
75*4882a593Smuzhiyun #define OP_DQS_EN		BIT(11)
76*4882a593Smuzhiyun #define OP_ENHC_EN		BIT(10)
77*4882a593Smuzhiyun #define OP_PREAMBLE_EN		BIT(9)
78*4882a593Smuzhiyun #define OP_DATA_DDR		BIT(8)
79*4882a593Smuzhiyun #define OP_DATA_BUSW(x)		((x) << 6)
80*4882a593Smuzhiyun #define OP_ADDR_DDR		BIT(5)
81*4882a593Smuzhiyun #define OP_ADDR_BUSW(x)		((x) << 3)
82*4882a593Smuzhiyun #define OP_CMD_DDR		BIT(2)
83*4882a593Smuzhiyun #define OP_CMD_BUSW(x)		(x)
84*4882a593Smuzhiyun #define OP_BUSW_1		0
85*4882a593Smuzhiyun #define OP_BUSW_2		1
86*4882a593Smuzhiyun #define OP_BUSW_4		2
87*4882a593Smuzhiyun #define OP_BUSW_8		3
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define OCTA_CRC		0x38
90*4882a593Smuzhiyun #define OCTA_CRC_IN_EN(s)	BIT(3 + ((s) * 16))
91*4882a593Smuzhiyun #define OCTA_CRC_CHUNK(s, x)	((fls((x) / 32)) << (1 + ((s) * 16)))
92*4882a593Smuzhiyun #define OCTA_CRC_OUT_EN(s)	BIT(0 + ((s) * 16))
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define ONFI_DIN_CNT(s)		(0x3c + (s))
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define LRD_CTRL		0x48
97*4882a593Smuzhiyun #define RWW_CTRL		0x74
98*4882a593Smuzhiyun #define LWR_CTRL		0x84
99*4882a593Smuzhiyun #define LMODE_EN		BIT(31)
100*4882a593Smuzhiyun #define LMODE_SLV_ACT(x)	((x) << 21)
101*4882a593Smuzhiyun #define LMODE_CMD1(x)		((x) << 8)
102*4882a593Smuzhiyun #define LMODE_CMD0(x)		(x)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define LRD_ADDR		0x4c
105*4882a593Smuzhiyun #define LWR_ADDR		0x88
106*4882a593Smuzhiyun #define LRD_RANGE		0x50
107*4882a593Smuzhiyun #define LWR_RANGE		0x8c
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define AXI_SLV_ADDR		0x54
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define DMAC_RD_CFG		0x58
112*4882a593Smuzhiyun #define DMAC_WR_CFG		0x94
113*4882a593Smuzhiyun #define DMAC_CFG_PERIPH_EN	BIT(31)
114*4882a593Smuzhiyun #define DMAC_CFG_ALLFLUSH_EN	BIT(30)
115*4882a593Smuzhiyun #define DMAC_CFG_LASTFLUSH_EN	BIT(29)
116*4882a593Smuzhiyun #define DMAC_CFG_QE(x)		(((x) + 1) << 16)
117*4882a593Smuzhiyun #define DMAC_CFG_BURST_LEN(x)	(((x) + 1) << 12)
118*4882a593Smuzhiyun #define DMAC_CFG_BURST_SZ(x)	((x) << 8)
119*4882a593Smuzhiyun #define DMAC_CFG_DIR_READ	BIT(1)
120*4882a593Smuzhiyun #define DMAC_CFG_START		BIT(0)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define DMAC_RD_CNT		0x5c
123*4882a593Smuzhiyun #define DMAC_WR_CNT		0x98
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define SDMA_ADDR		0x60
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define DMAM_CFG		0x64
128*4882a593Smuzhiyun #define DMAM_CFG_START		BIT(31)
129*4882a593Smuzhiyun #define DMAM_CFG_CONT		BIT(30)
130*4882a593Smuzhiyun #define DMAM_CFG_SDMA_GAP(x)	(fls((x) / 8192) << 2)
131*4882a593Smuzhiyun #define DMAM_CFG_DIR_READ	BIT(1)
132*4882a593Smuzhiyun #define DMAM_CFG_EN		BIT(0)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define DMAM_CNT		0x68
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define LNR_TIMER_TH		0x6c
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define RDM_CFG0		0x78
139*4882a593Smuzhiyun #define RDM_CFG0_POLY(x)	(x)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define RDM_CFG1		0x7c
142*4882a593Smuzhiyun #define RDM_CFG1_RDM_EN		BIT(31)
143*4882a593Smuzhiyun #define RDM_CFG1_SEED(x)	(x)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define LWR_SUSP_CTRL		0x90
146*4882a593Smuzhiyun #define LWR_SUSP_CTRL_EN	BIT(31)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define DMAS_CTRL		0x9c
149*4882a593Smuzhiyun #define DMAS_CTRL_EN		BIT(31)
150*4882a593Smuzhiyun #define DMAS_CTRL_DIR_READ	BIT(30)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define DATA_STROB		0xa0
153*4882a593Smuzhiyun #define DATA_STROB_EDO_EN	BIT(2)
154*4882a593Smuzhiyun #define DATA_STROB_INV_POL	BIT(1)
155*4882a593Smuzhiyun #define DATA_STROB_DELAY_2CYC	BIT(0)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define IDLY_CODE(x)		(0xa4 + ((x) * 4))
158*4882a593Smuzhiyun #define IDLY_CODE_VAL(x, v)	((v) << (((x) % 4) * 8))
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define GPIO			0xc4
161*4882a593Smuzhiyun #define GPIO_PT(x)		BIT(3 + ((x) * 16))
162*4882a593Smuzhiyun #define GPIO_RESET(x)		BIT(2 + ((x) * 16))
163*4882a593Smuzhiyun #define GPIO_HOLDB(x)		BIT(1 + ((x) * 16))
164*4882a593Smuzhiyun #define GPIO_WPB(x)		BIT((x) * 16)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define HC_VER			0xd0
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define HW_TEST(x)		(0xe0 + ((x) * 4))
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define MXIC_NFC_MAX_CLK_HZ	50000000
171*4882a593Smuzhiyun #define IRQ_TIMEOUT		1000
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct mxic_nand_ctlr {
174*4882a593Smuzhiyun 	struct clk *ps_clk;
175*4882a593Smuzhiyun 	struct clk *send_clk;
176*4882a593Smuzhiyun 	struct clk *send_dly_clk;
177*4882a593Smuzhiyun 	struct completion complete;
178*4882a593Smuzhiyun 	void __iomem *regs;
179*4882a593Smuzhiyun 	struct nand_controller controller;
180*4882a593Smuzhiyun 	struct device *dev;
181*4882a593Smuzhiyun 	struct nand_chip chip;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
mxic_nfc_clk_enable(struct mxic_nand_ctlr * nfc)184*4882a593Smuzhiyun static int mxic_nfc_clk_enable(struct mxic_nand_ctlr *nfc)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = clk_prepare_enable(nfc->ps_clk);
189*4882a593Smuzhiyun 	if (ret)
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ret = clk_prepare_enable(nfc->send_clk);
193*4882a593Smuzhiyun 	if (ret)
194*4882a593Smuzhiyun 		goto err_ps_clk;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ret = clk_prepare_enable(nfc->send_dly_clk);
197*4882a593Smuzhiyun 	if (ret)
198*4882a593Smuzhiyun 		goto err_send_dly_clk;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun err_send_dly_clk:
203*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->send_clk);
204*4882a593Smuzhiyun err_ps_clk:
205*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->ps_clk);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
mxic_nfc_clk_disable(struct mxic_nand_ctlr * nfc)210*4882a593Smuzhiyun static void mxic_nfc_clk_disable(struct mxic_nand_ctlr *nfc)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->send_clk);
213*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->send_dly_clk);
214*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->ps_clk);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
mxic_nfc_set_input_delay(struct mxic_nand_ctlr * nfc,u8 idly_code)217*4882a593Smuzhiyun static void mxic_nfc_set_input_delay(struct mxic_nand_ctlr *nfc, u8 idly_code)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	writel(IDLY_CODE_VAL(0, idly_code) |
220*4882a593Smuzhiyun 	       IDLY_CODE_VAL(1, idly_code) |
221*4882a593Smuzhiyun 	       IDLY_CODE_VAL(2, idly_code) |
222*4882a593Smuzhiyun 	       IDLY_CODE_VAL(3, idly_code),
223*4882a593Smuzhiyun 	       nfc->regs + IDLY_CODE(0));
224*4882a593Smuzhiyun 	writel(IDLY_CODE_VAL(4, idly_code) |
225*4882a593Smuzhiyun 	       IDLY_CODE_VAL(5, idly_code) |
226*4882a593Smuzhiyun 	       IDLY_CODE_VAL(6, idly_code) |
227*4882a593Smuzhiyun 	       IDLY_CODE_VAL(7, idly_code),
228*4882a593Smuzhiyun 	       nfc->regs + IDLY_CODE(1));
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
mxic_nfc_clk_setup(struct mxic_nand_ctlr * nfc,unsigned long freq)231*4882a593Smuzhiyun static int mxic_nfc_clk_setup(struct mxic_nand_ctlr *nfc, unsigned long freq)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	int ret;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ret = clk_set_rate(nfc->send_clk, freq);
236*4882a593Smuzhiyun 	if (ret)
237*4882a593Smuzhiyun 		return ret;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	ret = clk_set_rate(nfc->send_dly_clk, freq);
240*4882a593Smuzhiyun 	if (ret)
241*4882a593Smuzhiyun 		return ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * A constant delay range from 0x0 ~ 0x1F for input delay,
245*4882a593Smuzhiyun 	 * the unit is 78 ps, the max input delay is 2.418 ns.
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	mxic_nfc_set_input_delay(nfc, 0xf);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * Phase degree = 360 * freq * output-delay
251*4882a593Smuzhiyun 	 * where output-delay is a constant value 1 ns in FPGA.
252*4882a593Smuzhiyun 	 *
253*4882a593Smuzhiyun 	 * Get Phase degree = 360 * freq * 1 ns
254*4882a593Smuzhiyun 	 *                  = 360 * freq * 1 sec / 1000000000
255*4882a593Smuzhiyun 	 *                  = 9 * freq / 25000000
256*4882a593Smuzhiyun 	 */
257*4882a593Smuzhiyun 	ret = clk_set_phase(nfc->send_dly_clk, 9 * freq / 25000000);
258*4882a593Smuzhiyun 	if (ret)
259*4882a593Smuzhiyun 		return ret;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
mxic_nfc_set_freq(struct mxic_nand_ctlr * nfc,unsigned long freq)264*4882a593Smuzhiyun static int mxic_nfc_set_freq(struct mxic_nand_ctlr *nfc, unsigned long freq)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (freq > MXIC_NFC_MAX_CLK_HZ)
269*4882a593Smuzhiyun 		freq = MXIC_NFC_MAX_CLK_HZ;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	mxic_nfc_clk_disable(nfc);
272*4882a593Smuzhiyun 	ret = mxic_nfc_clk_setup(nfc, freq);
273*4882a593Smuzhiyun 	if (ret)
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = mxic_nfc_clk_enable(nfc);
277*4882a593Smuzhiyun 	if (ret)
278*4882a593Smuzhiyun 		return ret;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
mxic_nfc_isr(int irq,void * dev_id)283*4882a593Smuzhiyun static irqreturn_t mxic_nfc_isr(int irq, void *dev_id)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc = dev_id;
286*4882a593Smuzhiyun 	u32 sts;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	sts = readl(nfc->regs + INT_STS);
289*4882a593Smuzhiyun 	if (sts & INT_RDY_PIN)
290*4882a593Smuzhiyun 		complete(&nfc->complete);
291*4882a593Smuzhiyun 	else
292*4882a593Smuzhiyun 		return IRQ_NONE;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return IRQ_HANDLED;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
mxic_nfc_hw_init(struct mxic_nand_ctlr * nfc)297*4882a593Smuzhiyun static void mxic_nfc_hw_init(struct mxic_nand_ctlr *nfc)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	writel(HC_CFG_NIO(8) | HC_CFG_TYPE(1, HC_CFG_TYPE_RAW_NAND) |
300*4882a593Smuzhiyun 	       HC_CFG_SLV_ACT(0) | HC_CFG_MAN_CS_EN |
301*4882a593Smuzhiyun 	       HC_CFG_IDLE_SIO_LVL(1), nfc->regs + HC_CFG);
302*4882a593Smuzhiyun 	writel(INT_STS_ALL, nfc->regs + INT_STS_EN);
303*4882a593Smuzhiyun 	writel(INT_RDY_PIN, nfc->regs + INT_SIG_EN);
304*4882a593Smuzhiyun 	writel(0x0, nfc->regs + ONFI_DIN_CNT(0));
305*4882a593Smuzhiyun 	writel(0, nfc->regs + LRD_CFG);
306*4882a593Smuzhiyun 	writel(0, nfc->regs + LRD_CTRL);
307*4882a593Smuzhiyun 	writel(0x0, nfc->regs + HC_EN);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
mxic_nfc_cs_enable(struct mxic_nand_ctlr * nfc)310*4882a593Smuzhiyun static void mxic_nfc_cs_enable(struct mxic_nand_ctlr *nfc)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	writel(readl(nfc->regs + HC_CFG) | HC_CFG_MAN_CS_EN,
313*4882a593Smuzhiyun 	       nfc->regs + HC_CFG);
314*4882a593Smuzhiyun 	writel(HC_CFG_MAN_CS_ASSERT | readl(nfc->regs + HC_CFG),
315*4882a593Smuzhiyun 	       nfc->regs + HC_CFG);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
mxic_nfc_cs_disable(struct mxic_nand_ctlr * nfc)318*4882a593Smuzhiyun static void mxic_nfc_cs_disable(struct mxic_nand_ctlr *nfc)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	writel(~HC_CFG_MAN_CS_ASSERT & readl(nfc->regs + HC_CFG),
321*4882a593Smuzhiyun 	       nfc->regs + HC_CFG);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
mxic_nfc_wait_ready(struct nand_chip * chip)324*4882a593Smuzhiyun static int  mxic_nfc_wait_ready(struct nand_chip *chip)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc = nand_get_controller_data(chip);
327*4882a593Smuzhiyun 	int ret;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&nfc->complete,
330*4882a593Smuzhiyun 					  msecs_to_jiffies(IRQ_TIMEOUT));
331*4882a593Smuzhiyun 	if (!ret) {
332*4882a593Smuzhiyun 		dev_err(nfc->dev, "nand device timeout\n");
333*4882a593Smuzhiyun 		return -ETIMEDOUT;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
mxic_nfc_data_xfer(struct mxic_nand_ctlr * nfc,const void * txbuf,void * rxbuf,unsigned int len)339*4882a593Smuzhiyun static int mxic_nfc_data_xfer(struct mxic_nand_ctlr *nfc, const void *txbuf,
340*4882a593Smuzhiyun 			      void *rxbuf, unsigned int len)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	unsigned int pos = 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	while (pos < len) {
345*4882a593Smuzhiyun 		unsigned int nbytes = len - pos;
346*4882a593Smuzhiyun 		u32 data = 0xffffffff;
347*4882a593Smuzhiyun 		u32 sts;
348*4882a593Smuzhiyun 		int ret;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		if (nbytes > 4)
351*4882a593Smuzhiyun 			nbytes = 4;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		if (txbuf)
354*4882a593Smuzhiyun 			memcpy(&data, txbuf + pos, nbytes);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		ret = readl_poll_timeout(nfc->regs + INT_STS, sts,
357*4882a593Smuzhiyun 					 sts & INT_TX_EMPTY, 0, USEC_PER_SEC);
358*4882a593Smuzhiyun 		if (ret)
359*4882a593Smuzhiyun 			return ret;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		writel(data, nfc->regs + TXD(nbytes % 4));
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		ret = readl_poll_timeout(nfc->regs + INT_STS, sts,
364*4882a593Smuzhiyun 					 sts & INT_TX_EMPTY, 0, USEC_PER_SEC);
365*4882a593Smuzhiyun 		if (ret)
366*4882a593Smuzhiyun 			return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		ret = readl_poll_timeout(nfc->regs + INT_STS, sts,
369*4882a593Smuzhiyun 					 sts & INT_RX_NOT_EMPTY, 0,
370*4882a593Smuzhiyun 					 USEC_PER_SEC);
371*4882a593Smuzhiyun 		if (ret)
372*4882a593Smuzhiyun 			return ret;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		data = readl(nfc->regs + RXD);
375*4882a593Smuzhiyun 		if (rxbuf) {
376*4882a593Smuzhiyun 			data >>= (8 * (4 - nbytes));
377*4882a593Smuzhiyun 			memcpy(rxbuf + pos, &data, nbytes);
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 		if (readl(nfc->regs + INT_STS) & INT_RX_NOT_EMPTY)
380*4882a593Smuzhiyun 			dev_warn(nfc->dev, "RX FIFO not empty\n");
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		pos += nbytes;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
mxic_nfc_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)388*4882a593Smuzhiyun static int mxic_nfc_exec_op(struct nand_chip *chip,
389*4882a593Smuzhiyun 			    const struct nand_operation *op, bool check_only)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc = nand_get_controller_data(chip);
392*4882a593Smuzhiyun 	const struct nand_op_instr *instr = NULL;
393*4882a593Smuzhiyun 	int ret = 0;
394*4882a593Smuzhiyun 	unsigned int op_id;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (check_only)
397*4882a593Smuzhiyun 		return 0;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	mxic_nfc_cs_enable(nfc);
400*4882a593Smuzhiyun 	init_completion(&nfc->complete);
401*4882a593Smuzhiyun 	for (op_id = 0; op_id < op->ninstrs; op_id++) {
402*4882a593Smuzhiyun 		instr = &op->instrs[op_id];
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		switch (instr->type) {
405*4882a593Smuzhiyun 		case NAND_OP_CMD_INSTR:
406*4882a593Smuzhiyun 			writel(0, nfc->regs + HC_EN);
407*4882a593Smuzhiyun 			writel(HC_EN_BIT, nfc->regs + HC_EN);
408*4882a593Smuzhiyun 			writel(OP_CMD_BUSW(OP_BUSW_8) |  OP_DUMMY_CYC(0x3F) |
409*4882a593Smuzhiyun 			       OP_CMD_BYTES(0), nfc->regs + SS_CTRL(0));
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 			ret = mxic_nfc_data_xfer(nfc,
412*4882a593Smuzhiyun 						 &instr->ctx.cmd.opcode,
413*4882a593Smuzhiyun 						 NULL, 1);
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		case NAND_OP_ADDR_INSTR:
417*4882a593Smuzhiyun 			writel(OP_ADDR_BUSW(OP_BUSW_8) | OP_DUMMY_CYC(0x3F) |
418*4882a593Smuzhiyun 			       OP_ADDR_BYTES(instr->ctx.addr.naddrs),
419*4882a593Smuzhiyun 			       nfc->regs + SS_CTRL(0));
420*4882a593Smuzhiyun 			ret = mxic_nfc_data_xfer(nfc,
421*4882a593Smuzhiyun 						 instr->ctx.addr.addrs, NULL,
422*4882a593Smuzhiyun 						 instr->ctx.addr.naddrs);
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		case NAND_OP_DATA_IN_INSTR:
426*4882a593Smuzhiyun 			writel(0x0, nfc->regs + ONFI_DIN_CNT(0));
427*4882a593Smuzhiyun 			writel(OP_DATA_BUSW(OP_BUSW_8) | OP_DUMMY_CYC(0x3F) |
428*4882a593Smuzhiyun 			       OP_READ, nfc->regs + SS_CTRL(0));
429*4882a593Smuzhiyun 			ret = mxic_nfc_data_xfer(nfc, NULL,
430*4882a593Smuzhiyun 						 instr->ctx.data.buf.in,
431*4882a593Smuzhiyun 						 instr->ctx.data.len);
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		case NAND_OP_DATA_OUT_INSTR:
435*4882a593Smuzhiyun 			writel(instr->ctx.data.len,
436*4882a593Smuzhiyun 			       nfc->regs + ONFI_DIN_CNT(0));
437*4882a593Smuzhiyun 			writel(OP_DATA_BUSW(OP_BUSW_8) | OP_DUMMY_CYC(0x3F),
438*4882a593Smuzhiyun 			       nfc->regs + SS_CTRL(0));
439*4882a593Smuzhiyun 			ret = mxic_nfc_data_xfer(nfc,
440*4882a593Smuzhiyun 						 instr->ctx.data.buf.out, NULL,
441*4882a593Smuzhiyun 						 instr->ctx.data.len);
442*4882a593Smuzhiyun 			break;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		case NAND_OP_WAITRDY_INSTR:
445*4882a593Smuzhiyun 			ret = mxic_nfc_wait_ready(chip);
446*4882a593Smuzhiyun 			break;
447*4882a593Smuzhiyun 		}
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	mxic_nfc_cs_disable(nfc);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
mxic_nfc_setup_interface(struct nand_chip * chip,int chipnr,const struct nand_interface_config * conf)454*4882a593Smuzhiyun static int mxic_nfc_setup_interface(struct nand_chip *chip, int chipnr,
455*4882a593Smuzhiyun 				    const struct nand_interface_config *conf)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc = nand_get_controller_data(chip);
458*4882a593Smuzhiyun 	const struct nand_sdr_timings *sdr;
459*4882a593Smuzhiyun 	unsigned long freq;
460*4882a593Smuzhiyun 	int ret;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	sdr = nand_get_sdr_timings(conf);
463*4882a593Smuzhiyun 	if (IS_ERR(sdr))
464*4882a593Smuzhiyun 		return PTR_ERR(sdr);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
467*4882a593Smuzhiyun 		return 0;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	freq = NSEC_PER_SEC / (sdr->tRC_min / 1000);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	ret =  mxic_nfc_set_freq(nfc, freq);
472*4882a593Smuzhiyun 	if (ret)
473*4882a593Smuzhiyun 		dev_err(nfc->dev, "set freq:%ld failed\n", freq);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (sdr->tRC_min < 30000)
476*4882a593Smuzhiyun 		writel(DATA_STROB_EDO_EN, nfc->regs + DATA_STROB);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun static const struct nand_controller_ops mxic_nand_controller_ops = {
482*4882a593Smuzhiyun 	.exec_op = mxic_nfc_exec_op,
483*4882a593Smuzhiyun 	.setup_interface = mxic_nfc_setup_interface,
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
mxic_nfc_probe(struct platform_device * pdev)486*4882a593Smuzhiyun static int mxic_nfc_probe(struct platform_device *pdev)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct device_node *nand_np, *np = pdev->dev.of_node;
489*4882a593Smuzhiyun 	struct mtd_info *mtd;
490*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc;
491*4882a593Smuzhiyun 	struct nand_chip *nand_chip;
492*4882a593Smuzhiyun 	int err;
493*4882a593Smuzhiyun 	int irq;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	nfc = devm_kzalloc(&pdev->dev, sizeof(struct mxic_nand_ctlr),
496*4882a593Smuzhiyun 			   GFP_KERNEL);
497*4882a593Smuzhiyun 	if (!nfc)
498*4882a593Smuzhiyun 		return -ENOMEM;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	nfc->ps_clk = devm_clk_get(&pdev->dev, "ps");
501*4882a593Smuzhiyun 	if (IS_ERR(nfc->ps_clk))
502*4882a593Smuzhiyun 		return PTR_ERR(nfc->ps_clk);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	nfc->send_clk = devm_clk_get(&pdev->dev, "send");
505*4882a593Smuzhiyun 	if (IS_ERR(nfc->send_clk))
506*4882a593Smuzhiyun 		return PTR_ERR(nfc->send_clk);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	nfc->send_dly_clk = devm_clk_get(&pdev->dev, "send_dly");
509*4882a593Smuzhiyun 	if (IS_ERR(nfc->send_dly_clk))
510*4882a593Smuzhiyun 		return PTR_ERR(nfc->send_dly_clk);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	nfc->regs = devm_platform_ioremap_resource(pdev, 0);
513*4882a593Smuzhiyun 	if (IS_ERR(nfc->regs))
514*4882a593Smuzhiyun 		return PTR_ERR(nfc->regs);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	nand_chip = &nfc->chip;
517*4882a593Smuzhiyun 	mtd = nand_to_mtd(nand_chip);
518*4882a593Smuzhiyun 	mtd->dev.parent = &pdev->dev;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	for_each_child_of_node(np, nand_np)
521*4882a593Smuzhiyun 		nand_set_flash_node(nand_chip, nand_np);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	nand_chip->priv = nfc;
524*4882a593Smuzhiyun 	nfc->dev = &pdev->dev;
525*4882a593Smuzhiyun 	nfc->controller.ops = &mxic_nand_controller_ops;
526*4882a593Smuzhiyun 	nand_controller_init(&nfc->controller);
527*4882a593Smuzhiyun 	nand_chip->controller = &nfc->controller;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
530*4882a593Smuzhiyun 	if (irq < 0)
531*4882a593Smuzhiyun 		return irq;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	mxic_nfc_hw_init(nfc);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, irq, mxic_nfc_isr,
536*4882a593Smuzhiyun 			       0, "mxic-nfc", nfc);
537*4882a593Smuzhiyun 	if (err)
538*4882a593Smuzhiyun 		goto fail;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	err = nand_scan(nand_chip, 1);
541*4882a593Smuzhiyun 	if (err)
542*4882a593Smuzhiyun 		goto fail;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	err = mtd_device_register(mtd, NULL, 0);
545*4882a593Smuzhiyun 	if (err)
546*4882a593Smuzhiyun 		goto fail;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	platform_set_drvdata(pdev, nfc);
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun fail:
552*4882a593Smuzhiyun 	mxic_nfc_clk_disable(nfc);
553*4882a593Smuzhiyun 	return err;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
mxic_nfc_remove(struct platform_device * pdev)556*4882a593Smuzhiyun static int mxic_nfc_remove(struct platform_device *pdev)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct mxic_nand_ctlr *nfc = platform_get_drvdata(pdev);
559*4882a593Smuzhiyun 	struct nand_chip *chip = &nfc->chip;
560*4882a593Smuzhiyun 	int ret;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ret = mtd_device_unregister(nand_to_mtd(chip));
563*4882a593Smuzhiyun 	WARN_ON(ret);
564*4882a593Smuzhiyun 	nand_cleanup(chip);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mxic_nfc_clk_disable(nfc);
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct of_device_id mxic_nfc_of_ids[] = {
571*4882a593Smuzhiyun 	{ .compatible = "mxic,multi-itfc-v009-nand-controller", },
572*4882a593Smuzhiyun 	{},
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxic_nfc_of_ids);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static struct platform_driver mxic_nfc_driver = {
577*4882a593Smuzhiyun 	.probe = mxic_nfc_probe,
578*4882a593Smuzhiyun 	.remove = mxic_nfc_remove,
579*4882a593Smuzhiyun 	.driver = {
580*4882a593Smuzhiyun 		.name = "mxic-nfc",
581*4882a593Smuzhiyun 		.of_match_table = mxic_nfc_of_ids,
582*4882a593Smuzhiyun 	},
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun module_platform_driver(mxic_nfc_driver);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun MODULE_AUTHOR("Mason Yang <masonccyang@mxic.com.tw>");
587*4882a593Smuzhiyun MODULE_DESCRIPTION("Macronix raw NAND controller driver");
588*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
589