1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MTK ECC controller driver.
4*4882a593Smuzhiyun * Copyright (C) 2016 MediaTek Inc.
5*4882a593Smuzhiyun * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
6*4882a593Smuzhiyun * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "mtk_ecc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define ECC_IDLE_MASK BIT(0)
22*4882a593Smuzhiyun #define ECC_IRQ_EN BIT(0)
23*4882a593Smuzhiyun #define ECC_PG_IRQ_SEL BIT(1)
24*4882a593Smuzhiyun #define ECC_OP_ENABLE (1)
25*4882a593Smuzhiyun #define ECC_OP_DISABLE (0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define ECC_ENCCON (0x00)
28*4882a593Smuzhiyun #define ECC_ENCCNFG (0x04)
29*4882a593Smuzhiyun #define ECC_MS_SHIFT (16)
30*4882a593Smuzhiyun #define ECC_ENCDIADDR (0x08)
31*4882a593Smuzhiyun #define ECC_ENCIDLE (0x0C)
32*4882a593Smuzhiyun #define ECC_DECCON (0x100)
33*4882a593Smuzhiyun #define ECC_DECCNFG (0x104)
34*4882a593Smuzhiyun #define DEC_EMPTY_EN BIT(31)
35*4882a593Smuzhiyun #define DEC_CNFG_CORRECT (0x3 << 12)
36*4882a593Smuzhiyun #define ECC_DECIDLE (0x10C)
37*4882a593Smuzhiyun #define ECC_DECENUM0 (0x114)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define ECC_TIMEOUT (500000)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define ECC_IDLE_REG(op) ((op) == ECC_ENCODE ? ECC_ENCIDLE : ECC_DECIDLE)
42*4882a593Smuzhiyun #define ECC_CTL_REG(op) ((op) == ECC_ENCODE ? ECC_ENCCON : ECC_DECCON)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct mtk_ecc_caps {
45*4882a593Smuzhiyun u32 err_mask;
46*4882a593Smuzhiyun u32 err_shift;
47*4882a593Smuzhiyun const u8 *ecc_strength;
48*4882a593Smuzhiyun const u32 *ecc_regs;
49*4882a593Smuzhiyun u8 num_ecc_strength;
50*4882a593Smuzhiyun u8 ecc_mode_shift;
51*4882a593Smuzhiyun u32 parity_bits;
52*4882a593Smuzhiyun int pg_irq_sel;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct mtk_ecc {
56*4882a593Smuzhiyun struct device *dev;
57*4882a593Smuzhiyun const struct mtk_ecc_caps *caps;
58*4882a593Smuzhiyun void __iomem *regs;
59*4882a593Smuzhiyun struct clk *clk;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct completion done;
62*4882a593Smuzhiyun struct mutex lock;
63*4882a593Smuzhiyun u32 sectors;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun u8 *eccdata;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* ecc strength that each IP supports */
69*4882a593Smuzhiyun static const u8 ecc_strength_mt2701[] = {
70*4882a593Smuzhiyun 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 28, 32, 36,
71*4882a593Smuzhiyun 40, 44, 48, 52, 56, 60
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const u8 ecc_strength_mt2712[] = {
75*4882a593Smuzhiyun 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 28, 32, 36,
76*4882a593Smuzhiyun 40, 44, 48, 52, 56, 60, 68, 72, 80
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const u8 ecc_strength_mt7622[] = {
80*4882a593Smuzhiyun 4, 6, 8, 10, 12
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun enum mtk_ecc_regs {
84*4882a593Smuzhiyun ECC_ENCPAR00,
85*4882a593Smuzhiyun ECC_ENCIRQ_EN,
86*4882a593Smuzhiyun ECC_ENCIRQ_STA,
87*4882a593Smuzhiyun ECC_DECDONE,
88*4882a593Smuzhiyun ECC_DECIRQ_EN,
89*4882a593Smuzhiyun ECC_DECIRQ_STA,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static int mt2701_ecc_regs[] = {
93*4882a593Smuzhiyun [ECC_ENCPAR00] = 0x10,
94*4882a593Smuzhiyun [ECC_ENCIRQ_EN] = 0x80,
95*4882a593Smuzhiyun [ECC_ENCIRQ_STA] = 0x84,
96*4882a593Smuzhiyun [ECC_DECDONE] = 0x124,
97*4882a593Smuzhiyun [ECC_DECIRQ_EN] = 0x200,
98*4882a593Smuzhiyun [ECC_DECIRQ_STA] = 0x204,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static int mt2712_ecc_regs[] = {
102*4882a593Smuzhiyun [ECC_ENCPAR00] = 0x300,
103*4882a593Smuzhiyun [ECC_ENCIRQ_EN] = 0x80,
104*4882a593Smuzhiyun [ECC_ENCIRQ_STA] = 0x84,
105*4882a593Smuzhiyun [ECC_DECDONE] = 0x124,
106*4882a593Smuzhiyun [ECC_DECIRQ_EN] = 0x200,
107*4882a593Smuzhiyun [ECC_DECIRQ_STA] = 0x204,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static int mt7622_ecc_regs[] = {
111*4882a593Smuzhiyun [ECC_ENCPAR00] = 0x10,
112*4882a593Smuzhiyun [ECC_ENCIRQ_EN] = 0x30,
113*4882a593Smuzhiyun [ECC_ENCIRQ_STA] = 0x34,
114*4882a593Smuzhiyun [ECC_DECDONE] = 0x11c,
115*4882a593Smuzhiyun [ECC_DECIRQ_EN] = 0x140,
116*4882a593Smuzhiyun [ECC_DECIRQ_STA] = 0x144,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
mtk_ecc_wait_idle(struct mtk_ecc * ecc,enum mtk_ecc_operation op)119*4882a593Smuzhiyun static inline void mtk_ecc_wait_idle(struct mtk_ecc *ecc,
120*4882a593Smuzhiyun enum mtk_ecc_operation op)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct device *dev = ecc->dev;
123*4882a593Smuzhiyun u32 val;
124*4882a593Smuzhiyun int ret;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(ecc->regs + ECC_IDLE_REG(op), val,
127*4882a593Smuzhiyun val & ECC_IDLE_MASK,
128*4882a593Smuzhiyun 10, ECC_TIMEOUT);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun dev_warn(dev, "%s NOT idle\n",
131*4882a593Smuzhiyun op == ECC_ENCODE ? "encoder" : "decoder");
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
mtk_ecc_irq(int irq,void * id)134*4882a593Smuzhiyun static irqreturn_t mtk_ecc_irq(int irq, void *id)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct mtk_ecc *ecc = id;
137*4882a593Smuzhiyun u32 dec, enc;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun dec = readw(ecc->regs + ecc->caps->ecc_regs[ECC_DECIRQ_STA])
140*4882a593Smuzhiyun & ECC_IRQ_EN;
141*4882a593Smuzhiyun if (dec) {
142*4882a593Smuzhiyun dec = readw(ecc->regs + ecc->caps->ecc_regs[ECC_DECDONE]);
143*4882a593Smuzhiyun if (dec & ecc->sectors) {
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * Clear decode IRQ status once again to ensure that
146*4882a593Smuzhiyun * there will be no extra IRQ.
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun readw(ecc->regs + ecc->caps->ecc_regs[ECC_DECIRQ_STA]);
149*4882a593Smuzhiyun ecc->sectors = 0;
150*4882a593Smuzhiyun complete(&ecc->done);
151*4882a593Smuzhiyun } else {
152*4882a593Smuzhiyun return IRQ_HANDLED;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun } else {
155*4882a593Smuzhiyun enc = readl(ecc->regs + ecc->caps->ecc_regs[ECC_ENCIRQ_STA])
156*4882a593Smuzhiyun & ECC_IRQ_EN;
157*4882a593Smuzhiyun if (enc)
158*4882a593Smuzhiyun complete(&ecc->done);
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun return IRQ_NONE;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return IRQ_HANDLED;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
mtk_ecc_config(struct mtk_ecc * ecc,struct mtk_ecc_config * config)166*4882a593Smuzhiyun static int mtk_ecc_config(struct mtk_ecc *ecc, struct mtk_ecc_config *config)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun u32 ecc_bit, dec_sz, enc_sz;
169*4882a593Smuzhiyun u32 reg, i;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (i = 0; i < ecc->caps->num_ecc_strength; i++) {
172*4882a593Smuzhiyun if (ecc->caps->ecc_strength[i] == config->strength)
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (i == ecc->caps->num_ecc_strength) {
177*4882a593Smuzhiyun dev_err(ecc->dev, "invalid ecc strength %d\n",
178*4882a593Smuzhiyun config->strength);
179*4882a593Smuzhiyun return -EINVAL;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ecc_bit = i;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (config->op == ECC_ENCODE) {
185*4882a593Smuzhiyun /* configure ECC encoder (in bits) */
186*4882a593Smuzhiyun enc_sz = config->len << 3;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun reg = ecc_bit | (config->mode << ecc->caps->ecc_mode_shift);
189*4882a593Smuzhiyun reg |= (enc_sz << ECC_MS_SHIFT);
190*4882a593Smuzhiyun writel(reg, ecc->regs + ECC_ENCCNFG);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (config->mode != ECC_NFI_MODE)
193*4882a593Smuzhiyun writel(lower_32_bits(config->addr),
194*4882a593Smuzhiyun ecc->regs + ECC_ENCDIADDR);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun } else {
197*4882a593Smuzhiyun /* configure ECC decoder (in bits) */
198*4882a593Smuzhiyun dec_sz = (config->len << 3) +
199*4882a593Smuzhiyun config->strength * ecc->caps->parity_bits;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun reg = ecc_bit | (config->mode << ecc->caps->ecc_mode_shift);
202*4882a593Smuzhiyun reg |= (dec_sz << ECC_MS_SHIFT) | DEC_CNFG_CORRECT;
203*4882a593Smuzhiyun reg |= DEC_EMPTY_EN;
204*4882a593Smuzhiyun writel(reg, ecc->regs + ECC_DECCNFG);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (config->sectors)
207*4882a593Smuzhiyun ecc->sectors = 1 << (config->sectors - 1);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
mtk_ecc_get_stats(struct mtk_ecc * ecc,struct mtk_ecc_stats * stats,int sectors)213*4882a593Smuzhiyun void mtk_ecc_get_stats(struct mtk_ecc *ecc, struct mtk_ecc_stats *stats,
214*4882a593Smuzhiyun int sectors)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun u32 offset, i, err;
217*4882a593Smuzhiyun u32 bitflips = 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun stats->corrected = 0;
220*4882a593Smuzhiyun stats->failed = 0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (i = 0; i < sectors; i++) {
223*4882a593Smuzhiyun offset = (i >> 2) << 2;
224*4882a593Smuzhiyun err = readl(ecc->regs + ECC_DECENUM0 + offset);
225*4882a593Smuzhiyun err = err >> ((i % 4) * ecc->caps->err_shift);
226*4882a593Smuzhiyun err &= ecc->caps->err_mask;
227*4882a593Smuzhiyun if (err == ecc->caps->err_mask) {
228*4882a593Smuzhiyun /* uncorrectable errors */
229*4882a593Smuzhiyun stats->failed++;
230*4882a593Smuzhiyun continue;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun stats->corrected += err;
234*4882a593Smuzhiyun bitflips = max_t(u32, bitflips, err);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun stats->bitflips = bitflips;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_get_stats);
240*4882a593Smuzhiyun
mtk_ecc_release(struct mtk_ecc * ecc)241*4882a593Smuzhiyun void mtk_ecc_release(struct mtk_ecc *ecc)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun clk_disable_unprepare(ecc->clk);
244*4882a593Smuzhiyun put_device(ecc->dev);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_release);
247*4882a593Smuzhiyun
mtk_ecc_hw_init(struct mtk_ecc * ecc)248*4882a593Smuzhiyun static void mtk_ecc_hw_init(struct mtk_ecc *ecc)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun mtk_ecc_wait_idle(ecc, ECC_ENCODE);
251*4882a593Smuzhiyun writew(ECC_OP_DISABLE, ecc->regs + ECC_ENCCON);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun mtk_ecc_wait_idle(ecc, ECC_DECODE);
254*4882a593Smuzhiyun writel(ECC_OP_DISABLE, ecc->regs + ECC_DECCON);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
mtk_ecc_get(struct device_node * np)257*4882a593Smuzhiyun static struct mtk_ecc *mtk_ecc_get(struct device_node *np)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct platform_device *pdev;
260*4882a593Smuzhiyun struct mtk_ecc *ecc;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun pdev = of_find_device_by_node(np);
263*4882a593Smuzhiyun if (!pdev)
264*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ecc = platform_get_drvdata(pdev);
267*4882a593Smuzhiyun if (!ecc) {
268*4882a593Smuzhiyun put_device(&pdev->dev);
269*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun clk_prepare_enable(ecc->clk);
273*4882a593Smuzhiyun mtk_ecc_hw_init(ecc);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return ecc;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
of_mtk_ecc_get(struct device_node * of_node)278*4882a593Smuzhiyun struct mtk_ecc *of_mtk_ecc_get(struct device_node *of_node)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct mtk_ecc *ecc = NULL;
281*4882a593Smuzhiyun struct device_node *np;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun np = of_parse_phandle(of_node, "ecc-engine", 0);
284*4882a593Smuzhiyun if (np) {
285*4882a593Smuzhiyun ecc = mtk_ecc_get(np);
286*4882a593Smuzhiyun of_node_put(np);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return ecc;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun EXPORT_SYMBOL(of_mtk_ecc_get);
292*4882a593Smuzhiyun
mtk_ecc_enable(struct mtk_ecc * ecc,struct mtk_ecc_config * config)293*4882a593Smuzhiyun int mtk_ecc_enable(struct mtk_ecc *ecc, struct mtk_ecc_config *config)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun enum mtk_ecc_operation op = config->op;
296*4882a593Smuzhiyun u16 reg_val;
297*4882a593Smuzhiyun int ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = mutex_lock_interruptible(&ecc->lock);
300*4882a593Smuzhiyun if (ret) {
301*4882a593Smuzhiyun dev_err(ecc->dev, "interrupted when attempting to lock\n");
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mtk_ecc_wait_idle(ecc, op);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = mtk_ecc_config(ecc, config);
308*4882a593Smuzhiyun if (ret) {
309*4882a593Smuzhiyun mutex_unlock(&ecc->lock);
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (config->mode != ECC_NFI_MODE || op != ECC_ENCODE) {
314*4882a593Smuzhiyun init_completion(&ecc->done);
315*4882a593Smuzhiyun reg_val = ECC_IRQ_EN;
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * For ECC_NFI_MODE, if ecc->caps->pg_irq_sel is 1, then it
318*4882a593Smuzhiyun * means this chip can only generate one ecc irq during page
319*4882a593Smuzhiyun * read / write. If is 0, generate one ecc irq each ecc step.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun if (ecc->caps->pg_irq_sel && config->mode == ECC_NFI_MODE)
322*4882a593Smuzhiyun reg_val |= ECC_PG_IRQ_SEL;
323*4882a593Smuzhiyun if (op == ECC_ENCODE)
324*4882a593Smuzhiyun writew(reg_val, ecc->regs +
325*4882a593Smuzhiyun ecc->caps->ecc_regs[ECC_ENCIRQ_EN]);
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun writew(reg_val, ecc->regs +
328*4882a593Smuzhiyun ecc->caps->ecc_regs[ECC_DECIRQ_EN]);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun writew(ECC_OP_ENABLE, ecc->regs + ECC_CTL_REG(op));
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_enable);
336*4882a593Smuzhiyun
mtk_ecc_disable(struct mtk_ecc * ecc)337*4882a593Smuzhiyun void mtk_ecc_disable(struct mtk_ecc *ecc)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun enum mtk_ecc_operation op = ECC_ENCODE;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* find out the running operation */
342*4882a593Smuzhiyun if (readw(ecc->regs + ECC_CTL_REG(op)) != ECC_OP_ENABLE)
343*4882a593Smuzhiyun op = ECC_DECODE;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* disable it */
346*4882a593Smuzhiyun mtk_ecc_wait_idle(ecc, op);
347*4882a593Smuzhiyun if (op == ECC_DECODE) {
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * Clear decode IRQ status in case there is a timeout to wait
350*4882a593Smuzhiyun * decode IRQ.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun readw(ecc->regs + ecc->caps->ecc_regs[ECC_DECDONE]);
353*4882a593Smuzhiyun writew(0, ecc->regs + ecc->caps->ecc_regs[ECC_DECIRQ_EN]);
354*4882a593Smuzhiyun } else {
355*4882a593Smuzhiyun writew(0, ecc->regs + ecc->caps->ecc_regs[ECC_ENCIRQ_EN]);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun writew(ECC_OP_DISABLE, ecc->regs + ECC_CTL_REG(op));
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun mutex_unlock(&ecc->lock);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_disable);
363*4882a593Smuzhiyun
mtk_ecc_wait_done(struct mtk_ecc * ecc,enum mtk_ecc_operation op)364*4882a593Smuzhiyun int mtk_ecc_wait_done(struct mtk_ecc *ecc, enum mtk_ecc_operation op)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun int ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = wait_for_completion_timeout(&ecc->done, msecs_to_jiffies(500));
369*4882a593Smuzhiyun if (!ret) {
370*4882a593Smuzhiyun dev_err(ecc->dev, "%s timeout - interrupt did not arrive)\n",
371*4882a593Smuzhiyun (op == ECC_ENCODE) ? "encoder" : "decoder");
372*4882a593Smuzhiyun return -ETIMEDOUT;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_wait_done);
378*4882a593Smuzhiyun
mtk_ecc_encode(struct mtk_ecc * ecc,struct mtk_ecc_config * config,u8 * data,u32 bytes)379*4882a593Smuzhiyun int mtk_ecc_encode(struct mtk_ecc *ecc, struct mtk_ecc_config *config,
380*4882a593Smuzhiyun u8 *data, u32 bytes)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun dma_addr_t addr;
383*4882a593Smuzhiyun u32 len;
384*4882a593Smuzhiyun int ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun addr = dma_map_single(ecc->dev, data, bytes, DMA_TO_DEVICE);
387*4882a593Smuzhiyun ret = dma_mapping_error(ecc->dev, addr);
388*4882a593Smuzhiyun if (ret) {
389*4882a593Smuzhiyun dev_err(ecc->dev, "dma mapping error\n");
390*4882a593Smuzhiyun return -EINVAL;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun config->op = ECC_ENCODE;
394*4882a593Smuzhiyun config->addr = addr;
395*4882a593Smuzhiyun ret = mtk_ecc_enable(ecc, config);
396*4882a593Smuzhiyun if (ret) {
397*4882a593Smuzhiyun dma_unmap_single(ecc->dev, addr, bytes, DMA_TO_DEVICE);
398*4882a593Smuzhiyun return ret;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun ret = mtk_ecc_wait_done(ecc, ECC_ENCODE);
402*4882a593Smuzhiyun if (ret)
403*4882a593Smuzhiyun goto timeout;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun mtk_ecc_wait_idle(ecc, ECC_ENCODE);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Program ECC bytes to OOB: per sector oob = FDM + ECC + SPARE */
408*4882a593Smuzhiyun len = (config->strength * ecc->caps->parity_bits + 7) >> 3;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* write the parity bytes generated by the ECC back to temp buffer */
411*4882a593Smuzhiyun __ioread32_copy(ecc->eccdata,
412*4882a593Smuzhiyun ecc->regs + ecc->caps->ecc_regs[ECC_ENCPAR00],
413*4882a593Smuzhiyun round_up(len, 4));
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* copy into possibly unaligned OOB region with actual length */
416*4882a593Smuzhiyun memcpy(data + bytes, ecc->eccdata, len);
417*4882a593Smuzhiyun timeout:
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dma_unmap_single(ecc->dev, addr, bytes, DMA_TO_DEVICE);
420*4882a593Smuzhiyun mtk_ecc_disable(ecc);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return ret;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_encode);
425*4882a593Smuzhiyun
mtk_ecc_adjust_strength(struct mtk_ecc * ecc,u32 * p)426*4882a593Smuzhiyun void mtk_ecc_adjust_strength(struct mtk_ecc *ecc, u32 *p)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun const u8 *ecc_strength = ecc->caps->ecc_strength;
429*4882a593Smuzhiyun int i;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun for (i = 0; i < ecc->caps->num_ecc_strength; i++) {
432*4882a593Smuzhiyun if (*p <= ecc_strength[i]) {
433*4882a593Smuzhiyun if (!i)
434*4882a593Smuzhiyun *p = ecc_strength[i];
435*4882a593Smuzhiyun else if (*p != ecc_strength[i])
436*4882a593Smuzhiyun *p = ecc_strength[i - 1];
437*4882a593Smuzhiyun return;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun *p = ecc_strength[ecc->caps->num_ecc_strength - 1];
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_adjust_strength);
444*4882a593Smuzhiyun
mtk_ecc_get_parity_bits(struct mtk_ecc * ecc)445*4882a593Smuzhiyun unsigned int mtk_ecc_get_parity_bits(struct mtk_ecc *ecc)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun return ecc->caps->parity_bits;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun EXPORT_SYMBOL(mtk_ecc_get_parity_bits);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct mtk_ecc_caps mtk_ecc_caps_mt2701 = {
452*4882a593Smuzhiyun .err_mask = 0x3f,
453*4882a593Smuzhiyun .err_shift = 8,
454*4882a593Smuzhiyun .ecc_strength = ecc_strength_mt2701,
455*4882a593Smuzhiyun .ecc_regs = mt2701_ecc_regs,
456*4882a593Smuzhiyun .num_ecc_strength = 20,
457*4882a593Smuzhiyun .ecc_mode_shift = 5,
458*4882a593Smuzhiyun .parity_bits = 14,
459*4882a593Smuzhiyun .pg_irq_sel = 0,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const struct mtk_ecc_caps mtk_ecc_caps_mt2712 = {
463*4882a593Smuzhiyun .err_mask = 0x7f,
464*4882a593Smuzhiyun .err_shift = 8,
465*4882a593Smuzhiyun .ecc_strength = ecc_strength_mt2712,
466*4882a593Smuzhiyun .ecc_regs = mt2712_ecc_regs,
467*4882a593Smuzhiyun .num_ecc_strength = 23,
468*4882a593Smuzhiyun .ecc_mode_shift = 5,
469*4882a593Smuzhiyun .parity_bits = 14,
470*4882a593Smuzhiyun .pg_irq_sel = 1,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const struct mtk_ecc_caps mtk_ecc_caps_mt7622 = {
474*4882a593Smuzhiyun .err_mask = 0x1f,
475*4882a593Smuzhiyun .err_shift = 5,
476*4882a593Smuzhiyun .ecc_strength = ecc_strength_mt7622,
477*4882a593Smuzhiyun .ecc_regs = mt7622_ecc_regs,
478*4882a593Smuzhiyun .num_ecc_strength = 5,
479*4882a593Smuzhiyun .ecc_mode_shift = 4,
480*4882a593Smuzhiyun .parity_bits = 13,
481*4882a593Smuzhiyun .pg_irq_sel = 0,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const struct of_device_id mtk_ecc_dt_match[] = {
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun .compatible = "mediatek,mt2701-ecc",
487*4882a593Smuzhiyun .data = &mtk_ecc_caps_mt2701,
488*4882a593Smuzhiyun }, {
489*4882a593Smuzhiyun .compatible = "mediatek,mt2712-ecc",
490*4882a593Smuzhiyun .data = &mtk_ecc_caps_mt2712,
491*4882a593Smuzhiyun }, {
492*4882a593Smuzhiyun .compatible = "mediatek,mt7622-ecc",
493*4882a593Smuzhiyun .data = &mtk_ecc_caps_mt7622,
494*4882a593Smuzhiyun },
495*4882a593Smuzhiyun {},
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
mtk_ecc_probe(struct platform_device * pdev)498*4882a593Smuzhiyun static int mtk_ecc_probe(struct platform_device *pdev)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct device *dev = &pdev->dev;
501*4882a593Smuzhiyun struct mtk_ecc *ecc;
502*4882a593Smuzhiyun struct resource *res;
503*4882a593Smuzhiyun u32 max_eccdata_size;
504*4882a593Smuzhiyun int irq, ret;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun ecc = devm_kzalloc(dev, sizeof(*ecc), GFP_KERNEL);
507*4882a593Smuzhiyun if (!ecc)
508*4882a593Smuzhiyun return -ENOMEM;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ecc->caps = of_device_get_match_data(dev);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun max_eccdata_size = ecc->caps->num_ecc_strength - 1;
513*4882a593Smuzhiyun max_eccdata_size = ecc->caps->ecc_strength[max_eccdata_size];
514*4882a593Smuzhiyun max_eccdata_size = (max_eccdata_size * ecc->caps->parity_bits + 7) >> 3;
515*4882a593Smuzhiyun max_eccdata_size = round_up(max_eccdata_size, 4);
516*4882a593Smuzhiyun ecc->eccdata = devm_kzalloc(dev, max_eccdata_size, GFP_KERNEL);
517*4882a593Smuzhiyun if (!ecc->eccdata)
518*4882a593Smuzhiyun return -ENOMEM;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
521*4882a593Smuzhiyun ecc->regs = devm_ioremap_resource(dev, res);
522*4882a593Smuzhiyun if (IS_ERR(ecc->regs)) {
523*4882a593Smuzhiyun dev_err(dev, "failed to map regs: %ld\n", PTR_ERR(ecc->regs));
524*4882a593Smuzhiyun return PTR_ERR(ecc->regs);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ecc->clk = devm_clk_get(dev, NULL);
528*4882a593Smuzhiyun if (IS_ERR(ecc->clk)) {
529*4882a593Smuzhiyun dev_err(dev, "failed to get clock: %ld\n", PTR_ERR(ecc->clk));
530*4882a593Smuzhiyun return PTR_ERR(ecc->clk);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
534*4882a593Smuzhiyun if (irq < 0)
535*4882a593Smuzhiyun return irq;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun ret = dma_set_mask(dev, DMA_BIT_MASK(32));
538*4882a593Smuzhiyun if (ret) {
539*4882a593Smuzhiyun dev_err(dev, "failed to set DMA mask\n");
540*4882a593Smuzhiyun return ret;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, mtk_ecc_irq, 0x0, "mtk-ecc", ecc);
544*4882a593Smuzhiyun if (ret) {
545*4882a593Smuzhiyun dev_err(dev, "failed to request irq\n");
546*4882a593Smuzhiyun return -EINVAL;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ecc->dev = dev;
550*4882a593Smuzhiyun mutex_init(&ecc->lock);
551*4882a593Smuzhiyun platform_set_drvdata(pdev, ecc);
552*4882a593Smuzhiyun dev_info(dev, "probed\n");
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_ecc_suspend(struct device * dev)558*4882a593Smuzhiyun static int mtk_ecc_suspend(struct device *dev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct mtk_ecc *ecc = dev_get_drvdata(dev);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun clk_disable_unprepare(ecc->clk);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
mtk_ecc_resume(struct device * dev)567*4882a593Smuzhiyun static int mtk_ecc_resume(struct device *dev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct mtk_ecc *ecc = dev_get_drvdata(dev);
570*4882a593Smuzhiyun int ret;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ret = clk_prepare_enable(ecc->clk);
573*4882a593Smuzhiyun if (ret) {
574*4882a593Smuzhiyun dev_err(dev, "failed to enable clk\n");
575*4882a593Smuzhiyun return ret;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mtk_ecc_pm_ops, mtk_ecc_suspend, mtk_ecc_resume);
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_ecc_dt_match);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static struct platform_driver mtk_ecc_driver = {
587*4882a593Smuzhiyun .probe = mtk_ecc_probe,
588*4882a593Smuzhiyun .driver = {
589*4882a593Smuzhiyun .name = "mtk-ecc",
590*4882a593Smuzhiyun .of_match_table = of_match_ptr(mtk_ecc_dt_match),
591*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
592*4882a593Smuzhiyun .pm = &mtk_ecc_pm_ops,
593*4882a593Smuzhiyun #endif
594*4882a593Smuzhiyun },
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun module_platform_driver(mtk_ecc_driver);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun MODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
600*4882a593Smuzhiyun MODULE_DESCRIPTION("MTK Nand ECC Driver");
601*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
602