xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/mpc5121_nfc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2004-2008 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Semihalf.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Approved as OSADL project by a majority of OSADL members and funded
7*4882a593Smuzhiyun  * by OSADL membership fees in 2009;  for details see www.osadl.org.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on original driver from Freescale Semiconductor
10*4882a593Smuzhiyun  * written by John Rigby <jrigby@freescale.com> on basis of mxc_nand.c.
11*4882a593Smuzhiyun  * Reworked and extended by Piotr Ziecik <kosmo@semihalf.com>.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/gfp.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
22*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
23*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
24*4882a593Smuzhiyun #include <linux/of_address.h>
25*4882a593Smuzhiyun #include <linux/of_device.h>
26*4882a593Smuzhiyun #include <linux/of_irq.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/mpc5121.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Addresses for NFC MAIN RAM BUFFER areas */
32*4882a593Smuzhiyun #define NFC_MAIN_AREA(n)	((n) *  0x200)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Addresses for NFC SPARE BUFFER areas */
35*4882a593Smuzhiyun #define NFC_SPARE_BUFFERS	8
36*4882a593Smuzhiyun #define NFC_SPARE_LEN		0x40
37*4882a593Smuzhiyun #define NFC_SPARE_AREA(n)	(0x1000 + ((n) * NFC_SPARE_LEN))
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* MPC5121 NFC registers */
40*4882a593Smuzhiyun #define NFC_BUF_ADDR		0x1E04
41*4882a593Smuzhiyun #define NFC_FLASH_ADDR		0x1E06
42*4882a593Smuzhiyun #define NFC_FLASH_CMD		0x1E08
43*4882a593Smuzhiyun #define NFC_CONFIG		0x1E0A
44*4882a593Smuzhiyun #define NFC_ECC_STATUS1		0x1E0C
45*4882a593Smuzhiyun #define NFC_ECC_STATUS2		0x1E0E
46*4882a593Smuzhiyun #define NFC_SPAS		0x1E10
47*4882a593Smuzhiyun #define NFC_WRPROT		0x1E12
48*4882a593Smuzhiyun #define NFC_NF_WRPRST		0x1E18
49*4882a593Smuzhiyun #define NFC_CONFIG1		0x1E1A
50*4882a593Smuzhiyun #define NFC_CONFIG2		0x1E1C
51*4882a593Smuzhiyun #define NFC_UNLOCKSTART_BLK0	0x1E20
52*4882a593Smuzhiyun #define NFC_UNLOCKEND_BLK0	0x1E22
53*4882a593Smuzhiyun #define NFC_UNLOCKSTART_BLK1	0x1E24
54*4882a593Smuzhiyun #define NFC_UNLOCKEND_BLK1	0x1E26
55*4882a593Smuzhiyun #define NFC_UNLOCKSTART_BLK2	0x1E28
56*4882a593Smuzhiyun #define NFC_UNLOCKEND_BLK2	0x1E2A
57*4882a593Smuzhiyun #define NFC_UNLOCKSTART_BLK3	0x1E2C
58*4882a593Smuzhiyun #define NFC_UNLOCKEND_BLK3	0x1E2E
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Bit Definitions: NFC_BUF_ADDR */
61*4882a593Smuzhiyun #define NFC_RBA_MASK		(7 << 0)
62*4882a593Smuzhiyun #define NFC_ACTIVE_CS_SHIFT	5
63*4882a593Smuzhiyun #define NFC_ACTIVE_CS_MASK	(3 << NFC_ACTIVE_CS_SHIFT)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Bit Definitions: NFC_CONFIG */
66*4882a593Smuzhiyun #define NFC_BLS_UNLOCKED	(1 << 1)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Bit Definitions: NFC_CONFIG1 */
69*4882a593Smuzhiyun #define NFC_ECC_4BIT		(1 << 0)
70*4882a593Smuzhiyun #define NFC_FULL_PAGE_DMA	(1 << 1)
71*4882a593Smuzhiyun #define NFC_SPARE_ONLY		(1 << 2)
72*4882a593Smuzhiyun #define NFC_ECC_ENABLE		(1 << 3)
73*4882a593Smuzhiyun #define NFC_INT_MASK		(1 << 4)
74*4882a593Smuzhiyun #define NFC_BIG_ENDIAN		(1 << 5)
75*4882a593Smuzhiyun #define NFC_RESET		(1 << 6)
76*4882a593Smuzhiyun #define NFC_CE			(1 << 7)
77*4882a593Smuzhiyun #define NFC_ONE_CYCLE		(1 << 8)
78*4882a593Smuzhiyun #define NFC_PPB_32		(0 << 9)
79*4882a593Smuzhiyun #define NFC_PPB_64		(1 << 9)
80*4882a593Smuzhiyun #define NFC_PPB_128		(2 << 9)
81*4882a593Smuzhiyun #define NFC_PPB_256		(3 << 9)
82*4882a593Smuzhiyun #define NFC_PPB_MASK		(3 << 9)
83*4882a593Smuzhiyun #define NFC_FULL_PAGE_INT	(1 << 11)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Bit Definitions: NFC_CONFIG2 */
86*4882a593Smuzhiyun #define NFC_COMMAND		(1 << 0)
87*4882a593Smuzhiyun #define NFC_ADDRESS		(1 << 1)
88*4882a593Smuzhiyun #define NFC_INPUT		(1 << 2)
89*4882a593Smuzhiyun #define NFC_OUTPUT		(1 << 3)
90*4882a593Smuzhiyun #define NFC_ID			(1 << 4)
91*4882a593Smuzhiyun #define NFC_STATUS		(1 << 5)
92*4882a593Smuzhiyun #define NFC_CMD_FAIL		(1 << 15)
93*4882a593Smuzhiyun #define NFC_INT			(1 << 15)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* Bit Definitions: NFC_WRPROT */
96*4882a593Smuzhiyun #define NFC_WPC_LOCK_TIGHT	(1 << 0)
97*4882a593Smuzhiyun #define NFC_WPC_LOCK		(1 << 1)
98*4882a593Smuzhiyun #define NFC_WPC_UNLOCK		(1 << 2)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define	DRV_NAME		"mpc5121_nfc"
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Timeouts */
103*4882a593Smuzhiyun #define NFC_RESET_TIMEOUT	1000		/* 1 ms */
104*4882a593Smuzhiyun #define NFC_TIMEOUT		(HZ / 10)	/* 1/10 s */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct mpc5121_nfc_prv {
107*4882a593Smuzhiyun 	struct nand_controller	controller;
108*4882a593Smuzhiyun 	struct nand_chip	chip;
109*4882a593Smuzhiyun 	int			irq;
110*4882a593Smuzhiyun 	void __iomem		*regs;
111*4882a593Smuzhiyun 	struct clk		*clk;
112*4882a593Smuzhiyun 	wait_queue_head_t	irq_waitq;
113*4882a593Smuzhiyun 	uint			column;
114*4882a593Smuzhiyun 	int			spareonly;
115*4882a593Smuzhiyun 	void __iomem		*csreg;
116*4882a593Smuzhiyun 	struct device		*dev;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static void mpc5121_nfc_done(struct mtd_info *mtd);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* Read NFC register */
nfc_read(struct mtd_info * mtd,uint reg)122*4882a593Smuzhiyun static inline u16 nfc_read(struct mtd_info *mtd, uint reg)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
125*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return in_be16(prv->regs + reg);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Write NFC register */
nfc_write(struct mtd_info * mtd,uint reg,u16 val)131*4882a593Smuzhiyun static inline void nfc_write(struct mtd_info *mtd, uint reg, u16 val)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
134*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	out_be16(prv->regs + reg, val);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Set bits in NFC register */
nfc_set(struct mtd_info * mtd,uint reg,u16 bits)140*4882a593Smuzhiyun static inline void nfc_set(struct mtd_info *mtd, uint reg, u16 bits)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	nfc_write(mtd, reg, nfc_read(mtd, reg) | bits);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Clear bits in NFC register */
nfc_clear(struct mtd_info * mtd,uint reg,u16 bits)146*4882a593Smuzhiyun static inline void nfc_clear(struct mtd_info *mtd, uint reg, u16 bits)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	nfc_write(mtd, reg, nfc_read(mtd, reg) & ~bits);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Invoke address cycle */
mpc5121_nfc_send_addr(struct mtd_info * mtd,u16 addr)152*4882a593Smuzhiyun static inline void mpc5121_nfc_send_addr(struct mtd_info *mtd, u16 addr)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	nfc_write(mtd, NFC_FLASH_ADDR, addr);
155*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_ADDRESS);
156*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Invoke command cycle */
mpc5121_nfc_send_cmd(struct mtd_info * mtd,u16 cmd)160*4882a593Smuzhiyun static inline void mpc5121_nfc_send_cmd(struct mtd_info *mtd, u16 cmd)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	nfc_write(mtd, NFC_FLASH_CMD, cmd);
163*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_COMMAND);
164*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Send data from NFC buffers to NAND flash */
mpc5121_nfc_send_prog_page(struct mtd_info * mtd)168*4882a593Smuzhiyun static inline void mpc5121_nfc_send_prog_page(struct mtd_info *mtd)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
171*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_INPUT);
172*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Receive data from NAND flash */
mpc5121_nfc_send_read_page(struct mtd_info * mtd)176*4882a593Smuzhiyun static inline void mpc5121_nfc_send_read_page(struct mtd_info *mtd)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
179*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_OUTPUT);
180*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Receive ID from NAND flash */
mpc5121_nfc_send_read_id(struct mtd_info * mtd)184*4882a593Smuzhiyun static inline void mpc5121_nfc_send_read_id(struct mtd_info *mtd)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
187*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_ID);
188*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Receive status from NAND flash */
mpc5121_nfc_send_read_status(struct mtd_info * mtd)192*4882a593Smuzhiyun static inline void mpc5121_nfc_send_read_status(struct mtd_info *mtd)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
195*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG2, NFC_STATUS);
196*4882a593Smuzhiyun 	mpc5121_nfc_done(mtd);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* NFC interrupt handler */
mpc5121_nfc_irq(int irq,void * data)200*4882a593Smuzhiyun static irqreturn_t mpc5121_nfc_irq(int irq, void *data)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct mtd_info *mtd = data;
203*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
204*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	nfc_set(mtd, NFC_CONFIG1, NFC_INT_MASK);
207*4882a593Smuzhiyun 	wake_up(&prv->irq_waitq);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return IRQ_HANDLED;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* Wait for operation complete */
mpc5121_nfc_done(struct mtd_info * mtd)213*4882a593Smuzhiyun static void mpc5121_nfc_done(struct mtd_info *mtd)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
216*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
217*4882a593Smuzhiyun 	int rv;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if ((nfc_read(mtd, NFC_CONFIG2) & NFC_INT) == 0) {
220*4882a593Smuzhiyun 		nfc_clear(mtd, NFC_CONFIG1, NFC_INT_MASK);
221*4882a593Smuzhiyun 		rv = wait_event_timeout(prv->irq_waitq,
222*4882a593Smuzhiyun 			(nfc_read(mtd, NFC_CONFIG2) & NFC_INT), NFC_TIMEOUT);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if (!rv)
225*4882a593Smuzhiyun 			dev_warn(prv->dev,
226*4882a593Smuzhiyun 				"Timeout while waiting for interrupt.\n");
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_CONFIG2, NFC_INT);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* Do address cycle(s) */
mpc5121_nfc_addr_cycle(struct mtd_info * mtd,int column,int page)233*4882a593Smuzhiyun static void mpc5121_nfc_addr_cycle(struct mtd_info *mtd, int column, int page)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
236*4882a593Smuzhiyun 	u32 pagemask = chip->pagemask;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (column != -1) {
239*4882a593Smuzhiyun 		mpc5121_nfc_send_addr(mtd, column);
240*4882a593Smuzhiyun 		if (mtd->writesize > 512)
241*4882a593Smuzhiyun 			mpc5121_nfc_send_addr(mtd, column >> 8);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (page != -1) {
245*4882a593Smuzhiyun 		do {
246*4882a593Smuzhiyun 			mpc5121_nfc_send_addr(mtd, page & 0xFF);
247*4882a593Smuzhiyun 			page >>= 8;
248*4882a593Smuzhiyun 			pagemask >>= 8;
249*4882a593Smuzhiyun 		} while (pagemask);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Control chip select signals */
mpc5121_nfc_select_chip(struct nand_chip * nand,int chip)254*4882a593Smuzhiyun static void mpc5121_nfc_select_chip(struct nand_chip *nand, int chip)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(nand);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (chip < 0) {
259*4882a593Smuzhiyun 		nfc_clear(mtd, NFC_CONFIG1, NFC_CE);
260*4882a593Smuzhiyun 		return;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	nfc_clear(mtd, NFC_BUF_ADDR, NFC_ACTIVE_CS_MASK);
264*4882a593Smuzhiyun 	nfc_set(mtd, NFC_BUF_ADDR, (chip << NFC_ACTIVE_CS_SHIFT) &
265*4882a593Smuzhiyun 							NFC_ACTIVE_CS_MASK);
266*4882a593Smuzhiyun 	nfc_set(mtd, NFC_CONFIG1, NFC_CE);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* Init external chip select logic on ADS5121 board */
ads5121_chipselect_init(struct mtd_info * mtd)270*4882a593Smuzhiyun static int ads5121_chipselect_init(struct mtd_info *mtd)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
273*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
274*4882a593Smuzhiyun 	struct device_node *dn;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	dn = of_find_compatible_node(NULL, NULL, "fsl,mpc5121ads-cpld");
277*4882a593Smuzhiyun 	if (dn) {
278*4882a593Smuzhiyun 		prv->csreg = of_iomap(dn, 0);
279*4882a593Smuzhiyun 		of_node_put(dn);
280*4882a593Smuzhiyun 		if (!prv->csreg)
281*4882a593Smuzhiyun 			return -ENOMEM;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		/* CPLD Register 9 controls NAND /CE Lines */
284*4882a593Smuzhiyun 		prv->csreg += 9;
285*4882a593Smuzhiyun 		return 0;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return -EINVAL;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* Control chips select signal on ADS5121 board */
ads5121_select_chip(struct nand_chip * nand,int chip)292*4882a593Smuzhiyun static void ads5121_select_chip(struct nand_chip *nand, int chip)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(nand);
295*4882a593Smuzhiyun 	u8 v;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	v = in_8(prv->csreg);
298*4882a593Smuzhiyun 	v |= 0x0F;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (chip >= 0) {
301*4882a593Smuzhiyun 		mpc5121_nfc_select_chip(nand, 0);
302*4882a593Smuzhiyun 		v &= ~(1 << chip);
303*4882a593Smuzhiyun 	} else
304*4882a593Smuzhiyun 		mpc5121_nfc_select_chip(nand, -1);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	out_8(prv->csreg, v);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* Read NAND Ready/Busy signal */
mpc5121_nfc_dev_ready(struct nand_chip * nand)310*4882a593Smuzhiyun static int mpc5121_nfc_dev_ready(struct nand_chip *nand)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	/*
313*4882a593Smuzhiyun 	 * NFC handles ready/busy signal internally. Therefore, this function
314*4882a593Smuzhiyun 	 * always returns status as ready.
315*4882a593Smuzhiyun 	 */
316*4882a593Smuzhiyun 	return 1;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* Write command to NAND flash */
mpc5121_nfc_command(struct nand_chip * chip,unsigned command,int column,int page)320*4882a593Smuzhiyun static void mpc5121_nfc_command(struct nand_chip *chip, unsigned command,
321*4882a593Smuzhiyun 				int column, int page)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
324*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	prv->column = (column >= 0) ? column : 0;
327*4882a593Smuzhiyun 	prv->spareonly = 0;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	switch (command) {
330*4882a593Smuzhiyun 	case NAND_CMD_PAGEPROG:
331*4882a593Smuzhiyun 		mpc5121_nfc_send_prog_page(mtd);
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	/*
334*4882a593Smuzhiyun 	 * NFC does not support sub-page reads and writes,
335*4882a593Smuzhiyun 	 * so emulate them using full page transfers.
336*4882a593Smuzhiyun 	 */
337*4882a593Smuzhiyun 	case NAND_CMD_READ0:
338*4882a593Smuzhiyun 		column = 0;
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	case NAND_CMD_READ1:
342*4882a593Smuzhiyun 		prv->column += 256;
343*4882a593Smuzhiyun 		command = NAND_CMD_READ0;
344*4882a593Smuzhiyun 		column = 0;
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	case NAND_CMD_READOOB:
348*4882a593Smuzhiyun 		prv->spareonly = 1;
349*4882a593Smuzhiyun 		command = NAND_CMD_READ0;
350*4882a593Smuzhiyun 		column = 0;
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	case NAND_CMD_SEQIN:
354*4882a593Smuzhiyun 		mpc5121_nfc_command(chip, NAND_CMD_READ0, column, page);
355*4882a593Smuzhiyun 		column = 0;
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	case NAND_CMD_ERASE1:
359*4882a593Smuzhiyun 	case NAND_CMD_ERASE2:
360*4882a593Smuzhiyun 	case NAND_CMD_READID:
361*4882a593Smuzhiyun 	case NAND_CMD_STATUS:
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	default:
365*4882a593Smuzhiyun 		return;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	mpc5121_nfc_send_cmd(mtd, command);
369*4882a593Smuzhiyun 	mpc5121_nfc_addr_cycle(mtd, column, page);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	switch (command) {
372*4882a593Smuzhiyun 	case NAND_CMD_READ0:
373*4882a593Smuzhiyun 		if (mtd->writesize > 512)
374*4882a593Smuzhiyun 			mpc5121_nfc_send_cmd(mtd, NAND_CMD_READSTART);
375*4882a593Smuzhiyun 		mpc5121_nfc_send_read_page(mtd);
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	case NAND_CMD_READID:
379*4882a593Smuzhiyun 		mpc5121_nfc_send_read_id(mtd);
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	case NAND_CMD_STATUS:
383*4882a593Smuzhiyun 		mpc5121_nfc_send_read_status(mtd);
384*4882a593Smuzhiyun 		if (chip->options & NAND_BUSWIDTH_16)
385*4882a593Smuzhiyun 			prv->column = 1;
386*4882a593Smuzhiyun 		else
387*4882a593Smuzhiyun 			prv->column = 0;
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* Copy data from/to NFC spare buffers. */
mpc5121_nfc_copy_spare(struct mtd_info * mtd,uint offset,u8 * buffer,uint size,int wr)393*4882a593Smuzhiyun static void mpc5121_nfc_copy_spare(struct mtd_info *mtd, uint offset,
394*4882a593Smuzhiyun 						u8 *buffer, uint size, int wr)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct nand_chip *nand = mtd_to_nand(mtd);
397*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(nand);
398*4882a593Smuzhiyun 	uint o, s, sbsize, blksize;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/*
401*4882a593Smuzhiyun 	 * NAND spare area is available through NFC spare buffers.
402*4882a593Smuzhiyun 	 * The NFC divides spare area into (page_size / 512) chunks.
403*4882a593Smuzhiyun 	 * Each chunk is placed into separate spare memory area, using
404*4882a593Smuzhiyun 	 * first (spare_size / num_of_chunks) bytes of the buffer.
405*4882a593Smuzhiyun 	 *
406*4882a593Smuzhiyun 	 * For NAND device in which the spare area is not divided fully
407*4882a593Smuzhiyun 	 * by the number of chunks, number of used bytes in each spare
408*4882a593Smuzhiyun 	 * buffer is rounded down to the nearest even number of bytes,
409*4882a593Smuzhiyun 	 * and all remaining bytes are added to the last used spare area.
410*4882a593Smuzhiyun 	 *
411*4882a593Smuzhiyun 	 * For more information read section 26.6.10 of MPC5121e
412*4882a593Smuzhiyun 	 * Microcontroller Reference Manual, Rev. 3.
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Calculate number of valid bytes in each spare buffer */
416*4882a593Smuzhiyun 	sbsize = (mtd->oobsize / (mtd->writesize / 512)) & ~1;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	while (size) {
419*4882a593Smuzhiyun 		/* Calculate spare buffer number */
420*4882a593Smuzhiyun 		s = offset / sbsize;
421*4882a593Smuzhiyun 		if (s > NFC_SPARE_BUFFERS - 1)
422*4882a593Smuzhiyun 			s = NFC_SPARE_BUFFERS - 1;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		/*
425*4882a593Smuzhiyun 		 * Calculate offset to requested data block in selected spare
426*4882a593Smuzhiyun 		 * buffer and its size.
427*4882a593Smuzhiyun 		 */
428*4882a593Smuzhiyun 		o = offset - (s * sbsize);
429*4882a593Smuzhiyun 		blksize = min(sbsize - o, size);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (wr)
432*4882a593Smuzhiyun 			memcpy_toio(prv->regs + NFC_SPARE_AREA(s) + o,
433*4882a593Smuzhiyun 							buffer, blksize);
434*4882a593Smuzhiyun 		else
435*4882a593Smuzhiyun 			memcpy_fromio(buffer,
436*4882a593Smuzhiyun 				prv->regs + NFC_SPARE_AREA(s) + o, blksize);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		buffer += blksize;
439*4882a593Smuzhiyun 		offset += blksize;
440*4882a593Smuzhiyun 		size -= blksize;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* Copy data from/to NFC main and spare buffers */
mpc5121_nfc_buf_copy(struct mtd_info * mtd,u_char * buf,int len,int wr)445*4882a593Smuzhiyun static void mpc5121_nfc_buf_copy(struct mtd_info *mtd, u_char *buf, int len,
446*4882a593Smuzhiyun 									int wr)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
449*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
450*4882a593Smuzhiyun 	uint c = prv->column;
451*4882a593Smuzhiyun 	uint l;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* Handle spare area access */
454*4882a593Smuzhiyun 	if (prv->spareonly || c >= mtd->writesize) {
455*4882a593Smuzhiyun 		/* Calculate offset from beginning of spare area */
456*4882a593Smuzhiyun 		if (c >= mtd->writesize)
457*4882a593Smuzhiyun 			c -= mtd->writesize;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		prv->column += len;
460*4882a593Smuzhiyun 		mpc5121_nfc_copy_spare(mtd, c, buf, len, wr);
461*4882a593Smuzhiyun 		return;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/*
465*4882a593Smuzhiyun 	 * Handle main area access - limit copy length to prevent
466*4882a593Smuzhiyun 	 * crossing main/spare boundary.
467*4882a593Smuzhiyun 	 */
468*4882a593Smuzhiyun 	l = min((uint)len, mtd->writesize - c);
469*4882a593Smuzhiyun 	prv->column += l;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (wr)
472*4882a593Smuzhiyun 		memcpy_toio(prv->regs + NFC_MAIN_AREA(0) + c, buf, l);
473*4882a593Smuzhiyun 	else
474*4882a593Smuzhiyun 		memcpy_fromio(buf, prv->regs + NFC_MAIN_AREA(0) + c, l);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* Handle crossing main/spare boundary */
477*4882a593Smuzhiyun 	if (l != len) {
478*4882a593Smuzhiyun 		buf += l;
479*4882a593Smuzhiyun 		len -= l;
480*4882a593Smuzhiyun 		mpc5121_nfc_buf_copy(mtd, buf, len, wr);
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* Read data from NFC buffers */
mpc5121_nfc_read_buf(struct nand_chip * chip,u_char * buf,int len)485*4882a593Smuzhiyun static void mpc5121_nfc_read_buf(struct nand_chip *chip, u_char *buf, int len)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	mpc5121_nfc_buf_copy(nand_to_mtd(chip), buf, len, 0);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* Write data to NFC buffers */
mpc5121_nfc_write_buf(struct nand_chip * chip,const u_char * buf,int len)491*4882a593Smuzhiyun static void mpc5121_nfc_write_buf(struct nand_chip *chip, const u_char *buf,
492*4882a593Smuzhiyun 				  int len)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	mpc5121_nfc_buf_copy(nand_to_mtd(chip), (u_char *)buf, len, 1);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* Read byte from NFC buffers */
mpc5121_nfc_read_byte(struct nand_chip * chip)498*4882a593Smuzhiyun static u8 mpc5121_nfc_read_byte(struct nand_chip *chip)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	u8 tmp;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	mpc5121_nfc_read_buf(chip, &tmp, sizeof(tmp));
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return tmp;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun  * Read NFC configuration from Reset Config Word
509*4882a593Smuzhiyun  *
510*4882a593Smuzhiyun  * NFC is configured during reset in basis of information stored
511*4882a593Smuzhiyun  * in Reset Config Word. There is no other way to set NAND block
512*4882a593Smuzhiyun  * size, spare size and bus width.
513*4882a593Smuzhiyun  */
mpc5121_nfc_read_hw_config(struct mtd_info * mtd)514*4882a593Smuzhiyun static int mpc5121_nfc_read_hw_config(struct mtd_info *mtd)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
517*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
518*4882a593Smuzhiyun 	struct mpc512x_reset_module *rm;
519*4882a593Smuzhiyun 	struct device_node *rmnode;
520*4882a593Smuzhiyun 	uint rcw_pagesize = 0;
521*4882a593Smuzhiyun 	uint rcw_sparesize = 0;
522*4882a593Smuzhiyun 	uint rcw_width;
523*4882a593Smuzhiyun 	uint rcwh;
524*4882a593Smuzhiyun 	uint romloc, ps;
525*4882a593Smuzhiyun 	int ret = 0;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	rmnode = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-reset");
528*4882a593Smuzhiyun 	if (!rmnode) {
529*4882a593Smuzhiyun 		dev_err(prv->dev, "Missing 'fsl,mpc5121-reset' "
530*4882a593Smuzhiyun 					"node in device tree!\n");
531*4882a593Smuzhiyun 		return -ENODEV;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	rm = of_iomap(rmnode, 0);
535*4882a593Smuzhiyun 	if (!rm) {
536*4882a593Smuzhiyun 		dev_err(prv->dev, "Error mapping reset module node!\n");
537*4882a593Smuzhiyun 		ret = -EBUSY;
538*4882a593Smuzhiyun 		goto out;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	rcwh = in_be32(&rm->rcwhr);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Bit 6: NFC bus width */
544*4882a593Smuzhiyun 	rcw_width = ((rcwh >> 6) & 0x1) ? 2 : 1;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Bit 7: NFC Page/Spare size */
547*4882a593Smuzhiyun 	ps = (rcwh >> 7) & 0x1;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Bits [22:21]: ROM Location */
550*4882a593Smuzhiyun 	romloc = (rcwh >> 21) & 0x3;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Decode RCW bits */
553*4882a593Smuzhiyun 	switch ((ps << 2) | romloc) {
554*4882a593Smuzhiyun 	case 0x00:
555*4882a593Smuzhiyun 	case 0x01:
556*4882a593Smuzhiyun 		rcw_pagesize = 512;
557*4882a593Smuzhiyun 		rcw_sparesize = 16;
558*4882a593Smuzhiyun 		break;
559*4882a593Smuzhiyun 	case 0x02:
560*4882a593Smuzhiyun 	case 0x03:
561*4882a593Smuzhiyun 		rcw_pagesize = 4096;
562*4882a593Smuzhiyun 		rcw_sparesize = 128;
563*4882a593Smuzhiyun 		break;
564*4882a593Smuzhiyun 	case 0x04:
565*4882a593Smuzhiyun 	case 0x05:
566*4882a593Smuzhiyun 		rcw_pagesize = 2048;
567*4882a593Smuzhiyun 		rcw_sparesize = 64;
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 	case 0x06:
570*4882a593Smuzhiyun 	case 0x07:
571*4882a593Smuzhiyun 		rcw_pagesize = 4096;
572*4882a593Smuzhiyun 		rcw_sparesize = 218;
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	mtd->writesize = rcw_pagesize;
577*4882a593Smuzhiyun 	mtd->oobsize = rcw_sparesize;
578*4882a593Smuzhiyun 	if (rcw_width == 2)
579*4882a593Smuzhiyun 		chip->options |= NAND_BUSWIDTH_16;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	dev_notice(prv->dev, "Configured for "
582*4882a593Smuzhiyun 				"%u-bit NAND, page size %u "
583*4882a593Smuzhiyun 				"with %u spare.\n",
584*4882a593Smuzhiyun 				rcw_width * 8, rcw_pagesize,
585*4882a593Smuzhiyun 				rcw_sparesize);
586*4882a593Smuzhiyun 	iounmap(rm);
587*4882a593Smuzhiyun out:
588*4882a593Smuzhiyun 	of_node_put(rmnode);
589*4882a593Smuzhiyun 	return ret;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /* Free driver resources */
mpc5121_nfc_free(struct device * dev,struct mtd_info * mtd)593*4882a593Smuzhiyun static void mpc5121_nfc_free(struct device *dev, struct mtd_info *mtd)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
596*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (prv->clk)
599*4882a593Smuzhiyun 		clk_disable_unprepare(prv->clk);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (prv->csreg)
602*4882a593Smuzhiyun 		iounmap(prv->csreg);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
mpc5121_nfc_attach_chip(struct nand_chip * chip)605*4882a593Smuzhiyun static int mpc5121_nfc_attach_chip(struct nand_chip *chip)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
608*4882a593Smuzhiyun 	    chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
609*4882a593Smuzhiyun 		chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return 0;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static const struct nand_controller_ops mpc5121_nfc_ops = {
615*4882a593Smuzhiyun 	.attach_chip = mpc5121_nfc_attach_chip,
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun 
mpc5121_nfc_probe(struct platform_device * op)618*4882a593Smuzhiyun static int mpc5121_nfc_probe(struct platform_device *op)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct device_node *dn = op->dev.of_node;
621*4882a593Smuzhiyun 	struct clk *clk;
622*4882a593Smuzhiyun 	struct device *dev = &op->dev;
623*4882a593Smuzhiyun 	struct mpc5121_nfc_prv *prv;
624*4882a593Smuzhiyun 	struct resource res;
625*4882a593Smuzhiyun 	struct mtd_info *mtd;
626*4882a593Smuzhiyun 	struct nand_chip *chip;
627*4882a593Smuzhiyun 	unsigned long regs_paddr, regs_size;
628*4882a593Smuzhiyun 	const __be32 *chips_no;
629*4882a593Smuzhiyun 	int resettime = 0;
630*4882a593Smuzhiyun 	int retval = 0;
631*4882a593Smuzhiyun 	int rev, len;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/*
634*4882a593Smuzhiyun 	 * Check SoC revision. This driver supports only NFC
635*4882a593Smuzhiyun 	 * in MPC5121 revision 2 and MPC5123 revision 3.
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	rev = (mfspr(SPRN_SVR) >> 4) & 0xF;
638*4882a593Smuzhiyun 	if ((rev != 2) && (rev != 3)) {
639*4882a593Smuzhiyun 		dev_err(dev, "SoC revision %u is not supported!\n", rev);
640*4882a593Smuzhiyun 		return -ENXIO;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	prv = devm_kzalloc(dev, sizeof(*prv), GFP_KERNEL);
644*4882a593Smuzhiyun 	if (!prv)
645*4882a593Smuzhiyun 		return -ENOMEM;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	chip = &prv->chip;
648*4882a593Smuzhiyun 	mtd = nand_to_mtd(chip);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	nand_controller_init(&prv->controller);
651*4882a593Smuzhiyun 	prv->controller.ops = &mpc5121_nfc_ops;
652*4882a593Smuzhiyun 	chip->controller = &prv->controller;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	mtd->dev.parent = dev;
655*4882a593Smuzhiyun 	nand_set_controller_data(chip, prv);
656*4882a593Smuzhiyun 	nand_set_flash_node(chip, dn);
657*4882a593Smuzhiyun 	prv->dev = dev;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* Read NFC configuration from Reset Config Word */
660*4882a593Smuzhiyun 	retval = mpc5121_nfc_read_hw_config(mtd);
661*4882a593Smuzhiyun 	if (retval) {
662*4882a593Smuzhiyun 		dev_err(dev, "Unable to read NFC config!\n");
663*4882a593Smuzhiyun 		return retval;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	prv->irq = irq_of_parse_and_map(dn, 0);
667*4882a593Smuzhiyun 	if (prv->irq == NO_IRQ) {
668*4882a593Smuzhiyun 		dev_err(dev, "Error mapping IRQ!\n");
669*4882a593Smuzhiyun 		return -EINVAL;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	retval = of_address_to_resource(dn, 0, &res);
673*4882a593Smuzhiyun 	if (retval) {
674*4882a593Smuzhiyun 		dev_err(dev, "Error parsing memory region!\n");
675*4882a593Smuzhiyun 		return retval;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	chips_no = of_get_property(dn, "chips", &len);
679*4882a593Smuzhiyun 	if (!chips_no || len != sizeof(*chips_no)) {
680*4882a593Smuzhiyun 		dev_err(dev, "Invalid/missing 'chips' property!\n");
681*4882a593Smuzhiyun 		return -EINVAL;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	regs_paddr = res.start;
685*4882a593Smuzhiyun 	regs_size = resource_size(&res);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (!devm_request_mem_region(dev, regs_paddr, regs_size, DRV_NAME)) {
688*4882a593Smuzhiyun 		dev_err(dev, "Error requesting memory region!\n");
689*4882a593Smuzhiyun 		return -EBUSY;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	prv->regs = devm_ioremap(dev, regs_paddr, regs_size);
693*4882a593Smuzhiyun 	if (!prv->regs) {
694*4882a593Smuzhiyun 		dev_err(dev, "Error mapping memory region!\n");
695*4882a593Smuzhiyun 		return -ENOMEM;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	mtd->name = "MPC5121 NAND";
699*4882a593Smuzhiyun 	chip->legacy.dev_ready = mpc5121_nfc_dev_ready;
700*4882a593Smuzhiyun 	chip->legacy.cmdfunc = mpc5121_nfc_command;
701*4882a593Smuzhiyun 	chip->legacy.read_byte = mpc5121_nfc_read_byte;
702*4882a593Smuzhiyun 	chip->legacy.read_buf = mpc5121_nfc_read_buf;
703*4882a593Smuzhiyun 	chip->legacy.write_buf = mpc5121_nfc_write_buf;
704*4882a593Smuzhiyun 	chip->legacy.select_chip = mpc5121_nfc_select_chip;
705*4882a593Smuzhiyun 	chip->legacy.set_features = nand_get_set_features_notsupp;
706*4882a593Smuzhiyun 	chip->legacy.get_features = nand_get_set_features_notsupp;
707*4882a593Smuzhiyun 	chip->bbt_options = NAND_BBT_USE_FLASH;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/* Support external chip-select logic on ADS5121 board */
710*4882a593Smuzhiyun 	if (of_machine_is_compatible("fsl,mpc5121ads")) {
711*4882a593Smuzhiyun 		retval = ads5121_chipselect_init(mtd);
712*4882a593Smuzhiyun 		if (retval) {
713*4882a593Smuzhiyun 			dev_err(dev, "Chipselect init error!\n");
714*4882a593Smuzhiyun 			return retval;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		chip->legacy.select_chip = ads5121_select_chip;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* Enable NFC clock */
721*4882a593Smuzhiyun 	clk = devm_clk_get(dev, "ipg");
722*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
723*4882a593Smuzhiyun 		dev_err(dev, "Unable to acquire NFC clock!\n");
724*4882a593Smuzhiyun 		retval = PTR_ERR(clk);
725*4882a593Smuzhiyun 		goto error;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 	retval = clk_prepare_enable(clk);
728*4882a593Smuzhiyun 	if (retval) {
729*4882a593Smuzhiyun 		dev_err(dev, "Unable to enable NFC clock!\n");
730*4882a593Smuzhiyun 		goto error;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 	prv->clk = clk;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* Reset NAND Flash controller */
735*4882a593Smuzhiyun 	nfc_set(mtd, NFC_CONFIG1, NFC_RESET);
736*4882a593Smuzhiyun 	while (nfc_read(mtd, NFC_CONFIG1) & NFC_RESET) {
737*4882a593Smuzhiyun 		if (resettime++ >= NFC_RESET_TIMEOUT) {
738*4882a593Smuzhiyun 			dev_err(dev, "Timeout while resetting NFC!\n");
739*4882a593Smuzhiyun 			retval = -EINVAL;
740*4882a593Smuzhiyun 			goto error;
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		udelay(1);
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* Enable write to NFC memory */
747*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG, NFC_BLS_UNLOCKED);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	/* Enable write to all NAND pages */
750*4882a593Smuzhiyun 	nfc_write(mtd, NFC_UNLOCKSTART_BLK0, 0x0000);
751*4882a593Smuzhiyun 	nfc_write(mtd, NFC_UNLOCKEND_BLK0, 0xFFFF);
752*4882a593Smuzhiyun 	nfc_write(mtd, NFC_WRPROT, NFC_WPC_UNLOCK);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/*
755*4882a593Smuzhiyun 	 * Setup NFC:
756*4882a593Smuzhiyun 	 *	- Big Endian transfers,
757*4882a593Smuzhiyun 	 *	- Interrupt after full page read/write.
758*4882a593Smuzhiyun 	 */
759*4882a593Smuzhiyun 	nfc_write(mtd, NFC_CONFIG1, NFC_BIG_ENDIAN | NFC_INT_MASK |
760*4882a593Smuzhiyun 							NFC_FULL_PAGE_INT);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* Set spare area size */
763*4882a593Smuzhiyun 	nfc_write(mtd, NFC_SPAS, mtd->oobsize >> 1);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	init_waitqueue_head(&prv->irq_waitq);
766*4882a593Smuzhiyun 	retval = devm_request_irq(dev, prv->irq, &mpc5121_nfc_irq, 0, DRV_NAME,
767*4882a593Smuzhiyun 									mtd);
768*4882a593Smuzhiyun 	if (retval) {
769*4882a593Smuzhiyun 		dev_err(dev, "Error requesting IRQ!\n");
770*4882a593Smuzhiyun 		goto error;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/*
774*4882a593Smuzhiyun 	 * This driver assumes that the default ECC engine should be TYPE_SOFT.
775*4882a593Smuzhiyun 	 * Set ->engine_type before registering the NAND devices in order to
776*4882a593Smuzhiyun 	 * provide a driver specific default value.
777*4882a593Smuzhiyun 	 */
778*4882a593Smuzhiyun 	chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Detect NAND chips */
781*4882a593Smuzhiyun 	retval = nand_scan(chip, be32_to_cpup(chips_no));
782*4882a593Smuzhiyun 	if (retval) {
783*4882a593Smuzhiyun 		dev_err(dev, "NAND Flash not found !\n");
784*4882a593Smuzhiyun 		goto error;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Set erase block size */
788*4882a593Smuzhiyun 	switch (mtd->erasesize / mtd->writesize) {
789*4882a593Smuzhiyun 	case 32:
790*4882a593Smuzhiyun 		nfc_set(mtd, NFC_CONFIG1, NFC_PPB_32);
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	case 64:
794*4882a593Smuzhiyun 		nfc_set(mtd, NFC_CONFIG1, NFC_PPB_64);
795*4882a593Smuzhiyun 		break;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	case 128:
798*4882a593Smuzhiyun 		nfc_set(mtd, NFC_CONFIG1, NFC_PPB_128);
799*4882a593Smuzhiyun 		break;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	case 256:
802*4882a593Smuzhiyun 		nfc_set(mtd, NFC_CONFIG1, NFC_PPB_256);
803*4882a593Smuzhiyun 		break;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	default:
806*4882a593Smuzhiyun 		dev_err(dev, "Unsupported NAND flash!\n");
807*4882a593Smuzhiyun 		retval = -ENXIO;
808*4882a593Smuzhiyun 		goto error;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	dev_set_drvdata(dev, mtd);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/* Register device in MTD */
814*4882a593Smuzhiyun 	retval = mtd_device_register(mtd, NULL, 0);
815*4882a593Smuzhiyun 	if (retval) {
816*4882a593Smuzhiyun 		dev_err(dev, "Error adding MTD device!\n");
817*4882a593Smuzhiyun 		goto error;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun error:
822*4882a593Smuzhiyun 	mpc5121_nfc_free(dev, mtd);
823*4882a593Smuzhiyun 	return retval;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
mpc5121_nfc_remove(struct platform_device * op)826*4882a593Smuzhiyun static int mpc5121_nfc_remove(struct platform_device *op)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	struct device *dev = &op->dev;
829*4882a593Smuzhiyun 	struct mtd_info *mtd = dev_get_drvdata(dev);
830*4882a593Smuzhiyun 	int ret;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	ret = mtd_device_unregister(mtd);
833*4882a593Smuzhiyun 	WARN_ON(ret);
834*4882a593Smuzhiyun 	nand_cleanup(mtd_to_nand(mtd));
835*4882a593Smuzhiyun 	mpc5121_nfc_free(dev, mtd);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static const struct of_device_id mpc5121_nfc_match[] = {
841*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5121-nfc", },
842*4882a593Smuzhiyun 	{},
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mpc5121_nfc_match);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun static struct platform_driver mpc5121_nfc_driver = {
847*4882a593Smuzhiyun 	.probe		= mpc5121_nfc_probe,
848*4882a593Smuzhiyun 	.remove		= mpc5121_nfc_remove,
849*4882a593Smuzhiyun 	.driver		= {
850*4882a593Smuzhiyun 		.name = DRV_NAME,
851*4882a593Smuzhiyun 		.of_match_table = mpc5121_nfc_match,
852*4882a593Smuzhiyun 	},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun module_platform_driver(mpc5121_nfc_driver);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
858*4882a593Smuzhiyun MODULE_DESCRIPTION("MPC5121 NAND MTD driver");
859*4882a593Smuzhiyun MODULE_LICENSE("GPL");
860