xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/ingenic/jz4780_bch.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * JZ4780 BCH controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 Imagination Technologies
6*4882a593Smuzhiyun  * Author: Alex Smith <alex.smith@imgtec.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "ingenic_ecc.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define BCH_BHCR			0x0
22*4882a593Smuzhiyun #define BCH_BHCCR			0x8
23*4882a593Smuzhiyun #define BCH_BHCNT			0xc
24*4882a593Smuzhiyun #define BCH_BHDR			0x10
25*4882a593Smuzhiyun #define BCH_BHPAR0			0x14
26*4882a593Smuzhiyun #define BCH_BHERR0			0x84
27*4882a593Smuzhiyun #define BCH_BHINT			0x184
28*4882a593Smuzhiyun #define BCH_BHINTES			0x188
29*4882a593Smuzhiyun #define BCH_BHINTEC			0x18c
30*4882a593Smuzhiyun #define BCH_BHINTE			0x190
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define BCH_BHCR_BSEL_SHIFT		4
33*4882a593Smuzhiyun #define BCH_BHCR_BSEL_MASK		(0x7f << BCH_BHCR_BSEL_SHIFT)
34*4882a593Smuzhiyun #define BCH_BHCR_ENCE			BIT(2)
35*4882a593Smuzhiyun #define BCH_BHCR_INIT			BIT(1)
36*4882a593Smuzhiyun #define BCH_BHCR_BCHE			BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define BCH_BHCNT_PARITYSIZE_SHIFT	16
39*4882a593Smuzhiyun #define BCH_BHCNT_PARITYSIZE_MASK	(0x7f << BCH_BHCNT_PARITYSIZE_SHIFT)
40*4882a593Smuzhiyun #define BCH_BHCNT_BLOCKSIZE_SHIFT	0
41*4882a593Smuzhiyun #define BCH_BHCNT_BLOCKSIZE_MASK	(0x7ff << BCH_BHCNT_BLOCKSIZE_SHIFT)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define BCH_BHERR_MASK_SHIFT		16
44*4882a593Smuzhiyun #define BCH_BHERR_MASK_MASK		(0xffff << BCH_BHERR_MASK_SHIFT)
45*4882a593Smuzhiyun #define BCH_BHERR_INDEX_SHIFT		0
46*4882a593Smuzhiyun #define BCH_BHERR_INDEX_MASK		(0x7ff << BCH_BHERR_INDEX_SHIFT)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define BCH_BHINT_ERRC_SHIFT		24
49*4882a593Smuzhiyun #define BCH_BHINT_ERRC_MASK		(0x7f << BCH_BHINT_ERRC_SHIFT)
50*4882a593Smuzhiyun #define BCH_BHINT_TERRC_SHIFT		16
51*4882a593Smuzhiyun #define BCH_BHINT_TERRC_MASK		(0x7f << BCH_BHINT_TERRC_SHIFT)
52*4882a593Smuzhiyun #define BCH_BHINT_DECF			BIT(3)
53*4882a593Smuzhiyun #define BCH_BHINT_ENCF			BIT(2)
54*4882a593Smuzhiyun #define BCH_BHINT_UNCOR			BIT(1)
55*4882a593Smuzhiyun #define BCH_BHINT_ERR			BIT(0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define BCH_CLK_RATE			(200 * 1000 * 1000)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Timeout for BCH calculation/correction. */
60*4882a593Smuzhiyun #define BCH_TIMEOUT_US			100000
61*4882a593Smuzhiyun 
jz4780_bch_reset(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,bool encode)62*4882a593Smuzhiyun static void jz4780_bch_reset(struct ingenic_ecc *bch,
63*4882a593Smuzhiyun 			     struct ingenic_ecc_params *params, bool encode)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	u32 reg;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Clear interrupt status. */
68*4882a593Smuzhiyun 	writel(readl(bch->base + BCH_BHINT), bch->base + BCH_BHINT);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Set up BCH count register. */
71*4882a593Smuzhiyun 	reg = params->size << BCH_BHCNT_BLOCKSIZE_SHIFT;
72*4882a593Smuzhiyun 	reg |= params->bytes << BCH_BHCNT_PARITYSIZE_SHIFT;
73*4882a593Smuzhiyun 	writel(reg, bch->base + BCH_BHCNT);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* Initialise and enable BCH. */
76*4882a593Smuzhiyun 	reg = BCH_BHCR_BCHE | BCH_BHCR_INIT;
77*4882a593Smuzhiyun 	reg |= params->strength << BCH_BHCR_BSEL_SHIFT;
78*4882a593Smuzhiyun 	if (encode)
79*4882a593Smuzhiyun 		reg |= BCH_BHCR_ENCE;
80*4882a593Smuzhiyun 	writel(reg, bch->base + BCH_BHCR);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
jz4780_bch_disable(struct ingenic_ecc * bch)83*4882a593Smuzhiyun static void jz4780_bch_disable(struct ingenic_ecc *bch)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	writel(readl(bch->base + BCH_BHINT), bch->base + BCH_BHINT);
86*4882a593Smuzhiyun 	writel(BCH_BHCR_BCHE, bch->base + BCH_BHCCR);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
jz4780_bch_write_data(struct ingenic_ecc * bch,const void * buf,size_t size)89*4882a593Smuzhiyun static void jz4780_bch_write_data(struct ingenic_ecc *bch, const void *buf,
90*4882a593Smuzhiyun 				  size_t size)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	size_t size32 = size / sizeof(u32);
93*4882a593Smuzhiyun 	size_t size8 = size % sizeof(u32);
94*4882a593Smuzhiyun 	const u32 *src32;
95*4882a593Smuzhiyun 	const u8 *src8;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	src32 = (const u32 *)buf;
98*4882a593Smuzhiyun 	while (size32--)
99*4882a593Smuzhiyun 		writel(*src32++, bch->base + BCH_BHDR);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	src8 = (const u8 *)src32;
102*4882a593Smuzhiyun 	while (size8--)
103*4882a593Smuzhiyun 		writeb(*src8++, bch->base + BCH_BHDR);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
jz4780_bch_read_parity(struct ingenic_ecc * bch,void * buf,size_t size)106*4882a593Smuzhiyun static void jz4780_bch_read_parity(struct ingenic_ecc *bch, void *buf,
107*4882a593Smuzhiyun 				   size_t size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	size_t size32 = size / sizeof(u32);
110*4882a593Smuzhiyun 	size_t size8 = size % sizeof(u32);
111*4882a593Smuzhiyun 	u32 *dest32;
112*4882a593Smuzhiyun 	u8 *dest8;
113*4882a593Smuzhiyun 	u32 val, offset = 0;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	dest32 = (u32 *)buf;
116*4882a593Smuzhiyun 	while (size32--) {
117*4882a593Smuzhiyun 		*dest32++ = readl(bch->base + BCH_BHPAR0 + offset);
118*4882a593Smuzhiyun 		offset += sizeof(u32);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	dest8 = (u8 *)dest32;
122*4882a593Smuzhiyun 	val = readl(bch->base + BCH_BHPAR0 + offset);
123*4882a593Smuzhiyun 	switch (size8) {
124*4882a593Smuzhiyun 	case 3:
125*4882a593Smuzhiyun 		dest8[2] = (val >> 16) & 0xff;
126*4882a593Smuzhiyun 		fallthrough;
127*4882a593Smuzhiyun 	case 2:
128*4882a593Smuzhiyun 		dest8[1] = (val >> 8) & 0xff;
129*4882a593Smuzhiyun 		fallthrough;
130*4882a593Smuzhiyun 	case 1:
131*4882a593Smuzhiyun 		dest8[0] = val & 0xff;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
jz4780_bch_wait_complete(struct ingenic_ecc * bch,unsigned int irq,u32 * status)136*4882a593Smuzhiyun static bool jz4780_bch_wait_complete(struct ingenic_ecc *bch, unsigned int irq,
137*4882a593Smuzhiyun 				     u32 *status)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	u32 reg;
140*4882a593Smuzhiyun 	int ret;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * While we could use interrupts here and sleep until the operation
144*4882a593Smuzhiyun 	 * completes, the controller works fairly quickly (usually a few
145*4882a593Smuzhiyun 	 * microseconds) and so the overhead of sleeping until we get an
146*4882a593Smuzhiyun 	 * interrupt quite noticeably decreases performance.
147*4882a593Smuzhiyun 	 */
148*4882a593Smuzhiyun 	ret = readl_poll_timeout(bch->base + BCH_BHINT, reg,
149*4882a593Smuzhiyun 				 (reg & irq) == irq, 0, BCH_TIMEOUT_US);
150*4882a593Smuzhiyun 	if (ret)
151*4882a593Smuzhiyun 		return false;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (status)
154*4882a593Smuzhiyun 		*status = reg;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	writel(reg, bch->base + BCH_BHINT);
157*4882a593Smuzhiyun 	return true;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
jz4780_calculate(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,const u8 * buf,u8 * ecc_code)160*4882a593Smuzhiyun static int jz4780_calculate(struct ingenic_ecc *bch,
161*4882a593Smuzhiyun 			    struct ingenic_ecc_params *params,
162*4882a593Smuzhiyun 			    const u8 *buf, u8 *ecc_code)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int ret = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	mutex_lock(&bch->lock);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	jz4780_bch_reset(bch, params, true);
169*4882a593Smuzhiyun 	jz4780_bch_write_data(bch, buf, params->size);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (jz4780_bch_wait_complete(bch, BCH_BHINT_ENCF, NULL)) {
172*4882a593Smuzhiyun 		jz4780_bch_read_parity(bch, ecc_code, params->bytes);
173*4882a593Smuzhiyun 	} else {
174*4882a593Smuzhiyun 		dev_err(bch->dev, "timed out while calculating ECC\n");
175*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	jz4780_bch_disable(bch);
179*4882a593Smuzhiyun 	mutex_unlock(&bch->lock);
180*4882a593Smuzhiyun 	return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
jz4780_correct(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,u8 * buf,u8 * ecc_code)183*4882a593Smuzhiyun static int jz4780_correct(struct ingenic_ecc *bch,
184*4882a593Smuzhiyun 			  struct ingenic_ecc_params *params,
185*4882a593Smuzhiyun 			  u8 *buf, u8 *ecc_code)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u32 reg, mask, index;
188*4882a593Smuzhiyun 	int i, ret, count;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	mutex_lock(&bch->lock);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	jz4780_bch_reset(bch, params, false);
193*4882a593Smuzhiyun 	jz4780_bch_write_data(bch, buf, params->size);
194*4882a593Smuzhiyun 	jz4780_bch_write_data(bch, ecc_code, params->bytes);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (!jz4780_bch_wait_complete(bch, BCH_BHINT_DECF, &reg)) {
197*4882a593Smuzhiyun 		dev_err(bch->dev, "timed out while correcting data\n");
198*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
199*4882a593Smuzhiyun 		goto out;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (reg & BCH_BHINT_UNCOR) {
203*4882a593Smuzhiyun 		dev_warn(bch->dev, "uncorrectable ECC error\n");
204*4882a593Smuzhiyun 		ret = -EBADMSG;
205*4882a593Smuzhiyun 		goto out;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Correct any detected errors. */
209*4882a593Smuzhiyun 	if (reg & BCH_BHINT_ERR) {
210*4882a593Smuzhiyun 		count = (reg & BCH_BHINT_ERRC_MASK) >> BCH_BHINT_ERRC_SHIFT;
211*4882a593Smuzhiyun 		ret = (reg & BCH_BHINT_TERRC_MASK) >> BCH_BHINT_TERRC_SHIFT;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		for (i = 0; i < count; i++) {
214*4882a593Smuzhiyun 			reg = readl(bch->base + BCH_BHERR0 + (i * 4));
215*4882a593Smuzhiyun 			mask = (reg & BCH_BHERR_MASK_MASK) >>
216*4882a593Smuzhiyun 						BCH_BHERR_MASK_SHIFT;
217*4882a593Smuzhiyun 			index = (reg & BCH_BHERR_INDEX_MASK) >>
218*4882a593Smuzhiyun 						BCH_BHERR_INDEX_SHIFT;
219*4882a593Smuzhiyun 			buf[(index * 2) + 0] ^= mask;
220*4882a593Smuzhiyun 			buf[(index * 2) + 1] ^= mask >> 8;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	} else {
223*4882a593Smuzhiyun 		ret = 0;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun out:
227*4882a593Smuzhiyun 	jz4780_bch_disable(bch);
228*4882a593Smuzhiyun 	mutex_unlock(&bch->lock);
229*4882a593Smuzhiyun 	return ret;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
jz4780_bch_probe(struct platform_device * pdev)232*4882a593Smuzhiyun static int jz4780_bch_probe(struct platform_device *pdev)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct ingenic_ecc *bch;
235*4882a593Smuzhiyun 	int ret;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ret = ingenic_ecc_probe(pdev);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	bch = platform_get_drvdata(pdev);
242*4882a593Smuzhiyun 	clk_set_rate(bch->clk, BCH_CLK_RATE);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const struct ingenic_ecc_ops jz4780_bch_ops = {
248*4882a593Smuzhiyun 	.disable = jz4780_bch_disable,
249*4882a593Smuzhiyun 	.calculate = jz4780_calculate,
250*4882a593Smuzhiyun 	.correct = jz4780_correct,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct of_device_id jz4780_bch_dt_match[] = {
254*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4780-bch", .data = &jz4780_bch_ops },
255*4882a593Smuzhiyun 	{},
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4780_bch_dt_match);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static struct platform_driver jz4780_bch_driver = {
260*4882a593Smuzhiyun 	.probe		= jz4780_bch_probe,
261*4882a593Smuzhiyun 	.driver	= {
262*4882a593Smuzhiyun 		.name	= "jz4780-bch",
263*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(jz4780_bch_dt_match),
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun module_platform_driver(jz4780_bch_driver);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun MODULE_AUTHOR("Alex Smith <alex@alex-smith.me.uk>");
269*4882a593Smuzhiyun MODULE_AUTHOR("Harvey Hunt <harveyhuntnexus@gmail.com>");
270*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4780 BCH error correction driver");
271*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
272