1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * JZ4725B BCH controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2019 Paul Cercueil <paul@crapouillou.net>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on jz4780_bch.c
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "ingenic_ecc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define BCH_BHCR 0x0
22*4882a593Smuzhiyun #define BCH_BHCSR 0x4
23*4882a593Smuzhiyun #define BCH_BHCCR 0x8
24*4882a593Smuzhiyun #define BCH_BHCNT 0xc
25*4882a593Smuzhiyun #define BCH_BHDR 0x10
26*4882a593Smuzhiyun #define BCH_BHPAR0 0x14
27*4882a593Smuzhiyun #define BCH_BHERR0 0x28
28*4882a593Smuzhiyun #define BCH_BHINT 0x24
29*4882a593Smuzhiyun #define BCH_BHINTES 0x3c
30*4882a593Smuzhiyun #define BCH_BHINTEC 0x40
31*4882a593Smuzhiyun #define BCH_BHINTE 0x38
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define BCH_BHCR_ENCE BIT(3)
34*4882a593Smuzhiyun #define BCH_BHCR_BSEL BIT(2)
35*4882a593Smuzhiyun #define BCH_BHCR_INIT BIT(1)
36*4882a593Smuzhiyun #define BCH_BHCR_BCHE BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define BCH_BHCNT_DEC_COUNT_SHIFT 16
39*4882a593Smuzhiyun #define BCH_BHCNT_DEC_COUNT_MASK (0x3ff << BCH_BHCNT_DEC_COUNT_SHIFT)
40*4882a593Smuzhiyun #define BCH_BHCNT_ENC_COUNT_SHIFT 0
41*4882a593Smuzhiyun #define BCH_BHCNT_ENC_COUNT_MASK (0x3ff << BCH_BHCNT_ENC_COUNT_SHIFT)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define BCH_BHERR_INDEX0_SHIFT 0
44*4882a593Smuzhiyun #define BCH_BHERR_INDEX0_MASK (0x1fff << BCH_BHERR_INDEX0_SHIFT)
45*4882a593Smuzhiyun #define BCH_BHERR_INDEX1_SHIFT 16
46*4882a593Smuzhiyun #define BCH_BHERR_INDEX1_MASK (0x1fff << BCH_BHERR_INDEX1_SHIFT)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define BCH_BHINT_ERRC_SHIFT 28
49*4882a593Smuzhiyun #define BCH_BHINT_ERRC_MASK (0xf << BCH_BHINT_ERRC_SHIFT)
50*4882a593Smuzhiyun #define BCH_BHINT_TERRC_SHIFT 16
51*4882a593Smuzhiyun #define BCH_BHINT_TERRC_MASK (0x7f << BCH_BHINT_TERRC_SHIFT)
52*4882a593Smuzhiyun #define BCH_BHINT_ALL_0 BIT(5)
53*4882a593Smuzhiyun #define BCH_BHINT_ALL_F BIT(4)
54*4882a593Smuzhiyun #define BCH_BHINT_DECF BIT(3)
55*4882a593Smuzhiyun #define BCH_BHINT_ENCF BIT(2)
56*4882a593Smuzhiyun #define BCH_BHINT_UNCOR BIT(1)
57*4882a593Smuzhiyun #define BCH_BHINT_ERR BIT(0)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Timeout for BCH calculation/correction. */
60*4882a593Smuzhiyun #define BCH_TIMEOUT_US 100000
61*4882a593Smuzhiyun
jz4725b_bch_config_set(struct ingenic_ecc * bch,u32 cfg)62*4882a593Smuzhiyun static inline void jz4725b_bch_config_set(struct ingenic_ecc *bch, u32 cfg)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun writel(cfg, bch->base + BCH_BHCSR);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
jz4725b_bch_config_clear(struct ingenic_ecc * bch,u32 cfg)67*4882a593Smuzhiyun static inline void jz4725b_bch_config_clear(struct ingenic_ecc *bch, u32 cfg)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun writel(cfg, bch->base + BCH_BHCCR);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
jz4725b_bch_reset(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,bool calc_ecc)72*4882a593Smuzhiyun static int jz4725b_bch_reset(struct ingenic_ecc *bch,
73*4882a593Smuzhiyun struct ingenic_ecc_params *params, bool calc_ecc)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 reg, max_value;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Clear interrupt status. */
78*4882a593Smuzhiyun writel(readl(bch->base + BCH_BHINT), bch->base + BCH_BHINT);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Initialise and enable BCH. */
81*4882a593Smuzhiyun jz4725b_bch_config_clear(bch, 0x1f);
82*4882a593Smuzhiyun jz4725b_bch_config_set(bch, BCH_BHCR_BCHE);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (params->strength == 8)
85*4882a593Smuzhiyun jz4725b_bch_config_set(bch, BCH_BHCR_BSEL);
86*4882a593Smuzhiyun else
87*4882a593Smuzhiyun jz4725b_bch_config_clear(bch, BCH_BHCR_BSEL);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (calc_ecc) /* calculate ECC from data */
90*4882a593Smuzhiyun jz4725b_bch_config_set(bch, BCH_BHCR_ENCE);
91*4882a593Smuzhiyun else /* correct data from ECC */
92*4882a593Smuzhiyun jz4725b_bch_config_clear(bch, BCH_BHCR_ENCE);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun jz4725b_bch_config_set(bch, BCH_BHCR_INIT);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun max_value = BCH_BHCNT_ENC_COUNT_MASK >> BCH_BHCNT_ENC_COUNT_SHIFT;
97*4882a593Smuzhiyun if (params->size > max_value)
98*4882a593Smuzhiyun return -EINVAL;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun max_value = BCH_BHCNT_DEC_COUNT_MASK >> BCH_BHCNT_DEC_COUNT_SHIFT;
101*4882a593Smuzhiyun if (params->size + params->bytes > max_value)
102*4882a593Smuzhiyun return -EINVAL;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Set up BCH count register. */
105*4882a593Smuzhiyun reg = params->size << BCH_BHCNT_ENC_COUNT_SHIFT;
106*4882a593Smuzhiyun reg |= (params->size + params->bytes) << BCH_BHCNT_DEC_COUNT_SHIFT;
107*4882a593Smuzhiyun writel(reg, bch->base + BCH_BHCNT);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
jz4725b_bch_disable(struct ingenic_ecc * bch)112*4882a593Smuzhiyun static void jz4725b_bch_disable(struct ingenic_ecc *bch)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun /* Clear interrupts */
115*4882a593Smuzhiyun writel(readl(bch->base + BCH_BHINT), bch->base + BCH_BHINT);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Disable the hardware */
118*4882a593Smuzhiyun jz4725b_bch_config_clear(bch, BCH_BHCR_BCHE);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
jz4725b_bch_write_data(struct ingenic_ecc * bch,const u8 * buf,size_t size)121*4882a593Smuzhiyun static void jz4725b_bch_write_data(struct ingenic_ecc *bch, const u8 *buf,
122*4882a593Smuzhiyun size_t size)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun while (size--)
125*4882a593Smuzhiyun writeb(*buf++, bch->base + BCH_BHDR);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
jz4725b_bch_read_parity(struct ingenic_ecc * bch,u8 * buf,size_t size)128*4882a593Smuzhiyun static void jz4725b_bch_read_parity(struct ingenic_ecc *bch, u8 *buf,
129*4882a593Smuzhiyun size_t size)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun size_t size32 = size / sizeof(u32);
132*4882a593Smuzhiyun size_t size8 = size % sizeof(u32);
133*4882a593Smuzhiyun u32 *dest32;
134*4882a593Smuzhiyun u8 *dest8;
135*4882a593Smuzhiyun u32 val, offset = 0;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun dest32 = (u32 *)buf;
138*4882a593Smuzhiyun while (size32--) {
139*4882a593Smuzhiyun *dest32++ = readl_relaxed(bch->base + BCH_BHPAR0 + offset);
140*4882a593Smuzhiyun offset += sizeof(u32);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun dest8 = (u8 *)dest32;
144*4882a593Smuzhiyun val = readl_relaxed(bch->base + BCH_BHPAR0 + offset);
145*4882a593Smuzhiyun switch (size8) {
146*4882a593Smuzhiyun case 3:
147*4882a593Smuzhiyun dest8[2] = (val >> 16) & 0xff;
148*4882a593Smuzhiyun fallthrough;
149*4882a593Smuzhiyun case 2:
150*4882a593Smuzhiyun dest8[1] = (val >> 8) & 0xff;
151*4882a593Smuzhiyun fallthrough;
152*4882a593Smuzhiyun case 1:
153*4882a593Smuzhiyun dest8[0] = val & 0xff;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
jz4725b_bch_wait_complete(struct ingenic_ecc * bch,unsigned int irq,u32 * status)158*4882a593Smuzhiyun static int jz4725b_bch_wait_complete(struct ingenic_ecc *bch, unsigned int irq,
159*4882a593Smuzhiyun u32 *status)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u32 reg;
162*4882a593Smuzhiyun int ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * While we could use interrupts here and sleep until the operation
166*4882a593Smuzhiyun * completes, the controller works fairly quickly (usually a few
167*4882a593Smuzhiyun * microseconds) and so the overhead of sleeping until we get an
168*4882a593Smuzhiyun * interrupt quite noticeably decreases performance.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(bch->base + BCH_BHINT, reg,
171*4882a593Smuzhiyun reg & irq, 0, BCH_TIMEOUT_US);
172*4882a593Smuzhiyun if (ret)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (status)
176*4882a593Smuzhiyun *status = reg;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun writel(reg, bch->base + BCH_BHINT);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
jz4725b_calculate(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,const u8 * buf,u8 * ecc_code)183*4882a593Smuzhiyun static int jz4725b_calculate(struct ingenic_ecc *bch,
184*4882a593Smuzhiyun struct ingenic_ecc_params *params,
185*4882a593Smuzhiyun const u8 *buf, u8 *ecc_code)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun int ret;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun mutex_lock(&bch->lock);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ret = jz4725b_bch_reset(bch, params, true);
192*4882a593Smuzhiyun if (ret) {
193*4882a593Smuzhiyun dev_err(bch->dev, "Unable to init BCH with given parameters\n");
194*4882a593Smuzhiyun goto out_disable;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun jz4725b_bch_write_data(bch, buf, params->size);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ret = jz4725b_bch_wait_complete(bch, BCH_BHINT_ENCF, NULL);
200*4882a593Smuzhiyun if (ret) {
201*4882a593Smuzhiyun dev_err(bch->dev, "timed out while calculating ECC\n");
202*4882a593Smuzhiyun goto out_disable;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun jz4725b_bch_read_parity(bch, ecc_code, params->bytes);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun out_disable:
208*4882a593Smuzhiyun jz4725b_bch_disable(bch);
209*4882a593Smuzhiyun mutex_unlock(&bch->lock);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
jz4725b_correct(struct ingenic_ecc * bch,struct ingenic_ecc_params * params,u8 * buf,u8 * ecc_code)214*4882a593Smuzhiyun static int jz4725b_correct(struct ingenic_ecc *bch,
215*4882a593Smuzhiyun struct ingenic_ecc_params *params,
216*4882a593Smuzhiyun u8 *buf, u8 *ecc_code)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun u32 reg, errors, bit;
219*4882a593Smuzhiyun unsigned int i;
220*4882a593Smuzhiyun int ret;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun mutex_lock(&bch->lock);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = jz4725b_bch_reset(bch, params, false);
225*4882a593Smuzhiyun if (ret) {
226*4882a593Smuzhiyun dev_err(bch->dev, "Unable to init BCH with given parameters\n");
227*4882a593Smuzhiyun goto out;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun jz4725b_bch_write_data(bch, buf, params->size);
231*4882a593Smuzhiyun jz4725b_bch_write_data(bch, ecc_code, params->bytes);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = jz4725b_bch_wait_complete(bch, BCH_BHINT_DECF, ®);
234*4882a593Smuzhiyun if (ret) {
235*4882a593Smuzhiyun dev_err(bch->dev, "timed out while correcting data\n");
236*4882a593Smuzhiyun goto out;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (reg & (BCH_BHINT_ALL_F | BCH_BHINT_ALL_0)) {
240*4882a593Smuzhiyun /* Data and ECC is all 0xff or 0x00 - nothing to correct */
241*4882a593Smuzhiyun ret = 0;
242*4882a593Smuzhiyun goto out;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (reg & BCH_BHINT_UNCOR) {
246*4882a593Smuzhiyun /* Uncorrectable ECC error */
247*4882a593Smuzhiyun ret = -EBADMSG;
248*4882a593Smuzhiyun goto out;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun errors = (reg & BCH_BHINT_ERRC_MASK) >> BCH_BHINT_ERRC_SHIFT;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Correct any detected errors. */
254*4882a593Smuzhiyun for (i = 0; i < errors; i++) {
255*4882a593Smuzhiyun if (i & 1) {
256*4882a593Smuzhiyun bit = (reg & BCH_BHERR_INDEX1_MASK) >> BCH_BHERR_INDEX1_SHIFT;
257*4882a593Smuzhiyun } else {
258*4882a593Smuzhiyun reg = readl(bch->base + BCH_BHERR0 + (i * 4));
259*4882a593Smuzhiyun bit = (reg & BCH_BHERR_INDEX0_MASK) >> BCH_BHERR_INDEX0_SHIFT;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun buf[(bit >> 3)] ^= BIT(bit & 0x7);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun out:
266*4882a593Smuzhiyun jz4725b_bch_disable(bch);
267*4882a593Smuzhiyun mutex_unlock(&bch->lock);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return ret;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct ingenic_ecc_ops jz4725b_bch_ops = {
273*4882a593Smuzhiyun .disable = jz4725b_bch_disable,
274*4882a593Smuzhiyun .calculate = jz4725b_calculate,
275*4882a593Smuzhiyun .correct = jz4725b_correct,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const struct of_device_id jz4725b_bch_dt_match[] = {
279*4882a593Smuzhiyun { .compatible = "ingenic,jz4725b-bch", .data = &jz4725b_bch_ops },
280*4882a593Smuzhiyun {},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4725b_bch_dt_match);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static struct platform_driver jz4725b_bch_driver = {
285*4882a593Smuzhiyun .probe = ingenic_ecc_probe,
286*4882a593Smuzhiyun .driver = {
287*4882a593Smuzhiyun .name = "jz4725b-bch",
288*4882a593Smuzhiyun .of_match_table = jz4725b_bch_dt_match,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun module_platform_driver(jz4725b_bch_driver);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
294*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4725B BCH controller driver");
295*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
296