1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale Integrated Flash Controller NAND driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011-2012 Freescale Semiconductor, Inc
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Dipen Dudhat <Dipen.Dudhat@freescale.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
18*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
19*4882a593Smuzhiyun #include <linux/fsl_ifc.h>
20*4882a593Smuzhiyun #include <linux/iopoll.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ERR_BYTE 0xFF /* Value returned for read
23*4882a593Smuzhiyun bytes when read failed */
24*4882a593Smuzhiyun #define IFC_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait
25*4882a593Smuzhiyun for IFC NAND Machine */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct fsl_ifc_ctrl;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* mtd information per set */
30*4882a593Smuzhiyun struct fsl_ifc_mtd {
31*4882a593Smuzhiyun struct nand_chip chip;
32*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct device *dev;
35*4882a593Smuzhiyun int bank; /* Chip select bank number */
36*4882a593Smuzhiyun unsigned int bufnum_mask; /* bufnum = page & bufnum_mask */
37*4882a593Smuzhiyun u8 __iomem *vbase; /* Chip select base virtual address */
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* overview of the fsl ifc controller */
41*4882a593Smuzhiyun struct fsl_ifc_nand_ctrl {
42*4882a593Smuzhiyun struct nand_controller controller;
43*4882a593Smuzhiyun struct fsl_ifc_mtd *chips[FSL_IFC_BANK_COUNT];
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun void __iomem *addr; /* Address of assigned IFC buffer */
46*4882a593Smuzhiyun unsigned int page; /* Last page written to / read from */
47*4882a593Smuzhiyun unsigned int read_bytes;/* Number of bytes read during command */
48*4882a593Smuzhiyun unsigned int column; /* Saved column from SEQIN */
49*4882a593Smuzhiyun unsigned int index; /* Pointer to next byte to 'read' */
50*4882a593Smuzhiyun unsigned int oob; /* Non zero if operating on OOB data */
51*4882a593Smuzhiyun unsigned int eccread; /* Non zero for a full-page ECC read */
52*4882a593Smuzhiyun unsigned int counter; /* counter for the initializations */
53*4882a593Smuzhiyun unsigned int max_bitflips; /* Saved during READ0 cmd */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct fsl_ifc_nand_ctrl *ifc_nand_ctrl;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * Generic flash bbt descriptors
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
62*4882a593Smuzhiyun static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct nand_bbt_descr bbt_main_descr = {
65*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
66*4882a593Smuzhiyun NAND_BBT_2BIT | NAND_BBT_VERSION,
67*4882a593Smuzhiyun .offs = 2, /* 0 on 8-bit small page */
68*4882a593Smuzhiyun .len = 4,
69*4882a593Smuzhiyun .veroffs = 6,
70*4882a593Smuzhiyun .maxblocks = 4,
71*4882a593Smuzhiyun .pattern = bbt_pattern,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct nand_bbt_descr bbt_mirror_descr = {
75*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
76*4882a593Smuzhiyun NAND_BBT_2BIT | NAND_BBT_VERSION,
77*4882a593Smuzhiyun .offs = 2, /* 0 on 8-bit small page */
78*4882a593Smuzhiyun .len = 4,
79*4882a593Smuzhiyun .veroffs = 6,
80*4882a593Smuzhiyun .maxblocks = 4,
81*4882a593Smuzhiyun .pattern = mirror_pattern,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
fsl_ifc_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)84*4882a593Smuzhiyun static int fsl_ifc_ooblayout_ecc(struct mtd_info *mtd, int section,
85*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (section)
90*4882a593Smuzhiyun return -ERANGE;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun oobregion->offset = 8;
93*4882a593Smuzhiyun oobregion->length = chip->ecc.total;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
fsl_ifc_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)98*4882a593Smuzhiyun static int fsl_ifc_ooblayout_free(struct mtd_info *mtd, int section,
99*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (section > 1)
104*4882a593Smuzhiyun return -ERANGE;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (mtd->writesize == 512 &&
107*4882a593Smuzhiyun !(chip->options & NAND_BUSWIDTH_16)) {
108*4882a593Smuzhiyun if (!section) {
109*4882a593Smuzhiyun oobregion->offset = 0;
110*4882a593Smuzhiyun oobregion->length = 5;
111*4882a593Smuzhiyun } else {
112*4882a593Smuzhiyun oobregion->offset = 6;
113*4882a593Smuzhiyun oobregion->length = 2;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!section) {
120*4882a593Smuzhiyun oobregion->offset = 2;
121*4882a593Smuzhiyun oobregion->length = 6;
122*4882a593Smuzhiyun } else {
123*4882a593Smuzhiyun oobregion->offset = chip->ecc.total + 8;
124*4882a593Smuzhiyun oobregion->length = mtd->oobsize - oobregion->offset;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct mtd_ooblayout_ops fsl_ifc_ooblayout_ops = {
131*4882a593Smuzhiyun .ecc = fsl_ifc_ooblayout_ecc,
132*4882a593Smuzhiyun .free = fsl_ifc_ooblayout_free,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun * Set up the IFC hardware block and page address fields, and the ifc nand
137*4882a593Smuzhiyun * structure addr field to point to the correct IFC buffer in memory
138*4882a593Smuzhiyun */
set_addr(struct mtd_info * mtd,int column,int page_addr,int oob)139*4882a593Smuzhiyun static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
142*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
143*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
144*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc = ctrl->rregs;
145*4882a593Smuzhiyun int buf_num;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ifc_nand_ctrl->page = page_addr;
148*4882a593Smuzhiyun /* Program ROW0/COL0 */
149*4882a593Smuzhiyun ifc_out32(page_addr, &ifc->ifc_nand.row0);
150*4882a593Smuzhiyun ifc_out32((oob ? IFC_NAND_COL_MS : 0) | column, &ifc->ifc_nand.col0);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun buf_num = page_addr & priv->bufnum_mask;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun ifc_nand_ctrl->addr = priv->vbase + buf_num * (mtd->writesize * 2);
155*4882a593Smuzhiyun ifc_nand_ctrl->index = column;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* for OOB data point to the second half of the buffer */
158*4882a593Smuzhiyun if (oob)
159*4882a593Smuzhiyun ifc_nand_ctrl->index += mtd->writesize;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* returns nonzero if entire page is blank */
check_read_ecc(struct mtd_info * mtd,struct fsl_ifc_ctrl * ctrl,u32 eccstat,unsigned int bufnum)163*4882a593Smuzhiyun static int check_read_ecc(struct mtd_info *mtd, struct fsl_ifc_ctrl *ctrl,
164*4882a593Smuzhiyun u32 eccstat, unsigned int bufnum)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return (eccstat >> ((3 - bufnum % 4) * 8)) & 15;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * execute IFC NAND command and wait for it to complete
171*4882a593Smuzhiyun */
fsl_ifc_run_command(struct mtd_info * mtd)172*4882a593Smuzhiyun static void fsl_ifc_run_command(struct mtd_info *mtd)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
175*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
176*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
177*4882a593Smuzhiyun struct fsl_ifc_nand_ctrl *nctrl = ifc_nand_ctrl;
178*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc = ctrl->rregs;
179*4882a593Smuzhiyun u32 eccstat;
180*4882a593Smuzhiyun int i;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* set the chip select for NAND Transaction */
183*4882a593Smuzhiyun ifc_out32(priv->bank << IFC_NAND_CSEL_SHIFT,
184*4882a593Smuzhiyun &ifc->ifc_nand.nand_csel);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun dev_vdbg(priv->dev,
187*4882a593Smuzhiyun "%s: fir0=%08x fcr0=%08x\n",
188*4882a593Smuzhiyun __func__,
189*4882a593Smuzhiyun ifc_in32(&ifc->ifc_nand.nand_fir0),
190*4882a593Smuzhiyun ifc_in32(&ifc->ifc_nand.nand_fcr0));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun ctrl->nand_stat = 0;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* start read/write seq */
195*4882a593Smuzhiyun ifc_out32(IFC_NAND_SEQ_STRT_FIR_STRT, &ifc->ifc_nand.nandseq_strt);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* wait for command complete flag or timeout */
198*4882a593Smuzhiyun wait_event_timeout(ctrl->nand_wait, ctrl->nand_stat,
199*4882a593Smuzhiyun msecs_to_jiffies(IFC_TIMEOUT_MSECS));
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* ctrl->nand_stat will be updated from IRQ context */
202*4882a593Smuzhiyun if (!ctrl->nand_stat)
203*4882a593Smuzhiyun dev_err(priv->dev, "Controller is not responding\n");
204*4882a593Smuzhiyun if (ctrl->nand_stat & IFC_NAND_EVTER_STAT_FTOER)
205*4882a593Smuzhiyun dev_err(priv->dev, "NAND Flash Timeout Error\n");
206*4882a593Smuzhiyun if (ctrl->nand_stat & IFC_NAND_EVTER_STAT_WPER)
207*4882a593Smuzhiyun dev_err(priv->dev, "NAND Flash Write Protect Error\n");
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun nctrl->max_bitflips = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (nctrl->eccread) {
212*4882a593Smuzhiyun int errors;
213*4882a593Smuzhiyun int bufnum = nctrl->page & priv->bufnum_mask;
214*4882a593Smuzhiyun int sector_start = bufnum * chip->ecc.steps;
215*4882a593Smuzhiyun int sector_end = sector_start + chip->ecc.steps - 1;
216*4882a593Smuzhiyun __be32 __iomem *eccstat_regs;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun eccstat_regs = ifc->ifc_nand.nand_eccstat;
219*4882a593Smuzhiyun eccstat = ifc_in32(&eccstat_regs[sector_start / 4]);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = sector_start; i <= sector_end; i++) {
222*4882a593Smuzhiyun if (i != sector_start && !(i % 4))
223*4882a593Smuzhiyun eccstat = ifc_in32(&eccstat_regs[i / 4]);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun errors = check_read_ecc(mtd, ctrl, eccstat, i);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (errors == 15) {
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Uncorrectable error.
230*4882a593Smuzhiyun * We'll check for blank pages later.
231*4882a593Smuzhiyun *
232*4882a593Smuzhiyun * We disable ECCER reporting due to...
233*4882a593Smuzhiyun * erratum IFC-A002770 -- so report it now if we
234*4882a593Smuzhiyun * see an uncorrectable error in ECCSTAT.
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun ctrl->nand_stat |= IFC_NAND_EVTER_STAT_ECCER;
237*4882a593Smuzhiyun continue;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun mtd->ecc_stats.corrected += errors;
241*4882a593Smuzhiyun nctrl->max_bitflips = max_t(unsigned int,
242*4882a593Smuzhiyun nctrl->max_bitflips,
243*4882a593Smuzhiyun errors);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun nctrl->eccread = 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
fsl_ifc_do_read(struct nand_chip * chip,int oob,struct mtd_info * mtd)250*4882a593Smuzhiyun static void fsl_ifc_do_read(struct nand_chip *chip,
251*4882a593Smuzhiyun int oob,
252*4882a593Smuzhiyun struct mtd_info *mtd)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
255*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
256*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc = ctrl->rregs;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Program FIR/IFC_NAND_FCR0 for Small/Large page */
259*4882a593Smuzhiyun if (mtd->writesize > 512) {
260*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
261*4882a593Smuzhiyun (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP1_SHIFT) |
262*4882a593Smuzhiyun (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP2_SHIFT) |
263*4882a593Smuzhiyun (IFC_FIR_OP_CMD1 << IFC_NAND_FIR0_OP3_SHIFT) |
264*4882a593Smuzhiyun (IFC_FIR_OP_RBCD << IFC_NAND_FIR0_OP4_SHIFT),
265*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
266*4882a593Smuzhiyun ifc_out32(0x0, &ifc->ifc_nand.nand_fir1);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun ifc_out32((NAND_CMD_READ0 << IFC_NAND_FCR0_CMD0_SHIFT) |
269*4882a593Smuzhiyun (NAND_CMD_READSTART << IFC_NAND_FCR0_CMD1_SHIFT),
270*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
271*4882a593Smuzhiyun } else {
272*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
273*4882a593Smuzhiyun (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP1_SHIFT) |
274*4882a593Smuzhiyun (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP2_SHIFT) |
275*4882a593Smuzhiyun (IFC_FIR_OP_RBCD << IFC_NAND_FIR0_OP3_SHIFT),
276*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
277*4882a593Smuzhiyun ifc_out32(0x0, &ifc->ifc_nand.nand_fir1);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (oob)
280*4882a593Smuzhiyun ifc_out32(NAND_CMD_READOOB <<
281*4882a593Smuzhiyun IFC_NAND_FCR0_CMD0_SHIFT,
282*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
283*4882a593Smuzhiyun else
284*4882a593Smuzhiyun ifc_out32(NAND_CMD_READ0 <<
285*4882a593Smuzhiyun IFC_NAND_FCR0_CMD0_SHIFT,
286*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* cmdfunc send commands to the IFC NAND Machine */
fsl_ifc_cmdfunc(struct nand_chip * chip,unsigned int command,int column,int page_addr)291*4882a593Smuzhiyun static void fsl_ifc_cmdfunc(struct nand_chip *chip, unsigned int command,
292*4882a593Smuzhiyun int column, int page_addr) {
293*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
294*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
295*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
296*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc = ctrl->rregs;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* clear the read buffer */
299*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = 0;
300*4882a593Smuzhiyun if (command != NAND_CMD_PAGEPROG)
301*4882a593Smuzhiyun ifc_nand_ctrl->index = 0;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun switch (command) {
304*4882a593Smuzhiyun /* READ0 read the entire buffer to use hardware ECC. */
305*4882a593Smuzhiyun case NAND_CMD_READ0:
306*4882a593Smuzhiyun ifc_out32(0, &ifc->ifc_nand.nand_fbcr);
307*4882a593Smuzhiyun set_addr(mtd, 0, page_addr, 0);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
310*4882a593Smuzhiyun ifc_nand_ctrl->index += column;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_ON_HOST)
313*4882a593Smuzhiyun ifc_nand_ctrl->eccread = 1;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun fsl_ifc_do_read(chip, 0, mtd);
316*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
317*4882a593Smuzhiyun return;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* READOOB reads only the OOB because no ECC is performed. */
320*4882a593Smuzhiyun case NAND_CMD_READOOB:
321*4882a593Smuzhiyun ifc_out32(mtd->oobsize - column, &ifc->ifc_nand.nand_fbcr);
322*4882a593Smuzhiyun set_addr(mtd, column, page_addr, 1);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun fsl_ifc_do_read(chip, 1, mtd);
327*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun case NAND_CMD_READID:
332*4882a593Smuzhiyun case NAND_CMD_PARAM: {
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * For READID, read 8 bytes that are currently used.
335*4882a593Smuzhiyun * For PARAM, read all 3 copies of 256-bytes pages.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun int len = 8;
338*4882a593Smuzhiyun int timing = IFC_FIR_OP_RB;
339*4882a593Smuzhiyun if (command == NAND_CMD_PARAM) {
340*4882a593Smuzhiyun timing = IFC_FIR_OP_RBCD;
341*4882a593Smuzhiyun len = 256 * 3;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
345*4882a593Smuzhiyun (IFC_FIR_OP_UA << IFC_NAND_FIR0_OP1_SHIFT) |
346*4882a593Smuzhiyun (timing << IFC_NAND_FIR0_OP2_SHIFT),
347*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
348*4882a593Smuzhiyun ifc_out32(command << IFC_NAND_FCR0_CMD0_SHIFT,
349*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
350*4882a593Smuzhiyun ifc_out32(column, &ifc->ifc_nand.row3);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ifc_out32(len, &ifc->ifc_nand.nand_fbcr);
353*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = len;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun set_addr(mtd, 0, 0, 0);
356*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
357*4882a593Smuzhiyun return;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* ERASE1 stores the block and page address */
361*4882a593Smuzhiyun case NAND_CMD_ERASE1:
362*4882a593Smuzhiyun set_addr(mtd, 0, page_addr, 0);
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* ERASE2 uses the block and page address from ERASE1 */
366*4882a593Smuzhiyun case NAND_CMD_ERASE2:
367*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
368*4882a593Smuzhiyun (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP1_SHIFT) |
369*4882a593Smuzhiyun (IFC_FIR_OP_CMD1 << IFC_NAND_FIR0_OP2_SHIFT),
370*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ifc_out32((NAND_CMD_ERASE1 << IFC_NAND_FCR0_CMD0_SHIFT) |
373*4882a593Smuzhiyun (NAND_CMD_ERASE2 << IFC_NAND_FCR0_CMD1_SHIFT),
374*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun ifc_out32(0, &ifc->ifc_nand.nand_fbcr);
377*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = 0;
378*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
379*4882a593Smuzhiyun return;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* SEQIN sets up the addr buffer and all registers except the length */
382*4882a593Smuzhiyun case NAND_CMD_SEQIN: {
383*4882a593Smuzhiyun u32 nand_fcr0;
384*4882a593Smuzhiyun ifc_nand_ctrl->column = column;
385*4882a593Smuzhiyun ifc_nand_ctrl->oob = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (mtd->writesize > 512) {
388*4882a593Smuzhiyun nand_fcr0 =
389*4882a593Smuzhiyun (NAND_CMD_SEQIN << IFC_NAND_FCR0_CMD0_SHIFT) |
390*4882a593Smuzhiyun (NAND_CMD_STATUS << IFC_NAND_FCR0_CMD1_SHIFT) |
391*4882a593Smuzhiyun (NAND_CMD_PAGEPROG << IFC_NAND_FCR0_CMD2_SHIFT);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ifc_out32(
394*4882a593Smuzhiyun (IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
395*4882a593Smuzhiyun (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP1_SHIFT) |
396*4882a593Smuzhiyun (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP2_SHIFT) |
397*4882a593Smuzhiyun (IFC_FIR_OP_WBCD << IFC_NAND_FIR0_OP3_SHIFT) |
398*4882a593Smuzhiyun (IFC_FIR_OP_CMD2 << IFC_NAND_FIR0_OP4_SHIFT),
399*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
400*4882a593Smuzhiyun ifc_out32(
401*4882a593Smuzhiyun (IFC_FIR_OP_CW1 << IFC_NAND_FIR1_OP5_SHIFT) |
402*4882a593Smuzhiyun (IFC_FIR_OP_RDSTAT << IFC_NAND_FIR1_OP6_SHIFT) |
403*4882a593Smuzhiyun (IFC_FIR_OP_NOP << IFC_NAND_FIR1_OP7_SHIFT),
404*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir1);
405*4882a593Smuzhiyun } else {
406*4882a593Smuzhiyun nand_fcr0 = ((NAND_CMD_PAGEPROG <<
407*4882a593Smuzhiyun IFC_NAND_FCR0_CMD1_SHIFT) |
408*4882a593Smuzhiyun (NAND_CMD_SEQIN <<
409*4882a593Smuzhiyun IFC_NAND_FCR0_CMD2_SHIFT) |
410*4882a593Smuzhiyun (NAND_CMD_STATUS <<
411*4882a593Smuzhiyun IFC_NAND_FCR0_CMD3_SHIFT));
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ifc_out32(
414*4882a593Smuzhiyun (IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
415*4882a593Smuzhiyun (IFC_FIR_OP_CMD2 << IFC_NAND_FIR0_OP1_SHIFT) |
416*4882a593Smuzhiyun (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP2_SHIFT) |
417*4882a593Smuzhiyun (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP3_SHIFT) |
418*4882a593Smuzhiyun (IFC_FIR_OP_WBCD << IFC_NAND_FIR0_OP4_SHIFT),
419*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
420*4882a593Smuzhiyun ifc_out32(
421*4882a593Smuzhiyun (IFC_FIR_OP_CMD1 << IFC_NAND_FIR1_OP5_SHIFT) |
422*4882a593Smuzhiyun (IFC_FIR_OP_CW3 << IFC_NAND_FIR1_OP6_SHIFT) |
423*4882a593Smuzhiyun (IFC_FIR_OP_RDSTAT << IFC_NAND_FIR1_OP7_SHIFT) |
424*4882a593Smuzhiyun (IFC_FIR_OP_NOP << IFC_NAND_FIR1_OP8_SHIFT),
425*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir1);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (column >= mtd->writesize)
428*4882a593Smuzhiyun nand_fcr0 |=
429*4882a593Smuzhiyun NAND_CMD_READOOB << IFC_NAND_FCR0_CMD0_SHIFT;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun nand_fcr0 |=
432*4882a593Smuzhiyun NAND_CMD_READ0 << IFC_NAND_FCR0_CMD0_SHIFT;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (column >= mtd->writesize) {
436*4882a593Smuzhiyun /* OOB area --> READOOB */
437*4882a593Smuzhiyun column -= mtd->writesize;
438*4882a593Smuzhiyun ifc_nand_ctrl->oob = 1;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun ifc_out32(nand_fcr0, &ifc->ifc_nand.nand_fcr0);
441*4882a593Smuzhiyun set_addr(mtd, column, page_addr, ifc_nand_ctrl->oob);
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* PAGEPROG reuses all of the setup from SEQIN and adds the length */
446*4882a593Smuzhiyun case NAND_CMD_PAGEPROG: {
447*4882a593Smuzhiyun if (ifc_nand_ctrl->oob) {
448*4882a593Smuzhiyun ifc_out32(ifc_nand_ctrl->index -
449*4882a593Smuzhiyun ifc_nand_ctrl->column,
450*4882a593Smuzhiyun &ifc->ifc_nand.nand_fbcr);
451*4882a593Smuzhiyun } else {
452*4882a593Smuzhiyun ifc_out32(0, &ifc->ifc_nand.nand_fbcr);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
456*4882a593Smuzhiyun return;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun case NAND_CMD_STATUS: {
460*4882a593Smuzhiyun void __iomem *addr;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
463*4882a593Smuzhiyun (IFC_FIR_OP_RB << IFC_NAND_FIR0_OP1_SHIFT),
464*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
465*4882a593Smuzhiyun ifc_out32(NAND_CMD_STATUS << IFC_NAND_FCR0_CMD0_SHIFT,
466*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
467*4882a593Smuzhiyun ifc_out32(1, &ifc->ifc_nand.nand_fbcr);
468*4882a593Smuzhiyun set_addr(mtd, 0, 0, 0);
469*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = 1;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * The chip always seems to report that it is
475*4882a593Smuzhiyun * write-protected, even when it is not.
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun addr = ifc_nand_ctrl->addr;
478*4882a593Smuzhiyun if (chip->options & NAND_BUSWIDTH_16)
479*4882a593Smuzhiyun ifc_out16(ifc_in16(addr) | (NAND_STATUS_WP), addr);
480*4882a593Smuzhiyun else
481*4882a593Smuzhiyun ifc_out8(ifc_in8(addr) | (NAND_STATUS_WP), addr);
482*4882a593Smuzhiyun return;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun case NAND_CMD_RESET:
486*4882a593Smuzhiyun ifc_out32(IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT,
487*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
488*4882a593Smuzhiyun ifc_out32(NAND_CMD_RESET << IFC_NAND_FCR0_CMD0_SHIFT,
489*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
490*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
491*4882a593Smuzhiyun return;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun dev_err(priv->dev, "%s: error, unsupported command 0x%x.\n",
495*4882a593Smuzhiyun __func__, command);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
fsl_ifc_select_chip(struct nand_chip * chip,int cs)499*4882a593Smuzhiyun static void fsl_ifc_select_chip(struct nand_chip *chip, int cs)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun /* The hardware does not seem to support multiple
502*4882a593Smuzhiyun * chips per bank.
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun * Write buf to the IFC NAND Controller Data Buffer
508*4882a593Smuzhiyun */
fsl_ifc_write_buf(struct nand_chip * chip,const u8 * buf,int len)509*4882a593Smuzhiyun static void fsl_ifc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
512*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
513*4882a593Smuzhiyun unsigned int bufsize = mtd->writesize + mtd->oobsize;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (len <= 0) {
516*4882a593Smuzhiyun dev_err(priv->dev, "%s: len %d bytes", __func__, len);
517*4882a593Smuzhiyun return;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if ((unsigned int)len > bufsize - ifc_nand_ctrl->index) {
521*4882a593Smuzhiyun dev_err(priv->dev,
522*4882a593Smuzhiyun "%s: beyond end of buffer (%d requested, %u available)\n",
523*4882a593Smuzhiyun __func__, len, bufsize - ifc_nand_ctrl->index);
524*4882a593Smuzhiyun len = bufsize - ifc_nand_ctrl->index;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun memcpy_toio(ifc_nand_ctrl->addr + ifc_nand_ctrl->index, buf, len);
528*4882a593Smuzhiyun ifc_nand_ctrl->index += len;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * Read a byte from either the IFC hardware buffer
533*4882a593Smuzhiyun * read function for 8-bit buswidth
534*4882a593Smuzhiyun */
fsl_ifc_read_byte(struct nand_chip * chip)535*4882a593Smuzhiyun static uint8_t fsl_ifc_read_byte(struct nand_chip *chip)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
538*4882a593Smuzhiyun unsigned int offset;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * If there are still bytes in the IFC buffer, then use the
542*4882a593Smuzhiyun * next byte.
543*4882a593Smuzhiyun */
544*4882a593Smuzhiyun if (ifc_nand_ctrl->index < ifc_nand_ctrl->read_bytes) {
545*4882a593Smuzhiyun offset = ifc_nand_ctrl->index++;
546*4882a593Smuzhiyun return ifc_in8(ifc_nand_ctrl->addr + offset);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun dev_err(priv->dev, "%s: beyond end of buffer\n", __func__);
550*4882a593Smuzhiyun return ERR_BYTE;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun * Read two bytes from the IFC hardware buffer
555*4882a593Smuzhiyun * read function for 16-bit buswith
556*4882a593Smuzhiyun */
fsl_ifc_read_byte16(struct nand_chip * chip)557*4882a593Smuzhiyun static uint8_t fsl_ifc_read_byte16(struct nand_chip *chip)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
560*4882a593Smuzhiyun uint16_t data;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun * If there are still bytes in the IFC buffer, then use the
564*4882a593Smuzhiyun * next byte.
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun if (ifc_nand_ctrl->index < ifc_nand_ctrl->read_bytes) {
567*4882a593Smuzhiyun data = ifc_in16(ifc_nand_ctrl->addr + ifc_nand_ctrl->index);
568*4882a593Smuzhiyun ifc_nand_ctrl->index += 2;
569*4882a593Smuzhiyun return (uint8_t) data;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun dev_err(priv->dev, "%s: beyond end of buffer\n", __func__);
573*4882a593Smuzhiyun return ERR_BYTE;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * Read from the IFC Controller Data Buffer
578*4882a593Smuzhiyun */
fsl_ifc_read_buf(struct nand_chip * chip,u8 * buf,int len)579*4882a593Smuzhiyun static void fsl_ifc_read_buf(struct nand_chip *chip, u8 *buf, int len)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
582*4882a593Smuzhiyun int avail;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (len < 0) {
585*4882a593Smuzhiyun dev_err(priv->dev, "%s: len %d bytes", __func__, len);
586*4882a593Smuzhiyun return;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun avail = min((unsigned int)len,
590*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes - ifc_nand_ctrl->index);
591*4882a593Smuzhiyun memcpy_fromio(buf, ifc_nand_ctrl->addr + ifc_nand_ctrl->index, avail);
592*4882a593Smuzhiyun ifc_nand_ctrl->index += avail;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (len > avail)
595*4882a593Smuzhiyun dev_err(priv->dev,
596*4882a593Smuzhiyun "%s: beyond end of buffer (%d requested, %d available)\n",
597*4882a593Smuzhiyun __func__, len, avail);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * This function is called after Program and Erase Operations to
602*4882a593Smuzhiyun * check for success or failure.
603*4882a593Smuzhiyun */
fsl_ifc_wait(struct nand_chip * chip)604*4882a593Smuzhiyun static int fsl_ifc_wait(struct nand_chip *chip)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
607*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
608*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
609*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc = ctrl->rregs;
610*4882a593Smuzhiyun u32 nand_fsr;
611*4882a593Smuzhiyun int status;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Use READ_STATUS command, but wait for the device to be ready */
614*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
615*4882a593Smuzhiyun (IFC_FIR_OP_RDSTAT << IFC_NAND_FIR0_OP1_SHIFT),
616*4882a593Smuzhiyun &ifc->ifc_nand.nand_fir0);
617*4882a593Smuzhiyun ifc_out32(NAND_CMD_STATUS << IFC_NAND_FCR0_CMD0_SHIFT,
618*4882a593Smuzhiyun &ifc->ifc_nand.nand_fcr0);
619*4882a593Smuzhiyun ifc_out32(1, &ifc->ifc_nand.nand_fbcr);
620*4882a593Smuzhiyun set_addr(mtd, 0, 0, 0);
621*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = 1;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun fsl_ifc_run_command(mtd);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun nand_fsr = ifc_in32(&ifc->ifc_nand.nand_fsr);
626*4882a593Smuzhiyun status = nand_fsr >> 24;
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun * The chip always seems to report that it is
629*4882a593Smuzhiyun * write-protected, even when it is not.
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun return status | NAND_STATUS_WP;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /*
635*4882a593Smuzhiyun * The controller does not check for bitflips in erased pages,
636*4882a593Smuzhiyun * therefore software must check instead.
637*4882a593Smuzhiyun */
check_erased_page(struct nand_chip * chip,u8 * buf)638*4882a593Smuzhiyun static int check_erased_page(struct nand_chip *chip, u8 *buf)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
641*4882a593Smuzhiyun u8 *ecc = chip->oob_poi;
642*4882a593Smuzhiyun const int ecc_size = chip->ecc.bytes;
643*4882a593Smuzhiyun const int pkt_size = chip->ecc.size;
644*4882a593Smuzhiyun int i, res, bitflips = 0;
645*4882a593Smuzhiyun struct mtd_oob_region oobregion = { };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun mtd_ooblayout_ecc(mtd, 0, &oobregion);
648*4882a593Smuzhiyun ecc += oobregion.offset;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; ++i) {
651*4882a593Smuzhiyun res = nand_check_erased_ecc_chunk(buf, pkt_size, ecc, ecc_size,
652*4882a593Smuzhiyun NULL, 0,
653*4882a593Smuzhiyun chip->ecc.strength);
654*4882a593Smuzhiyun if (res < 0)
655*4882a593Smuzhiyun mtd->ecc_stats.failed++;
656*4882a593Smuzhiyun else
657*4882a593Smuzhiyun mtd->ecc_stats.corrected += res;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun bitflips = max(res, bitflips);
660*4882a593Smuzhiyun buf += pkt_size;
661*4882a593Smuzhiyun ecc += ecc_size;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return bitflips;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
fsl_ifc_read_page(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)667*4882a593Smuzhiyun static int fsl_ifc_read_page(struct nand_chip *chip, uint8_t *buf,
668*4882a593Smuzhiyun int oob_required, int page)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
671*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
672*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
673*4882a593Smuzhiyun struct fsl_ifc_nand_ctrl *nctrl = ifc_nand_ctrl;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, buf, mtd->writesize);
676*4882a593Smuzhiyun if (oob_required)
677*4882a593Smuzhiyun fsl_ifc_read_buf(chip, chip->oob_poi, mtd->oobsize);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (ctrl->nand_stat & IFC_NAND_EVTER_STAT_ECCER) {
680*4882a593Smuzhiyun if (!oob_required)
681*4882a593Smuzhiyun fsl_ifc_read_buf(chip, chip->oob_poi, mtd->oobsize);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return check_erased_page(chip, buf);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (ctrl->nand_stat != IFC_NAND_EVTER_STAT_OPC)
687*4882a593Smuzhiyun mtd->ecc_stats.failed++;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return nctrl->max_bitflips;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* ECC will be calculated automatically, and errors will be detected in
693*4882a593Smuzhiyun * waitfunc.
694*4882a593Smuzhiyun */
fsl_ifc_write_page(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)695*4882a593Smuzhiyun static int fsl_ifc_write_page(struct nand_chip *chip, const uint8_t *buf,
696*4882a593Smuzhiyun int oob_required, int page)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
701*4882a593Smuzhiyun fsl_ifc_write_buf(chip, chip->oob_poi, mtd->oobsize);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
fsl_ifc_attach_chip(struct nand_chip * chip)706*4882a593Smuzhiyun static int fsl_ifc_attach_chip(struct nand_chip *chip)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
709*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = nand_get_controller_data(chip);
710*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
711*4882a593Smuzhiyun struct fsl_ifc_global __iomem *ifc_global = ctrl->gregs;
712*4882a593Smuzhiyun u32 csor;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun csor = ifc_in32(&ifc_global->csor_cs[priv->bank].csor);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* Must also set CSOR_NAND_ECC_ENC_EN if DEC_EN set */
717*4882a593Smuzhiyun if (csor & CSOR_NAND_ECC_DEC_EN) {
718*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
719*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &fsl_ifc_ooblayout_ops);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Hardware generates ECC per 512 Bytes */
722*4882a593Smuzhiyun chip->ecc.size = 512;
723*4882a593Smuzhiyun if ((csor & CSOR_NAND_ECC_MODE_MASK) == CSOR_NAND_ECC_MODE_4) {
724*4882a593Smuzhiyun chip->ecc.bytes = 8;
725*4882a593Smuzhiyun chip->ecc.strength = 4;
726*4882a593Smuzhiyun } else {
727*4882a593Smuzhiyun chip->ecc.bytes = 16;
728*4882a593Smuzhiyun chip->ecc.strength = 8;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun } else {
731*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
732*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->numchips = %d\n", __func__,
736*4882a593Smuzhiyun nanddev_ntargets(&chip->base));
737*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->chipsize = %lld\n", __func__,
738*4882a593Smuzhiyun nanddev_target_size(&chip->base));
739*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->pagemask = %8x\n", __func__,
740*4882a593Smuzhiyun chip->pagemask);
741*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->legacy.chip_delay = %d\n", __func__,
742*4882a593Smuzhiyun chip->legacy.chip_delay);
743*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->badblockpos = %d\n", __func__,
744*4882a593Smuzhiyun chip->badblockpos);
745*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->chip_shift = %d\n", __func__,
746*4882a593Smuzhiyun chip->chip_shift);
747*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->page_shift = %d\n", __func__,
748*4882a593Smuzhiyun chip->page_shift);
749*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->phys_erase_shift = %d\n", __func__,
750*4882a593Smuzhiyun chip->phys_erase_shift);
751*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->ecc.engine_type = %d\n", __func__,
752*4882a593Smuzhiyun chip->ecc.engine_type);
753*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->ecc.steps = %d\n", __func__,
754*4882a593Smuzhiyun chip->ecc.steps);
755*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->ecc.bytes = %d\n", __func__,
756*4882a593Smuzhiyun chip->ecc.bytes);
757*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: nand->ecc.total = %d\n", __func__,
758*4882a593Smuzhiyun chip->ecc.total);
759*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->ooblayout = %p\n", __func__,
760*4882a593Smuzhiyun mtd->ooblayout);
761*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->flags = %08x\n", __func__, mtd->flags);
762*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->size = %lld\n", __func__, mtd->size);
763*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->erasesize = %d\n", __func__,
764*4882a593Smuzhiyun mtd->erasesize);
765*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->writesize = %d\n", __func__,
766*4882a593Smuzhiyun mtd->writesize);
767*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: mtd->oobsize = %d\n", __func__,
768*4882a593Smuzhiyun mtd->oobsize);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static const struct nand_controller_ops fsl_ifc_controller_ops = {
774*4882a593Smuzhiyun .attach_chip = fsl_ifc_attach_chip,
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
fsl_ifc_sram_init(struct fsl_ifc_mtd * priv)777*4882a593Smuzhiyun static int fsl_ifc_sram_init(struct fsl_ifc_mtd *priv)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
780*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc_runtime = ctrl->rregs;
781*4882a593Smuzhiyun struct fsl_ifc_global __iomem *ifc_global = ctrl->gregs;
782*4882a593Smuzhiyun uint32_t csor = 0, csor_8k = 0, csor_ext = 0;
783*4882a593Smuzhiyun uint32_t cs = priv->bank;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (ctrl->version < FSL_IFC_VERSION_1_1_0)
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (ctrl->version > FSL_IFC_VERSION_1_1_0) {
789*4882a593Smuzhiyun u32 ncfgr, status;
790*4882a593Smuzhiyun int ret;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Trigger auto initialization */
793*4882a593Smuzhiyun ncfgr = ifc_in32(&ifc_runtime->ifc_nand.ncfgr);
794*4882a593Smuzhiyun ifc_out32(ncfgr | IFC_NAND_NCFGR_SRAM_INIT_EN, &ifc_runtime->ifc_nand.ncfgr);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* Wait until done */
797*4882a593Smuzhiyun ret = readx_poll_timeout(ifc_in32, &ifc_runtime->ifc_nand.ncfgr,
798*4882a593Smuzhiyun status, !(status & IFC_NAND_NCFGR_SRAM_INIT_EN),
799*4882a593Smuzhiyun 10, IFC_TIMEOUT_MSECS * 1000);
800*4882a593Smuzhiyun if (ret)
801*4882a593Smuzhiyun dev_err(priv->dev, "Failed to initialize SRAM!\n");
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return ret;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Save CSOR and CSOR_ext */
807*4882a593Smuzhiyun csor = ifc_in32(&ifc_global->csor_cs[cs].csor);
808*4882a593Smuzhiyun csor_ext = ifc_in32(&ifc_global->csor_cs[cs].csor_ext);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* chage PageSize 8K and SpareSize 1K*/
811*4882a593Smuzhiyun csor_8k = (csor & ~(CSOR_NAND_PGS_MASK)) | 0x0018C000;
812*4882a593Smuzhiyun ifc_out32(csor_8k, &ifc_global->csor_cs[cs].csor);
813*4882a593Smuzhiyun ifc_out32(0x0000400, &ifc_global->csor_cs[cs].csor_ext);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* READID */
816*4882a593Smuzhiyun ifc_out32((IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
817*4882a593Smuzhiyun (IFC_FIR_OP_UA << IFC_NAND_FIR0_OP1_SHIFT) |
818*4882a593Smuzhiyun (IFC_FIR_OP_RB << IFC_NAND_FIR0_OP2_SHIFT),
819*4882a593Smuzhiyun &ifc_runtime->ifc_nand.nand_fir0);
820*4882a593Smuzhiyun ifc_out32(NAND_CMD_READID << IFC_NAND_FCR0_CMD0_SHIFT,
821*4882a593Smuzhiyun &ifc_runtime->ifc_nand.nand_fcr0);
822*4882a593Smuzhiyun ifc_out32(0x0, &ifc_runtime->ifc_nand.row3);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun ifc_out32(0x0, &ifc_runtime->ifc_nand.nand_fbcr);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Program ROW0/COL0 */
827*4882a593Smuzhiyun ifc_out32(0x0, &ifc_runtime->ifc_nand.row0);
828*4882a593Smuzhiyun ifc_out32(0x0, &ifc_runtime->ifc_nand.col0);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* set the chip select for NAND Transaction */
831*4882a593Smuzhiyun ifc_out32(cs << IFC_NAND_CSEL_SHIFT,
832*4882a593Smuzhiyun &ifc_runtime->ifc_nand.nand_csel);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* start read seq */
835*4882a593Smuzhiyun ifc_out32(IFC_NAND_SEQ_STRT_FIR_STRT,
836*4882a593Smuzhiyun &ifc_runtime->ifc_nand.nandseq_strt);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* wait for command complete flag or timeout */
839*4882a593Smuzhiyun wait_event_timeout(ctrl->nand_wait, ctrl->nand_stat,
840*4882a593Smuzhiyun msecs_to_jiffies(IFC_TIMEOUT_MSECS));
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (ctrl->nand_stat != IFC_NAND_EVTER_STAT_OPC) {
843*4882a593Smuzhiyun pr_err("fsl-ifc: Failed to Initialise SRAM\n");
844*4882a593Smuzhiyun return -ETIMEDOUT;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Restore CSOR and CSOR_ext */
848*4882a593Smuzhiyun ifc_out32(csor, &ifc_global->csor_cs[cs].csor);
849*4882a593Smuzhiyun ifc_out32(csor_ext, &ifc_global->csor_cs[cs].csor_ext);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return 0;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
fsl_ifc_chip_init(struct fsl_ifc_mtd * priv)854*4882a593Smuzhiyun static int fsl_ifc_chip_init(struct fsl_ifc_mtd *priv)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun struct fsl_ifc_ctrl *ctrl = priv->ctrl;
857*4882a593Smuzhiyun struct fsl_ifc_global __iomem *ifc_global = ctrl->gregs;
858*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc_runtime = ctrl->rregs;
859*4882a593Smuzhiyun struct nand_chip *chip = &priv->chip;
860*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&priv->chip);
861*4882a593Smuzhiyun u32 csor;
862*4882a593Smuzhiyun int ret;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* Fill in fsl_ifc_mtd structure */
865*4882a593Smuzhiyun mtd->dev.parent = priv->dev;
866*4882a593Smuzhiyun nand_set_flash_node(chip, priv->dev->of_node);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* fill in nand_chip structure */
869*4882a593Smuzhiyun /* set up function call table */
870*4882a593Smuzhiyun if ((ifc_in32(&ifc_global->cspr_cs[priv->bank].cspr))
871*4882a593Smuzhiyun & CSPR_PORT_SIZE_16)
872*4882a593Smuzhiyun chip->legacy.read_byte = fsl_ifc_read_byte16;
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun chip->legacy.read_byte = fsl_ifc_read_byte;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun chip->legacy.write_buf = fsl_ifc_write_buf;
877*4882a593Smuzhiyun chip->legacy.read_buf = fsl_ifc_read_buf;
878*4882a593Smuzhiyun chip->legacy.select_chip = fsl_ifc_select_chip;
879*4882a593Smuzhiyun chip->legacy.cmdfunc = fsl_ifc_cmdfunc;
880*4882a593Smuzhiyun chip->legacy.waitfunc = fsl_ifc_wait;
881*4882a593Smuzhiyun chip->legacy.set_features = nand_get_set_features_notsupp;
882*4882a593Smuzhiyun chip->legacy.get_features = nand_get_set_features_notsupp;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun chip->bbt_td = &bbt_main_descr;
885*4882a593Smuzhiyun chip->bbt_md = &bbt_mirror_descr;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun ifc_out32(0x0, &ifc_runtime->ifc_nand.ncfgr);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* set up nand options */
890*4882a593Smuzhiyun chip->bbt_options = NAND_BBT_USE_FLASH;
891*4882a593Smuzhiyun chip->options = NAND_NO_SUBPAGE_WRITE;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (ifc_in32(&ifc_global->cspr_cs[priv->bank].cspr)
894*4882a593Smuzhiyun & CSPR_PORT_SIZE_16) {
895*4882a593Smuzhiyun chip->legacy.read_byte = fsl_ifc_read_byte16;
896*4882a593Smuzhiyun chip->options |= NAND_BUSWIDTH_16;
897*4882a593Smuzhiyun } else {
898*4882a593Smuzhiyun chip->legacy.read_byte = fsl_ifc_read_byte;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun chip->controller = &ifc_nand_ctrl->controller;
902*4882a593Smuzhiyun nand_set_controller_data(chip, priv);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun chip->ecc.read_page = fsl_ifc_read_page;
905*4882a593Smuzhiyun chip->ecc.write_page = fsl_ifc_write_page;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun csor = ifc_in32(&ifc_global->csor_cs[priv->bank].csor);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun switch (csor & CSOR_NAND_PGS_MASK) {
910*4882a593Smuzhiyun case CSOR_NAND_PGS_512:
911*4882a593Smuzhiyun if (!(chip->options & NAND_BUSWIDTH_16)) {
912*4882a593Smuzhiyun /* Avoid conflict with bad block marker */
913*4882a593Smuzhiyun bbt_main_descr.offs = 0;
914*4882a593Smuzhiyun bbt_mirror_descr.offs = 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun priv->bufnum_mask = 15;
918*4882a593Smuzhiyun break;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun case CSOR_NAND_PGS_2K:
921*4882a593Smuzhiyun priv->bufnum_mask = 3;
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun case CSOR_NAND_PGS_4K:
925*4882a593Smuzhiyun priv->bufnum_mask = 1;
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun case CSOR_NAND_PGS_8K:
929*4882a593Smuzhiyun priv->bufnum_mask = 0;
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun default:
933*4882a593Smuzhiyun dev_err(priv->dev, "bad csor %#x: bad page size\n", csor);
934*4882a593Smuzhiyun return -ENODEV;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun ret = fsl_ifc_sram_init(priv);
938*4882a593Smuzhiyun if (ret)
939*4882a593Smuzhiyun return ret;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * As IFC version 2.0.0 has 16KB of internal SRAM as compared to older
943*4882a593Smuzhiyun * versions which had 8KB. Hence bufnum mask needs to be updated.
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun if (ctrl->version >= FSL_IFC_VERSION_2_0_0)
946*4882a593Smuzhiyun priv->bufnum_mask = (priv->bufnum_mask * 2) + 1;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
fsl_ifc_chip_remove(struct fsl_ifc_mtd * priv)951*4882a593Smuzhiyun static int fsl_ifc_chip_remove(struct fsl_ifc_mtd *priv)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&priv->chip);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun kfree(mtd->name);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (priv->vbase)
958*4882a593Smuzhiyun iounmap(priv->vbase);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun ifc_nand_ctrl->chips[priv->bank] = NULL;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun return 0;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
match_bank(struct fsl_ifc_global __iomem * ifc_global,int bank,phys_addr_t addr)965*4882a593Smuzhiyun static int match_bank(struct fsl_ifc_global __iomem *ifc_global, int bank,
966*4882a593Smuzhiyun phys_addr_t addr)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun u32 cspr = ifc_in32(&ifc_global->cspr_cs[bank].cspr);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (!(cspr & CSPR_V))
971*4882a593Smuzhiyun return 0;
972*4882a593Smuzhiyun if ((cspr & CSPR_MSEL) != CSPR_MSEL_NAND)
973*4882a593Smuzhiyun return 0;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun return (cspr & CSPR_BA) == convert_ifc_address(addr);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun static DEFINE_MUTEX(fsl_ifc_nand_mutex);
979*4882a593Smuzhiyun
fsl_ifc_nand_probe(struct platform_device * dev)980*4882a593Smuzhiyun static int fsl_ifc_nand_probe(struct platform_device *dev)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct fsl_ifc_runtime __iomem *ifc;
983*4882a593Smuzhiyun struct fsl_ifc_mtd *priv;
984*4882a593Smuzhiyun struct resource res;
985*4882a593Smuzhiyun static const char *part_probe_types[]
986*4882a593Smuzhiyun = { "cmdlinepart", "RedBoot", "ofpart", NULL };
987*4882a593Smuzhiyun int ret;
988*4882a593Smuzhiyun int bank;
989*4882a593Smuzhiyun struct device_node *node = dev->dev.of_node;
990*4882a593Smuzhiyun struct mtd_info *mtd;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (!fsl_ifc_ctrl_dev || !fsl_ifc_ctrl_dev->rregs)
993*4882a593Smuzhiyun return -ENODEV;
994*4882a593Smuzhiyun ifc = fsl_ifc_ctrl_dev->rregs;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* get, allocate and map the memory resource */
997*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, &res);
998*4882a593Smuzhiyun if (ret) {
999*4882a593Smuzhiyun dev_err(&dev->dev, "%s: failed to get resource\n", __func__);
1000*4882a593Smuzhiyun return ret;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* find which chip select it is connected to */
1004*4882a593Smuzhiyun for (bank = 0; bank < fsl_ifc_ctrl_dev->banks; bank++) {
1005*4882a593Smuzhiyun if (match_bank(fsl_ifc_ctrl_dev->gregs, bank, res.start))
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (bank >= fsl_ifc_ctrl_dev->banks) {
1010*4882a593Smuzhiyun dev_err(&dev->dev, "%s: address did not match any chip selects\n",
1011*4882a593Smuzhiyun __func__);
1012*4882a593Smuzhiyun return -ENODEV;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
1016*4882a593Smuzhiyun if (!priv)
1017*4882a593Smuzhiyun return -ENOMEM;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun mutex_lock(&fsl_ifc_nand_mutex);
1020*4882a593Smuzhiyun if (!fsl_ifc_ctrl_dev->nand) {
1021*4882a593Smuzhiyun ifc_nand_ctrl = kzalloc(sizeof(*ifc_nand_ctrl), GFP_KERNEL);
1022*4882a593Smuzhiyun if (!ifc_nand_ctrl) {
1023*4882a593Smuzhiyun mutex_unlock(&fsl_ifc_nand_mutex);
1024*4882a593Smuzhiyun return -ENOMEM;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ifc_nand_ctrl->read_bytes = 0;
1028*4882a593Smuzhiyun ifc_nand_ctrl->index = 0;
1029*4882a593Smuzhiyun ifc_nand_ctrl->addr = NULL;
1030*4882a593Smuzhiyun fsl_ifc_ctrl_dev->nand = ifc_nand_ctrl;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun nand_controller_init(&ifc_nand_ctrl->controller);
1033*4882a593Smuzhiyun } else {
1034*4882a593Smuzhiyun ifc_nand_ctrl = fsl_ifc_ctrl_dev->nand;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun mutex_unlock(&fsl_ifc_nand_mutex);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun ifc_nand_ctrl->chips[bank] = priv;
1039*4882a593Smuzhiyun priv->bank = bank;
1040*4882a593Smuzhiyun priv->ctrl = fsl_ifc_ctrl_dev;
1041*4882a593Smuzhiyun priv->dev = &dev->dev;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun priv->vbase = ioremap(res.start, resource_size(&res));
1044*4882a593Smuzhiyun if (!priv->vbase) {
1045*4882a593Smuzhiyun dev_err(priv->dev, "%s: failed to map chip region\n", __func__);
1046*4882a593Smuzhiyun ret = -ENOMEM;
1047*4882a593Smuzhiyun goto err;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun dev_set_drvdata(priv->dev, priv);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun ifc_out32(IFC_NAND_EVTER_EN_OPC_EN |
1053*4882a593Smuzhiyun IFC_NAND_EVTER_EN_FTOER_EN |
1054*4882a593Smuzhiyun IFC_NAND_EVTER_EN_WPER_EN,
1055*4882a593Smuzhiyun &ifc->ifc_nand.nand_evter_en);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* enable NAND Machine Interrupts */
1058*4882a593Smuzhiyun ifc_out32(IFC_NAND_EVTER_INTR_OPCIR_EN |
1059*4882a593Smuzhiyun IFC_NAND_EVTER_INTR_FTOERIR_EN |
1060*4882a593Smuzhiyun IFC_NAND_EVTER_INTR_WPERIR_EN,
1061*4882a593Smuzhiyun &ifc->ifc_nand.nand_evter_intr_en);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun mtd = nand_to_mtd(&priv->chip);
1064*4882a593Smuzhiyun mtd->name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start);
1065*4882a593Smuzhiyun if (!mtd->name) {
1066*4882a593Smuzhiyun ret = -ENOMEM;
1067*4882a593Smuzhiyun goto err;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun ret = fsl_ifc_chip_init(priv);
1071*4882a593Smuzhiyun if (ret)
1072*4882a593Smuzhiyun goto err;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun priv->chip.controller->ops = &fsl_ifc_controller_ops;
1075*4882a593Smuzhiyun ret = nand_scan(&priv->chip, 1);
1076*4882a593Smuzhiyun if (ret)
1077*4882a593Smuzhiyun goto err;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* First look for RedBoot table or partitions on the command
1080*4882a593Smuzhiyun * line, these take precedence over device tree information */
1081*4882a593Smuzhiyun ret = mtd_device_parse_register(mtd, part_probe_types, NULL, NULL, 0);
1082*4882a593Smuzhiyun if (ret)
1083*4882a593Smuzhiyun goto cleanup_nand;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun dev_info(priv->dev, "IFC NAND device at 0x%llx, bank %d\n",
1086*4882a593Smuzhiyun (unsigned long long)res.start, priv->bank);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return 0;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun cleanup_nand:
1091*4882a593Smuzhiyun nand_cleanup(&priv->chip);
1092*4882a593Smuzhiyun err:
1093*4882a593Smuzhiyun fsl_ifc_chip_remove(priv);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
fsl_ifc_nand_remove(struct platform_device * dev)1098*4882a593Smuzhiyun static int fsl_ifc_nand_remove(struct platform_device *dev)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct fsl_ifc_mtd *priv = dev_get_drvdata(&dev->dev);
1101*4882a593Smuzhiyun struct nand_chip *chip = &priv->chip;
1102*4882a593Smuzhiyun int ret;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
1105*4882a593Smuzhiyun WARN_ON(ret);
1106*4882a593Smuzhiyun nand_cleanup(chip);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun fsl_ifc_chip_remove(priv);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun mutex_lock(&fsl_ifc_nand_mutex);
1111*4882a593Smuzhiyun ifc_nand_ctrl->counter--;
1112*4882a593Smuzhiyun if (!ifc_nand_ctrl->counter) {
1113*4882a593Smuzhiyun fsl_ifc_ctrl_dev->nand = NULL;
1114*4882a593Smuzhiyun kfree(ifc_nand_ctrl);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun mutex_unlock(&fsl_ifc_nand_mutex);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun static const struct of_device_id fsl_ifc_nand_match[] = {
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun .compatible = "fsl,ifc-nand",
1124*4882a593Smuzhiyun },
1125*4882a593Smuzhiyun {}
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_ifc_nand_match);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static struct platform_driver fsl_ifc_nand_driver = {
1130*4882a593Smuzhiyun .driver = {
1131*4882a593Smuzhiyun .name = "fsl,ifc-nand",
1132*4882a593Smuzhiyun .of_match_table = fsl_ifc_nand_match,
1133*4882a593Smuzhiyun },
1134*4882a593Smuzhiyun .probe = fsl_ifc_nand_probe,
1135*4882a593Smuzhiyun .remove = fsl_ifc_nand_remove,
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun module_platform_driver(fsl_ifc_nand_driver);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1141*4882a593Smuzhiyun MODULE_AUTHOR("Freescale");
1142*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale Integrated Flash Controller MTD NAND driver");
1143