1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Freescale Enhanced Local Bus Controller NAND driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright © 2006-2007, 2010 Freescale Semiconductor
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Authors: Nick Spence <nick.spence@freescale.com>,
7*4882a593Smuzhiyun * Scott Wood <scottwood@freescale.com>
8*4882a593Smuzhiyun * Jack Lan <jack.lan@freescale.com>
9*4882a593Smuzhiyun * Roy Zang <tie-fei.zang@freescale.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
24*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
25*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
26*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/io.h>
29*4882a593Smuzhiyun #include <asm/fsl_lbc.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MAX_BANKS 8
32*4882a593Smuzhiyun #define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */
33*4882a593Smuzhiyun #define FCM_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait for FCM */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* mtd information per set */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct fsl_elbc_mtd {
38*4882a593Smuzhiyun struct nand_chip chip;
39*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct device *dev;
42*4882a593Smuzhiyun int bank; /* Chip select bank number */
43*4882a593Smuzhiyun u8 __iomem *vbase; /* Chip select base virtual address */
44*4882a593Smuzhiyun int page_size; /* NAND page size (0=512, 1=2048) */
45*4882a593Smuzhiyun unsigned int fmr; /* FCM Flash Mode Register value */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Freescale eLBC FCM controller information */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl {
51*4882a593Smuzhiyun struct nand_controller controller;
52*4882a593Smuzhiyun struct fsl_elbc_mtd *chips[MAX_BANKS];
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun u8 __iomem *addr; /* Address of assigned FCM buffer */
55*4882a593Smuzhiyun unsigned int page; /* Last page written to / read from */
56*4882a593Smuzhiyun unsigned int read_bytes; /* Number of bytes read during command */
57*4882a593Smuzhiyun unsigned int column; /* Saved column from SEQIN */
58*4882a593Smuzhiyun unsigned int index; /* Pointer to next byte to 'read' */
59*4882a593Smuzhiyun unsigned int status; /* status read from LTESR after last op */
60*4882a593Smuzhiyun unsigned int mdr; /* UPM/FCM Data Register value */
61*4882a593Smuzhiyun unsigned int use_mdr; /* Non zero if the MDR is to be set */
62*4882a593Smuzhiyun unsigned int oob; /* Non zero if operating on OOB data */
63*4882a593Smuzhiyun unsigned int counter; /* counter for the initializations */
64*4882a593Smuzhiyun unsigned int max_bitflips; /* Saved during READ0 cmd */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* These map to the positions used by the FCM hardware ECC generator */
68*4882a593Smuzhiyun
fsl_elbc_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)69*4882a593Smuzhiyun static int fsl_elbc_ooblayout_ecc(struct mtd_info *mtd, int section,
70*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
73*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (section >= chip->ecc.steps)
76*4882a593Smuzhiyun return -ERANGE;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun oobregion->offset = (16 * section) + 6;
79*4882a593Smuzhiyun if (priv->fmr & FMR_ECCM)
80*4882a593Smuzhiyun oobregion->offset += 2;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun oobregion->length = chip->ecc.bytes;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
fsl_elbc_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)87*4882a593Smuzhiyun static int fsl_elbc_ooblayout_free(struct mtd_info *mtd, int section,
88*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
91*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (section > chip->ecc.steps)
94*4882a593Smuzhiyun return -ERANGE;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (!section) {
97*4882a593Smuzhiyun oobregion->offset = 0;
98*4882a593Smuzhiyun if (mtd->writesize > 512)
99*4882a593Smuzhiyun oobregion->offset++;
100*4882a593Smuzhiyun oobregion->length = (priv->fmr & FMR_ECCM) ? 7 : 5;
101*4882a593Smuzhiyun } else {
102*4882a593Smuzhiyun oobregion->offset = (16 * section) -
103*4882a593Smuzhiyun ((priv->fmr & FMR_ECCM) ? 5 : 7);
104*4882a593Smuzhiyun if (section < chip->ecc.steps)
105*4882a593Smuzhiyun oobregion->length = 13;
106*4882a593Smuzhiyun else
107*4882a593Smuzhiyun oobregion->length = mtd->oobsize - oobregion->offset;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct mtd_ooblayout_ops fsl_elbc_ooblayout_ops = {
114*4882a593Smuzhiyun .ecc = fsl_elbc_ooblayout_ecc,
115*4882a593Smuzhiyun .free = fsl_elbc_ooblayout_free,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt,
120*4882a593Smuzhiyun * interfere with ECC positions, that's why we implement our own descriptors.
121*4882a593Smuzhiyun * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0.
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
124*4882a593Smuzhiyun static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static struct nand_bbt_descr bbt_main_descr = {
127*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
128*4882a593Smuzhiyun NAND_BBT_2BIT | NAND_BBT_VERSION,
129*4882a593Smuzhiyun .offs = 11,
130*4882a593Smuzhiyun .len = 4,
131*4882a593Smuzhiyun .veroffs = 15,
132*4882a593Smuzhiyun .maxblocks = 4,
133*4882a593Smuzhiyun .pattern = bbt_pattern,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct nand_bbt_descr bbt_mirror_descr = {
137*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
138*4882a593Smuzhiyun NAND_BBT_2BIT | NAND_BBT_VERSION,
139*4882a593Smuzhiyun .offs = 11,
140*4882a593Smuzhiyun .len = 4,
141*4882a593Smuzhiyun .veroffs = 15,
142*4882a593Smuzhiyun .maxblocks = 4,
143*4882a593Smuzhiyun .pattern = mirror_pattern,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*=================================*/
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Set up the FCM hardware block and page address fields, and the fcm
150*4882a593Smuzhiyun * structure addr field to point to the correct FCM buffer in memory
151*4882a593Smuzhiyun */
set_addr(struct mtd_info * mtd,int column,int page_addr,int oob)152*4882a593Smuzhiyun static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
155*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
156*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
157*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
158*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
159*4882a593Smuzhiyun int buf_num;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun elbc_fcm_ctrl->page = page_addr;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (priv->page_size) {
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * large page size chip : FPAR[PI] save the lowest 6 bits,
166*4882a593Smuzhiyun * FBAR[BLK] save the other bits.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun out_be32(&lbc->fbar, page_addr >> 6);
169*4882a593Smuzhiyun out_be32(&lbc->fpar,
170*4882a593Smuzhiyun ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) |
171*4882a593Smuzhiyun (oob ? FPAR_LP_MS : 0) | column);
172*4882a593Smuzhiyun buf_num = (page_addr & 1) << 2;
173*4882a593Smuzhiyun } else {
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * small page size chip : FPAR[PI] save the lowest 5 bits,
176*4882a593Smuzhiyun * FBAR[BLK] save the other bits.
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun out_be32(&lbc->fbar, page_addr >> 5);
179*4882a593Smuzhiyun out_be32(&lbc->fpar,
180*4882a593Smuzhiyun ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) |
181*4882a593Smuzhiyun (oob ? FPAR_SP_MS : 0) | column);
182*4882a593Smuzhiyun buf_num = page_addr & 7;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun elbc_fcm_ctrl->addr = priv->vbase + buf_num * 1024;
186*4882a593Smuzhiyun elbc_fcm_ctrl->index = column;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* for OOB data point to the second half of the buffer */
189*4882a593Smuzhiyun if (oob)
190*4882a593Smuzhiyun elbc_fcm_ctrl->index += priv->page_size ? 2048 : 512;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun dev_vdbg(priv->dev, "set_addr: bank=%d, "
193*4882a593Smuzhiyun "elbc_fcm_ctrl->addr=0x%p (0x%p), "
194*4882a593Smuzhiyun "index %x, pes %d ps %d\n",
195*4882a593Smuzhiyun buf_num, elbc_fcm_ctrl->addr, priv->vbase,
196*4882a593Smuzhiyun elbc_fcm_ctrl->index,
197*4882a593Smuzhiyun chip->phys_erase_shift, chip->page_shift);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * execute FCM command and wait for it to complete
202*4882a593Smuzhiyun */
fsl_elbc_run_command(struct mtd_info * mtd)203*4882a593Smuzhiyun static int fsl_elbc_run_command(struct mtd_info *mtd)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
206*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
207*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
208*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
209*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Setup the FMR[OP] to execute without write protection */
212*4882a593Smuzhiyun out_be32(&lbc->fmr, priv->fmr | 3);
213*4882a593Smuzhiyun if (elbc_fcm_ctrl->use_mdr)
214*4882a593Smuzhiyun out_be32(&lbc->mdr, elbc_fcm_ctrl->mdr);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun dev_vdbg(priv->dev,
217*4882a593Smuzhiyun "fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n",
218*4882a593Smuzhiyun in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr));
219*4882a593Smuzhiyun dev_vdbg(priv->dev,
220*4882a593Smuzhiyun "fsl_elbc_run_command: fbar=%08x fpar=%08x "
221*4882a593Smuzhiyun "fbcr=%08x bank=%d\n",
222*4882a593Smuzhiyun in_be32(&lbc->fbar), in_be32(&lbc->fpar),
223*4882a593Smuzhiyun in_be32(&lbc->fbcr), priv->bank);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ctrl->irq_status = 0;
226*4882a593Smuzhiyun /* execute special operation */
227*4882a593Smuzhiyun out_be32(&lbc->lsor, priv->bank);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* wait for FCM complete flag or timeout */
230*4882a593Smuzhiyun wait_event_timeout(ctrl->irq_wait, ctrl->irq_status,
231*4882a593Smuzhiyun FCM_TIMEOUT_MSECS * HZ/1000);
232*4882a593Smuzhiyun elbc_fcm_ctrl->status = ctrl->irq_status;
233*4882a593Smuzhiyun /* store mdr value in case it was needed */
234*4882a593Smuzhiyun if (elbc_fcm_ctrl->use_mdr)
235*4882a593Smuzhiyun elbc_fcm_ctrl->mdr = in_be32(&lbc->mdr);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun elbc_fcm_ctrl->use_mdr = 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (elbc_fcm_ctrl->status != LTESR_CC) {
240*4882a593Smuzhiyun dev_info(priv->dev,
241*4882a593Smuzhiyun "command failed: fir %x fcr %x status %x mdr %x\n",
242*4882a593Smuzhiyun in_be32(&lbc->fir), in_be32(&lbc->fcr),
243*4882a593Smuzhiyun elbc_fcm_ctrl->status, elbc_fcm_ctrl->mdr);
244*4882a593Smuzhiyun return -EIO;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun elbc_fcm_ctrl->max_bitflips = 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (elbc_fcm_ctrl->read_bytes == mtd->writesize + mtd->oobsize) {
253*4882a593Smuzhiyun uint32_t lteccr = in_be32(&lbc->lteccr);
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * if command was a full page read and the ELBC
256*4882a593Smuzhiyun * has the LTECCR register, then bits 12-15 (ppc order) of
257*4882a593Smuzhiyun * LTECCR indicates which 512 byte sub-pages had fixed errors.
258*4882a593Smuzhiyun * bits 28-31 are uncorrectable errors, marked elsewhere.
259*4882a593Smuzhiyun * for small page nand only 1 bit is used.
260*4882a593Smuzhiyun * if the ELBC doesn't have the lteccr register it reads 0
261*4882a593Smuzhiyun * FIXME: 4 bits can be corrected on NANDs with 2k pages, so
262*4882a593Smuzhiyun * count the number of sub-pages with bitflips and update
263*4882a593Smuzhiyun * ecc_stats.corrected accordingly.
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun if (lteccr & 0x000F000F)
266*4882a593Smuzhiyun out_be32(&lbc->lteccr, 0x000F000F); /* clear lteccr */
267*4882a593Smuzhiyun if (lteccr & 0x000F0000) {
268*4882a593Smuzhiyun mtd->ecc_stats.corrected++;
269*4882a593Smuzhiyun elbc_fcm_ctrl->max_bitflips = 1;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
fsl_elbc_do_read(struct nand_chip * chip,int oob)276*4882a593Smuzhiyun static void fsl_elbc_do_read(struct nand_chip *chip, int oob)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
279*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
280*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (priv->page_size) {
283*4882a593Smuzhiyun out_be32(&lbc->fir,
284*4882a593Smuzhiyun (FIR_OP_CM0 << FIR_OP0_SHIFT) |
285*4882a593Smuzhiyun (FIR_OP_CA << FIR_OP1_SHIFT) |
286*4882a593Smuzhiyun (FIR_OP_PA << FIR_OP2_SHIFT) |
287*4882a593Smuzhiyun (FIR_OP_CM1 << FIR_OP3_SHIFT) |
288*4882a593Smuzhiyun (FIR_OP_RBW << FIR_OP4_SHIFT));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
291*4882a593Smuzhiyun (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
292*4882a593Smuzhiyun } else {
293*4882a593Smuzhiyun out_be32(&lbc->fir,
294*4882a593Smuzhiyun (FIR_OP_CM0 << FIR_OP0_SHIFT) |
295*4882a593Smuzhiyun (FIR_OP_CA << FIR_OP1_SHIFT) |
296*4882a593Smuzhiyun (FIR_OP_PA << FIR_OP2_SHIFT) |
297*4882a593Smuzhiyun (FIR_OP_RBW << FIR_OP3_SHIFT));
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (oob)
300*4882a593Smuzhiyun out_be32(&lbc->fcr, NAND_CMD_READOOB << FCR_CMD0_SHIFT);
301*4882a593Smuzhiyun else
302*4882a593Smuzhiyun out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* cmdfunc send commands to the FCM */
fsl_elbc_cmdfunc(struct nand_chip * chip,unsigned int command,int column,int page_addr)307*4882a593Smuzhiyun static void fsl_elbc_cmdfunc(struct nand_chip *chip, unsigned int command,
308*4882a593Smuzhiyun int column, int page_addr)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
311*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
312*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
313*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
314*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun elbc_fcm_ctrl->use_mdr = 0;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* clear the read buffer */
319*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = 0;
320*4882a593Smuzhiyun if (command != NAND_CMD_PAGEPROG)
321*4882a593Smuzhiyun elbc_fcm_ctrl->index = 0;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun switch (command) {
324*4882a593Smuzhiyun /* READ0 and READ1 read the entire buffer to use hardware ECC. */
325*4882a593Smuzhiyun case NAND_CMD_READ1:
326*4882a593Smuzhiyun column += 256;
327*4882a593Smuzhiyun fallthrough;
328*4882a593Smuzhiyun case NAND_CMD_READ0:
329*4882a593Smuzhiyun dev_dbg(priv->dev,
330*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:"
331*4882a593Smuzhiyun " 0x%x, column: 0x%x.\n", page_addr, column);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */
335*4882a593Smuzhiyun set_addr(mtd, 0, page_addr, 0);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
338*4882a593Smuzhiyun elbc_fcm_ctrl->index += column;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun fsl_elbc_do_read(chip, 0);
341*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* RNDOUT moves the pointer inside the page */
345*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
346*4882a593Smuzhiyun dev_dbg(priv->dev,
347*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_RNDOUT, column: 0x%x.\n",
348*4882a593Smuzhiyun column);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun elbc_fcm_ctrl->index = column;
351*4882a593Smuzhiyun return;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* READOOB reads only the OOB because no ECC is performed. */
354*4882a593Smuzhiyun case NAND_CMD_READOOB:
355*4882a593Smuzhiyun dev_vdbg(priv->dev,
356*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:"
357*4882a593Smuzhiyun " 0x%x, column: 0x%x.\n", page_addr, column);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun out_be32(&lbc->fbcr, mtd->oobsize - column);
360*4882a593Smuzhiyun set_addr(mtd, column, page_addr, 1);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun fsl_elbc_do_read(chip, 1);
365*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
366*4882a593Smuzhiyun return;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun case NAND_CMD_READID:
369*4882a593Smuzhiyun case NAND_CMD_PARAM:
370*4882a593Smuzhiyun dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD %x\n", command);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun out_be32(&lbc->fir, (FIR_OP_CM0 << FIR_OP0_SHIFT) |
373*4882a593Smuzhiyun (FIR_OP_UA << FIR_OP1_SHIFT) |
374*4882a593Smuzhiyun (FIR_OP_RBW << FIR_OP2_SHIFT));
375*4882a593Smuzhiyun out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT);
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * although currently it's 8 bytes for READID, we always read
378*4882a593Smuzhiyun * the maximum 256 bytes(for PARAM)
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun out_be32(&lbc->fbcr, 256);
381*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = 256;
382*4882a593Smuzhiyun elbc_fcm_ctrl->use_mdr = 1;
383*4882a593Smuzhiyun elbc_fcm_ctrl->mdr = column;
384*4882a593Smuzhiyun set_addr(mtd, 0, 0, 0);
385*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
386*4882a593Smuzhiyun return;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* ERASE1 stores the block and page address */
389*4882a593Smuzhiyun case NAND_CMD_ERASE1:
390*4882a593Smuzhiyun dev_vdbg(priv->dev,
391*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_ERASE1, "
392*4882a593Smuzhiyun "page_addr: 0x%x.\n", page_addr);
393*4882a593Smuzhiyun set_addr(mtd, 0, page_addr, 0);
394*4882a593Smuzhiyun return;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* ERASE2 uses the block and page address from ERASE1 */
397*4882a593Smuzhiyun case NAND_CMD_ERASE2:
398*4882a593Smuzhiyun dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n");
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun out_be32(&lbc->fir,
401*4882a593Smuzhiyun (FIR_OP_CM0 << FIR_OP0_SHIFT) |
402*4882a593Smuzhiyun (FIR_OP_PA << FIR_OP1_SHIFT) |
403*4882a593Smuzhiyun (FIR_OP_CM2 << FIR_OP2_SHIFT) |
404*4882a593Smuzhiyun (FIR_OP_CW1 << FIR_OP3_SHIFT) |
405*4882a593Smuzhiyun (FIR_OP_RS << FIR_OP4_SHIFT));
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun out_be32(&lbc->fcr,
408*4882a593Smuzhiyun (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) |
409*4882a593Smuzhiyun (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
410*4882a593Smuzhiyun (NAND_CMD_ERASE2 << FCR_CMD2_SHIFT));
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun out_be32(&lbc->fbcr, 0);
413*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = 0;
414*4882a593Smuzhiyun elbc_fcm_ctrl->use_mdr = 1;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
417*4882a593Smuzhiyun return;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* SEQIN sets up the addr buffer and all registers except the length */
420*4882a593Smuzhiyun case NAND_CMD_SEQIN: {
421*4882a593Smuzhiyun __be32 fcr;
422*4882a593Smuzhiyun dev_vdbg(priv->dev,
423*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, "
424*4882a593Smuzhiyun "page_addr: 0x%x, column: 0x%x.\n",
425*4882a593Smuzhiyun page_addr, column);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun elbc_fcm_ctrl->column = column;
428*4882a593Smuzhiyun elbc_fcm_ctrl->use_mdr = 1;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (column >= mtd->writesize) {
431*4882a593Smuzhiyun /* OOB area */
432*4882a593Smuzhiyun column -= mtd->writesize;
433*4882a593Smuzhiyun elbc_fcm_ctrl->oob = 1;
434*4882a593Smuzhiyun } else {
435*4882a593Smuzhiyun WARN_ON(column != 0);
436*4882a593Smuzhiyun elbc_fcm_ctrl->oob = 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun fcr = (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
440*4882a593Smuzhiyun (NAND_CMD_SEQIN << FCR_CMD2_SHIFT) |
441*4882a593Smuzhiyun (NAND_CMD_PAGEPROG << FCR_CMD3_SHIFT);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (priv->page_size) {
444*4882a593Smuzhiyun out_be32(&lbc->fir,
445*4882a593Smuzhiyun (FIR_OP_CM2 << FIR_OP0_SHIFT) |
446*4882a593Smuzhiyun (FIR_OP_CA << FIR_OP1_SHIFT) |
447*4882a593Smuzhiyun (FIR_OP_PA << FIR_OP2_SHIFT) |
448*4882a593Smuzhiyun (FIR_OP_WB << FIR_OP3_SHIFT) |
449*4882a593Smuzhiyun (FIR_OP_CM3 << FIR_OP4_SHIFT) |
450*4882a593Smuzhiyun (FIR_OP_CW1 << FIR_OP5_SHIFT) |
451*4882a593Smuzhiyun (FIR_OP_RS << FIR_OP6_SHIFT));
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun out_be32(&lbc->fir,
454*4882a593Smuzhiyun (FIR_OP_CM0 << FIR_OP0_SHIFT) |
455*4882a593Smuzhiyun (FIR_OP_CM2 << FIR_OP1_SHIFT) |
456*4882a593Smuzhiyun (FIR_OP_CA << FIR_OP2_SHIFT) |
457*4882a593Smuzhiyun (FIR_OP_PA << FIR_OP3_SHIFT) |
458*4882a593Smuzhiyun (FIR_OP_WB << FIR_OP4_SHIFT) |
459*4882a593Smuzhiyun (FIR_OP_CM3 << FIR_OP5_SHIFT) |
460*4882a593Smuzhiyun (FIR_OP_CW1 << FIR_OP6_SHIFT) |
461*4882a593Smuzhiyun (FIR_OP_RS << FIR_OP7_SHIFT));
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (elbc_fcm_ctrl->oob)
464*4882a593Smuzhiyun /* OOB area --> READOOB */
465*4882a593Smuzhiyun fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT;
466*4882a593Smuzhiyun else
467*4882a593Smuzhiyun /* First 256 bytes --> READ0 */
468*4882a593Smuzhiyun fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun out_be32(&lbc->fcr, fcr);
472*4882a593Smuzhiyun set_addr(mtd, column, page_addr, elbc_fcm_ctrl->oob);
473*4882a593Smuzhiyun return;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* PAGEPROG reuses all of the setup from SEQIN and adds the length */
477*4882a593Smuzhiyun case NAND_CMD_PAGEPROG: {
478*4882a593Smuzhiyun dev_vdbg(priv->dev,
479*4882a593Smuzhiyun "fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG "
480*4882a593Smuzhiyun "writing %d bytes.\n", elbc_fcm_ctrl->index);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* if the write did not start at 0 or is not a full page
483*4882a593Smuzhiyun * then set the exact length, otherwise use a full page
484*4882a593Smuzhiyun * write so the HW generates the ECC.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun if (elbc_fcm_ctrl->oob || elbc_fcm_ctrl->column != 0 ||
487*4882a593Smuzhiyun elbc_fcm_ctrl->index != mtd->writesize + mtd->oobsize)
488*4882a593Smuzhiyun out_be32(&lbc->fbcr,
489*4882a593Smuzhiyun elbc_fcm_ctrl->index - elbc_fcm_ctrl->column);
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun out_be32(&lbc->fbcr, 0);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
494*4882a593Smuzhiyun return;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* CMD_STATUS must read the status byte while CEB is active */
498*4882a593Smuzhiyun /* Note - it does not wait for the ready line */
499*4882a593Smuzhiyun case NAND_CMD_STATUS:
500*4882a593Smuzhiyun out_be32(&lbc->fir,
501*4882a593Smuzhiyun (FIR_OP_CM0 << FIR_OP0_SHIFT) |
502*4882a593Smuzhiyun (FIR_OP_RBW << FIR_OP1_SHIFT));
503*4882a593Smuzhiyun out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
504*4882a593Smuzhiyun out_be32(&lbc->fbcr, 1);
505*4882a593Smuzhiyun set_addr(mtd, 0, 0, 0);
506*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes = 1;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* The chip always seems to report that it is
511*4882a593Smuzhiyun * write-protected, even when it is not.
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun setbits8(elbc_fcm_ctrl->addr, NAND_STATUS_WP);
514*4882a593Smuzhiyun return;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* RESET without waiting for the ready line */
517*4882a593Smuzhiyun case NAND_CMD_RESET:
518*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_RESET.\n");
519*4882a593Smuzhiyun out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT);
520*4882a593Smuzhiyun out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT);
521*4882a593Smuzhiyun fsl_elbc_run_command(mtd);
522*4882a593Smuzhiyun return;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun default:
525*4882a593Smuzhiyun dev_err(priv->dev,
526*4882a593Smuzhiyun "fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n",
527*4882a593Smuzhiyun command);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
fsl_elbc_select_chip(struct nand_chip * chip,int cs)531*4882a593Smuzhiyun static void fsl_elbc_select_chip(struct nand_chip *chip, int cs)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun /* The hardware does not seem to support multiple
534*4882a593Smuzhiyun * chips per bank.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /*
539*4882a593Smuzhiyun * Write buf to the FCM Controller Data Buffer
540*4882a593Smuzhiyun */
fsl_elbc_write_buf(struct nand_chip * chip,const u8 * buf,int len)541*4882a593Smuzhiyun static void fsl_elbc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
544*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
545*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
546*4882a593Smuzhiyun unsigned int bufsize = mtd->writesize + mtd->oobsize;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (len <= 0) {
549*4882a593Smuzhiyun dev_err(priv->dev, "write_buf of %d bytes", len);
550*4882a593Smuzhiyun elbc_fcm_ctrl->status = 0;
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if ((unsigned int)len > bufsize - elbc_fcm_ctrl->index) {
555*4882a593Smuzhiyun dev_err(priv->dev,
556*4882a593Smuzhiyun "write_buf beyond end of buffer "
557*4882a593Smuzhiyun "(%d requested, %u available)\n",
558*4882a593Smuzhiyun len, bufsize - elbc_fcm_ctrl->index);
559*4882a593Smuzhiyun len = bufsize - elbc_fcm_ctrl->index;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun memcpy_toio(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], buf, len);
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * This is workaround for the weird elbc hangs during nand write,
565*4882a593Smuzhiyun * Scott Wood says: "...perhaps difference in how long it takes a
566*4882a593Smuzhiyun * write to make it through the localbus compared to a write to IMMR
567*4882a593Smuzhiyun * is causing problems, and sync isn't helping for some reason."
568*4882a593Smuzhiyun * Reading back the last byte helps though.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index] + len - 1);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun elbc_fcm_ctrl->index += len;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * read a byte from either the FCM hardware buffer if it has any data left
577*4882a593Smuzhiyun * otherwise issue a command to read a single byte.
578*4882a593Smuzhiyun */
fsl_elbc_read_byte(struct nand_chip * chip)579*4882a593Smuzhiyun static u8 fsl_elbc_read_byte(struct nand_chip *chip)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
582*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* If there are still bytes in the FCM, then use the next byte. */
585*4882a593Smuzhiyun if (elbc_fcm_ctrl->index < elbc_fcm_ctrl->read_bytes)
586*4882a593Smuzhiyun return in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index++]);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun dev_err(priv->dev, "read_byte beyond end of buffer\n");
589*4882a593Smuzhiyun return ERR_BYTE;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * Read from the FCM Controller Data Buffer
594*4882a593Smuzhiyun */
fsl_elbc_read_buf(struct nand_chip * chip,u8 * buf,int len)595*4882a593Smuzhiyun static void fsl_elbc_read_buf(struct nand_chip *chip, u8 *buf, int len)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
598*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
599*4882a593Smuzhiyun int avail;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (len < 0)
602*4882a593Smuzhiyun return;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun avail = min((unsigned int)len,
605*4882a593Smuzhiyun elbc_fcm_ctrl->read_bytes - elbc_fcm_ctrl->index);
606*4882a593Smuzhiyun memcpy_fromio(buf, &elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], avail);
607*4882a593Smuzhiyun elbc_fcm_ctrl->index += avail;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (len > avail)
610*4882a593Smuzhiyun dev_err(priv->dev,
611*4882a593Smuzhiyun "read_buf beyond end of buffer "
612*4882a593Smuzhiyun "(%d requested, %d available)\n",
613*4882a593Smuzhiyun len, avail);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* This function is called after Program and Erase Operations to
617*4882a593Smuzhiyun * check for success or failure.
618*4882a593Smuzhiyun */
fsl_elbc_wait(struct nand_chip * chip)619*4882a593Smuzhiyun static int fsl_elbc_wait(struct nand_chip *chip)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
622*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (elbc_fcm_ctrl->status != LTESR_CC)
625*4882a593Smuzhiyun return NAND_STATUS_FAIL;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* The chip always seems to report that it is
628*4882a593Smuzhiyun * write-protected, even when it is not.
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun return (elbc_fcm_ctrl->mdr & 0xff) | NAND_STATUS_WP;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
fsl_elbc_read_page(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)633*4882a593Smuzhiyun static int fsl_elbc_read_page(struct nand_chip *chip, uint8_t *buf,
634*4882a593Smuzhiyun int oob_required, int page)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
637*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
638*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
639*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, buf, mtd->writesize);
642*4882a593Smuzhiyun if (oob_required)
643*4882a593Smuzhiyun fsl_elbc_read_buf(chip, chip->oob_poi, mtd->oobsize);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (fsl_elbc_wait(chip) & NAND_STATUS_FAIL)
646*4882a593Smuzhiyun mtd->ecc_stats.failed++;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return elbc_fcm_ctrl->max_bitflips;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* ECC will be calculated automatically, and errors will be detected in
652*4882a593Smuzhiyun * waitfunc.
653*4882a593Smuzhiyun */
fsl_elbc_write_page(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)654*4882a593Smuzhiyun static int fsl_elbc_write_page(struct nand_chip *chip, const uint8_t *buf,
655*4882a593Smuzhiyun int oob_required, int page)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
660*4882a593Smuzhiyun fsl_elbc_write_buf(chip, chip->oob_poi, mtd->oobsize);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* ECC will be calculated automatically, and errors will be detected in
666*4882a593Smuzhiyun * waitfunc.
667*4882a593Smuzhiyun */
fsl_elbc_write_subpage(struct nand_chip * chip,uint32_t offset,uint32_t data_len,const uint8_t * buf,int oob_required,int page)668*4882a593Smuzhiyun static int fsl_elbc_write_subpage(struct nand_chip *chip, uint32_t offset,
669*4882a593Smuzhiyun uint32_t data_len, const uint8_t *buf,
670*4882a593Smuzhiyun int oob_required, int page)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, NULL, 0);
675*4882a593Smuzhiyun fsl_elbc_write_buf(chip, buf, mtd->writesize);
676*4882a593Smuzhiyun fsl_elbc_write_buf(chip, chip->oob_poi, mtd->oobsize);
677*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
fsl_elbc_chip_init(struct fsl_elbc_mtd * priv)680*4882a593Smuzhiyun static int fsl_elbc_chip_init(struct fsl_elbc_mtd *priv)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
683*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
684*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
685*4882a593Smuzhiyun struct nand_chip *chip = &priv->chip;
686*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun dev_dbg(priv->dev, "eLBC Set Information for bank %d\n", priv->bank);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Fill in fsl_elbc_mtd structure */
691*4882a593Smuzhiyun mtd->dev.parent = priv->dev;
692*4882a593Smuzhiyun nand_set_flash_node(chip, priv->dev->of_node);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* set timeout to maximum */
695*4882a593Smuzhiyun priv->fmr = 15 << FMR_CWTO_SHIFT;
696*4882a593Smuzhiyun if (in_be32(&lbc->bank[priv->bank].or) & OR_FCM_PGS)
697*4882a593Smuzhiyun priv->fmr |= FMR_ECCM;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* fill in nand_chip structure */
700*4882a593Smuzhiyun /* set up function call table */
701*4882a593Smuzhiyun chip->legacy.read_byte = fsl_elbc_read_byte;
702*4882a593Smuzhiyun chip->legacy.write_buf = fsl_elbc_write_buf;
703*4882a593Smuzhiyun chip->legacy.read_buf = fsl_elbc_read_buf;
704*4882a593Smuzhiyun chip->legacy.select_chip = fsl_elbc_select_chip;
705*4882a593Smuzhiyun chip->legacy.cmdfunc = fsl_elbc_cmdfunc;
706*4882a593Smuzhiyun chip->legacy.waitfunc = fsl_elbc_wait;
707*4882a593Smuzhiyun chip->legacy.set_features = nand_get_set_features_notsupp;
708*4882a593Smuzhiyun chip->legacy.get_features = nand_get_set_features_notsupp;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun chip->bbt_td = &bbt_main_descr;
711*4882a593Smuzhiyun chip->bbt_md = &bbt_mirror_descr;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* set up nand options */
714*4882a593Smuzhiyun chip->bbt_options = NAND_BBT_USE_FLASH;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun chip->controller = &elbc_fcm_ctrl->controller;
717*4882a593Smuzhiyun nand_set_controller_data(chip, priv);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
fsl_elbc_attach_chip(struct nand_chip * chip)722*4882a593Smuzhiyun static int fsl_elbc_attach_chip(struct nand_chip *chip)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
725*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
726*4882a593Smuzhiyun struct fsl_lbc_ctrl *ctrl = priv->ctrl;
727*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
728*4882a593Smuzhiyun unsigned int al;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /*
731*4882a593Smuzhiyun * if ECC was not chosen in DT, decide whether to use HW or SW ECC from
732*4882a593Smuzhiyun * CS Base Register
733*4882a593Smuzhiyun */
734*4882a593Smuzhiyun if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_INVALID) {
735*4882a593Smuzhiyun /* If CS Base Register selects full hardware ECC then use it */
736*4882a593Smuzhiyun if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) ==
737*4882a593Smuzhiyun BR_DECC_CHK_GEN) {
738*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
739*4882a593Smuzhiyun } else {
740*4882a593Smuzhiyun /* otherwise fall back to default software ECC */
741*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
742*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun switch (chip->ecc.engine_type) {
747*4882a593Smuzhiyun /* if HW ECC was chosen, setup ecc and oob layout */
748*4882a593Smuzhiyun case NAND_ECC_ENGINE_TYPE_ON_HOST:
749*4882a593Smuzhiyun chip->ecc.read_page = fsl_elbc_read_page;
750*4882a593Smuzhiyun chip->ecc.write_page = fsl_elbc_write_page;
751*4882a593Smuzhiyun chip->ecc.write_subpage = fsl_elbc_write_subpage;
752*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &fsl_elbc_ooblayout_ops);
753*4882a593Smuzhiyun chip->ecc.size = 512;
754*4882a593Smuzhiyun chip->ecc.bytes = 3;
755*4882a593Smuzhiyun chip->ecc.strength = 1;
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* if none or SW ECC was chosen, we do not need to set anything here */
759*4882a593Smuzhiyun case NAND_ECC_ENGINE_TYPE_NONE:
760*4882a593Smuzhiyun case NAND_ECC_ENGINE_TYPE_SOFT:
761*4882a593Smuzhiyun case NAND_ECC_ENGINE_TYPE_ON_DIE:
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun default:
765*4882a593Smuzhiyun return -EINVAL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* calculate FMR Address Length field */
769*4882a593Smuzhiyun al = 0;
770*4882a593Smuzhiyun if (chip->pagemask & 0xffff0000)
771*4882a593Smuzhiyun al++;
772*4882a593Smuzhiyun if (chip->pagemask & 0xff000000)
773*4882a593Smuzhiyun al++;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun priv->fmr |= al << FMR_AL_SHIFT;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->numchips = %d\n",
778*4882a593Smuzhiyun nanddev_ntargets(&chip->base));
779*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->chipsize = %lld\n",
780*4882a593Smuzhiyun nanddev_target_size(&chip->base));
781*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->pagemask = %8x\n",
782*4882a593Smuzhiyun chip->pagemask);
783*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->legacy.chip_delay = %d\n",
784*4882a593Smuzhiyun chip->legacy.chip_delay);
785*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->badblockpos = %d\n",
786*4882a593Smuzhiyun chip->badblockpos);
787*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_shift = %d\n",
788*4882a593Smuzhiyun chip->chip_shift);
789*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->page_shift = %d\n",
790*4882a593Smuzhiyun chip->page_shift);
791*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->phys_erase_shift = %d\n",
792*4882a593Smuzhiyun chip->phys_erase_shift);
793*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.engine_type = %d\n",
794*4882a593Smuzhiyun chip->ecc.engine_type);
795*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.steps = %d\n",
796*4882a593Smuzhiyun chip->ecc.steps);
797*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.bytes = %d\n",
798*4882a593Smuzhiyun chip->ecc.bytes);
799*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.total = %d\n",
800*4882a593Smuzhiyun chip->ecc.total);
801*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->ooblayout = %p\n",
802*4882a593Smuzhiyun mtd->ooblayout);
803*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->flags = %08x\n", mtd->flags);
804*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->size = %lld\n", mtd->size);
805*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->erasesize = %d\n",
806*4882a593Smuzhiyun mtd->erasesize);
807*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->writesize = %d\n",
808*4882a593Smuzhiyun mtd->writesize);
809*4882a593Smuzhiyun dev_dbg(priv->dev, "fsl_elbc_init: mtd->oobsize = %d\n",
810*4882a593Smuzhiyun mtd->oobsize);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* adjust Option Register and ECC to match Flash page size */
813*4882a593Smuzhiyun if (mtd->writesize == 512) {
814*4882a593Smuzhiyun priv->page_size = 0;
815*4882a593Smuzhiyun clrbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
816*4882a593Smuzhiyun } else if (mtd->writesize == 2048) {
817*4882a593Smuzhiyun priv->page_size = 1;
818*4882a593Smuzhiyun setbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
819*4882a593Smuzhiyun } else {
820*4882a593Smuzhiyun dev_err(priv->dev,
821*4882a593Smuzhiyun "fsl_elbc_init: page size %d is not supported\n",
822*4882a593Smuzhiyun mtd->writesize);
823*4882a593Smuzhiyun return -ENOTSUPP;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static const struct nand_controller_ops fsl_elbc_controller_ops = {
830*4882a593Smuzhiyun .attach_chip = fsl_elbc_attach_chip,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
fsl_elbc_chip_remove(struct fsl_elbc_mtd * priv)833*4882a593Smuzhiyun static int fsl_elbc_chip_remove(struct fsl_elbc_mtd *priv)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
836*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&priv->chip);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun kfree(mtd->name);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (priv->vbase)
841*4882a593Smuzhiyun iounmap(priv->vbase);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun elbc_fcm_ctrl->chips[priv->bank] = NULL;
844*4882a593Smuzhiyun kfree(priv);
845*4882a593Smuzhiyun return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static DEFINE_MUTEX(fsl_elbc_nand_mutex);
849*4882a593Smuzhiyun
fsl_elbc_nand_probe(struct platform_device * pdev)850*4882a593Smuzhiyun static int fsl_elbc_nand_probe(struct platform_device *pdev)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc;
853*4882a593Smuzhiyun struct fsl_elbc_mtd *priv;
854*4882a593Smuzhiyun struct resource res;
855*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl;
856*4882a593Smuzhiyun static const char *part_probe_types[]
857*4882a593Smuzhiyun = { "cmdlinepart", "RedBoot", "ofpart", NULL };
858*4882a593Smuzhiyun int ret;
859*4882a593Smuzhiyun int bank;
860*4882a593Smuzhiyun struct device *dev;
861*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
862*4882a593Smuzhiyun struct mtd_info *mtd;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs)
865*4882a593Smuzhiyun return -ENODEV;
866*4882a593Smuzhiyun lbc = fsl_lbc_ctrl_dev->regs;
867*4882a593Smuzhiyun dev = fsl_lbc_ctrl_dev->dev;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* get, allocate and map the memory resource */
870*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, &res);
871*4882a593Smuzhiyun if (ret) {
872*4882a593Smuzhiyun dev_err(dev, "failed to get resource\n");
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /* find which chip select it is connected to */
877*4882a593Smuzhiyun for (bank = 0; bank < MAX_BANKS; bank++)
878*4882a593Smuzhiyun if ((in_be32(&lbc->bank[bank].br) & BR_V) &&
879*4882a593Smuzhiyun (in_be32(&lbc->bank[bank].br) & BR_MSEL) == BR_MS_FCM &&
880*4882a593Smuzhiyun (in_be32(&lbc->bank[bank].br) &
881*4882a593Smuzhiyun in_be32(&lbc->bank[bank].or) & BR_BA)
882*4882a593Smuzhiyun == fsl_lbc_addr(res.start))
883*4882a593Smuzhiyun break;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (bank >= MAX_BANKS) {
886*4882a593Smuzhiyun dev_err(dev, "address did not match any chip selects\n");
887*4882a593Smuzhiyun return -ENODEV;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun priv = kzalloc(sizeof(*priv), GFP_KERNEL);
891*4882a593Smuzhiyun if (!priv)
892*4882a593Smuzhiyun return -ENOMEM;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun mutex_lock(&fsl_elbc_nand_mutex);
895*4882a593Smuzhiyun if (!fsl_lbc_ctrl_dev->nand) {
896*4882a593Smuzhiyun elbc_fcm_ctrl = kzalloc(sizeof(*elbc_fcm_ctrl), GFP_KERNEL);
897*4882a593Smuzhiyun if (!elbc_fcm_ctrl) {
898*4882a593Smuzhiyun mutex_unlock(&fsl_elbc_nand_mutex);
899*4882a593Smuzhiyun ret = -ENOMEM;
900*4882a593Smuzhiyun goto err;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun elbc_fcm_ctrl->counter++;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun nand_controller_init(&elbc_fcm_ctrl->controller);
905*4882a593Smuzhiyun fsl_lbc_ctrl_dev->nand = elbc_fcm_ctrl;
906*4882a593Smuzhiyun } else {
907*4882a593Smuzhiyun elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun mutex_unlock(&fsl_elbc_nand_mutex);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun elbc_fcm_ctrl->chips[bank] = priv;
912*4882a593Smuzhiyun priv->bank = bank;
913*4882a593Smuzhiyun priv->ctrl = fsl_lbc_ctrl_dev;
914*4882a593Smuzhiyun priv->dev = &pdev->dev;
915*4882a593Smuzhiyun dev_set_drvdata(priv->dev, priv);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun priv->vbase = ioremap(res.start, resource_size(&res));
918*4882a593Smuzhiyun if (!priv->vbase) {
919*4882a593Smuzhiyun dev_err(dev, "failed to map chip region\n");
920*4882a593Smuzhiyun ret = -ENOMEM;
921*4882a593Smuzhiyun goto err;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun mtd = nand_to_mtd(&priv->chip);
925*4882a593Smuzhiyun mtd->name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start);
926*4882a593Smuzhiyun if (!nand_to_mtd(&priv->chip)->name) {
927*4882a593Smuzhiyun ret = -ENOMEM;
928*4882a593Smuzhiyun goto err;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ret = fsl_elbc_chip_init(priv);
932*4882a593Smuzhiyun if (ret)
933*4882a593Smuzhiyun goto err;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun priv->chip.controller->ops = &fsl_elbc_controller_ops;
936*4882a593Smuzhiyun ret = nand_scan(&priv->chip, 1);
937*4882a593Smuzhiyun if (ret)
938*4882a593Smuzhiyun goto err;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* First look for RedBoot table or partitions on the command
941*4882a593Smuzhiyun * line, these take precedence over device tree information */
942*4882a593Smuzhiyun ret = mtd_device_parse_register(mtd, part_probe_types, NULL, NULL, 0);
943*4882a593Smuzhiyun if (ret)
944*4882a593Smuzhiyun goto cleanup_nand;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun pr_info("eLBC NAND device at 0x%llx, bank %d\n",
947*4882a593Smuzhiyun (unsigned long long)res.start, priv->bank);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun cleanup_nand:
952*4882a593Smuzhiyun nand_cleanup(&priv->chip);
953*4882a593Smuzhiyun err:
954*4882a593Smuzhiyun fsl_elbc_chip_remove(priv);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return ret;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
fsl_elbc_nand_remove(struct platform_device * pdev)959*4882a593Smuzhiyun static int fsl_elbc_nand_remove(struct platform_device *pdev)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
962*4882a593Smuzhiyun struct fsl_elbc_mtd *priv = dev_get_drvdata(&pdev->dev);
963*4882a593Smuzhiyun struct nand_chip *chip = &priv->chip;
964*4882a593Smuzhiyun int ret;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
967*4882a593Smuzhiyun WARN_ON(ret);
968*4882a593Smuzhiyun nand_cleanup(chip);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun fsl_elbc_chip_remove(priv);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun mutex_lock(&fsl_elbc_nand_mutex);
973*4882a593Smuzhiyun elbc_fcm_ctrl->counter--;
974*4882a593Smuzhiyun if (!elbc_fcm_ctrl->counter) {
975*4882a593Smuzhiyun fsl_lbc_ctrl_dev->nand = NULL;
976*4882a593Smuzhiyun kfree(elbc_fcm_ctrl);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun mutex_unlock(&fsl_elbc_nand_mutex);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun static const struct of_device_id fsl_elbc_nand_match[] = {
985*4882a593Smuzhiyun { .compatible = "fsl,elbc-fcm-nand", },
986*4882a593Smuzhiyun {}
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_elbc_nand_match);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static struct platform_driver fsl_elbc_nand_driver = {
991*4882a593Smuzhiyun .driver = {
992*4882a593Smuzhiyun .name = "fsl,elbc-fcm-nand",
993*4882a593Smuzhiyun .of_match_table = fsl_elbc_nand_match,
994*4882a593Smuzhiyun },
995*4882a593Smuzhiyun .probe = fsl_elbc_nand_probe,
996*4882a593Smuzhiyun .remove = fsl_elbc_nand_remove,
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun module_platform_driver(fsl_elbc_nand_driver);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1002*4882a593Smuzhiyun MODULE_AUTHOR("Freescale");
1003*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller MTD NAND driver");
1004