xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/denali.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * NAND Flash Controller Device Driver
4*4882a593Smuzhiyun  * Copyright (c) 2009 - 2010, Intel Corporation and its suppliers.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __DENALI_H__
8*4882a593Smuzhiyun #define __DENALI_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bits.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
14*4882a593Smuzhiyun #include <linux/spinlock_types.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define DEVICE_RESET				0x0
18*4882a593Smuzhiyun #define     DEVICE_RESET__BANK(bank)			BIT(bank)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define TRANSFER_SPARE_REG			0x10
21*4882a593Smuzhiyun #define     TRANSFER_SPARE_REG__FLAG			BIT(0)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define LOAD_WAIT_CNT				0x20
24*4882a593Smuzhiyun #define     LOAD_WAIT_CNT__VALUE			GENMASK(15, 0)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PROGRAM_WAIT_CNT			0x30
27*4882a593Smuzhiyun #define     PROGRAM_WAIT_CNT__VALUE			GENMASK(15, 0)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define ERASE_WAIT_CNT				0x40
30*4882a593Smuzhiyun #define     ERASE_WAIT_CNT__VALUE			GENMASK(15, 0)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define INT_MON_CYCCNT				0x50
33*4882a593Smuzhiyun #define     INT_MON_CYCCNT__VALUE			GENMASK(15, 0)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define RB_PIN_ENABLED				0x60
36*4882a593Smuzhiyun #define     RB_PIN_ENABLED__BANK(bank)			BIT(bank)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MULTIPLANE_OPERATION			0x70
39*4882a593Smuzhiyun #define     MULTIPLANE_OPERATION__FLAG			BIT(0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MULTIPLANE_READ_ENABLE			0x80
42*4882a593Smuzhiyun #define     MULTIPLANE_READ_ENABLE__FLAG		BIT(0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define COPYBACK_DISABLE			0x90
45*4882a593Smuzhiyun #define     COPYBACK_DISABLE__FLAG			BIT(0)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CACHE_WRITE_ENABLE			0xa0
48*4882a593Smuzhiyun #define     CACHE_WRITE_ENABLE__FLAG			BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define CACHE_READ_ENABLE			0xb0
51*4882a593Smuzhiyun #define     CACHE_READ_ENABLE__FLAG			BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PREFETCH_MODE				0xc0
54*4882a593Smuzhiyun #define     PREFETCH_MODE__PREFETCH_EN			BIT(0)
55*4882a593Smuzhiyun #define     PREFETCH_MODE__PREFETCH_BURST_LENGTH	GENMASK(15, 4)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CHIP_ENABLE_DONT_CARE			0xd0
58*4882a593Smuzhiyun #define     CHIP_EN_DONT_CARE__FLAG			BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define ECC_ENABLE				0xe0
61*4882a593Smuzhiyun #define     ECC_ENABLE__FLAG				BIT(0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define GLOBAL_INT_ENABLE			0xf0
64*4882a593Smuzhiyun #define     GLOBAL_INT_EN_FLAG				BIT(0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define TWHR2_AND_WE_2_RE			0x100
67*4882a593Smuzhiyun #define     TWHR2_AND_WE_2_RE__WE_2_RE			GENMASK(5, 0)
68*4882a593Smuzhiyun #define     TWHR2_AND_WE_2_RE__TWHR2			GENMASK(13, 8)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define TCWAW_AND_ADDR_2_DATA			0x110
71*4882a593Smuzhiyun /* The width of ADDR_2_DATA is 6 bit for old IP, 7 bit for new IP */
72*4882a593Smuzhiyun #define     TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA		GENMASK(6, 0)
73*4882a593Smuzhiyun #define     TCWAW_AND_ADDR_2_DATA__TCWAW		GENMASK(13, 8)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define RE_2_WE					0x120
76*4882a593Smuzhiyun #define     RE_2_WE__VALUE				GENMASK(5, 0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define ACC_CLKS				0x130
79*4882a593Smuzhiyun #define     ACC_CLKS__VALUE				GENMASK(3, 0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define NUMBER_OF_PLANES			0x140
82*4882a593Smuzhiyun #define     NUMBER_OF_PLANES__VALUE			GENMASK(2, 0)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define PAGES_PER_BLOCK				0x150
85*4882a593Smuzhiyun #define     PAGES_PER_BLOCK__VALUE			GENMASK(15, 0)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define DEVICE_WIDTH				0x160
88*4882a593Smuzhiyun #define     DEVICE_WIDTH__VALUE				GENMASK(1, 0)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define DEVICE_MAIN_AREA_SIZE			0x170
91*4882a593Smuzhiyun #define     DEVICE_MAIN_AREA_SIZE__VALUE		GENMASK(15, 0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define DEVICE_SPARE_AREA_SIZE			0x180
94*4882a593Smuzhiyun #define     DEVICE_SPARE_AREA_SIZE__VALUE		GENMASK(15, 0)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define TWO_ROW_ADDR_CYCLES			0x190
97*4882a593Smuzhiyun #define     TWO_ROW_ADDR_CYCLES__FLAG			BIT(0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define MULTIPLANE_ADDR_RESTRICT		0x1a0
100*4882a593Smuzhiyun #define     MULTIPLANE_ADDR_RESTRICT__FLAG		BIT(0)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define ECC_CORRECTION				0x1b0
103*4882a593Smuzhiyun #define     ECC_CORRECTION__VALUE			GENMASK(4, 0)
104*4882a593Smuzhiyun #define     ECC_CORRECTION__ERASE_THRESHOLD		GENMASK(31, 16)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define READ_MODE				0x1c0
107*4882a593Smuzhiyun #define     READ_MODE__VALUE				GENMASK(3, 0)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define WRITE_MODE				0x1d0
110*4882a593Smuzhiyun #define     WRITE_MODE__VALUE				GENMASK(3, 0)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define COPYBACK_MODE				0x1e0
113*4882a593Smuzhiyun #define     COPYBACK_MODE__VALUE			GENMASK(3, 0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define RDWR_EN_LO_CNT				0x1f0
116*4882a593Smuzhiyun #define     RDWR_EN_LO_CNT__VALUE			GENMASK(4, 0)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define RDWR_EN_HI_CNT				0x200
119*4882a593Smuzhiyun #define     RDWR_EN_HI_CNT__VALUE			GENMASK(4, 0)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define MAX_RD_DELAY				0x210
122*4882a593Smuzhiyun #define     MAX_RD_DELAY__VALUE				GENMASK(3, 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CS_SETUP_CNT				0x220
125*4882a593Smuzhiyun #define     CS_SETUP_CNT__VALUE				GENMASK(4, 0)
126*4882a593Smuzhiyun #define     CS_SETUP_CNT__TWB				GENMASK(17, 12)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define SPARE_AREA_SKIP_BYTES			0x230
129*4882a593Smuzhiyun #define     SPARE_AREA_SKIP_BYTES__VALUE		GENMASK(5, 0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define SPARE_AREA_MARKER			0x240
132*4882a593Smuzhiyun #define     SPARE_AREA_MARKER__VALUE			GENMASK(15, 0)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define DEVICES_CONNECTED			0x250
135*4882a593Smuzhiyun #define     DEVICES_CONNECTED__VALUE			GENMASK(2, 0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define DIE_MASK				0x260
138*4882a593Smuzhiyun #define     DIE_MASK__VALUE				GENMASK(7, 0)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define FIRST_BLOCK_OF_NEXT_PLANE		0x270
141*4882a593Smuzhiyun #define     FIRST_BLOCK_OF_NEXT_PLANE__VALUE		GENMASK(15, 0)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define WRITE_PROTECT				0x280
144*4882a593Smuzhiyun #define     WRITE_PROTECT__FLAG				BIT(0)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define RE_2_RE					0x290
147*4882a593Smuzhiyun #define     RE_2_RE__VALUE				GENMASK(5, 0)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define MANUFACTURER_ID				0x300
150*4882a593Smuzhiyun #define     MANUFACTURER_ID__VALUE			GENMASK(7, 0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define DEVICE_ID				0x310
153*4882a593Smuzhiyun #define     DEVICE_ID__VALUE				GENMASK(7, 0)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define DEVICE_PARAM_0				0x320
156*4882a593Smuzhiyun #define     DEVICE_PARAM_0__VALUE			GENMASK(7, 0)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define DEVICE_PARAM_1				0x330
159*4882a593Smuzhiyun #define     DEVICE_PARAM_1__VALUE			GENMASK(7, 0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define DEVICE_PARAM_2				0x340
162*4882a593Smuzhiyun #define     DEVICE_PARAM_2__VALUE			GENMASK(7, 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define LOGICAL_PAGE_DATA_SIZE			0x350
165*4882a593Smuzhiyun #define     LOGICAL_PAGE_DATA_SIZE__VALUE		GENMASK(15, 0)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define LOGICAL_PAGE_SPARE_SIZE			0x360
168*4882a593Smuzhiyun #define     LOGICAL_PAGE_SPARE_SIZE__VALUE		GENMASK(15, 0)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define REVISION				0x370
171*4882a593Smuzhiyun #define     REVISION__VALUE				GENMASK(15, 0)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define ONFI_DEVICE_FEATURES			0x380
174*4882a593Smuzhiyun #define     ONFI_DEVICE_FEATURES__VALUE			GENMASK(5, 0)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define ONFI_OPTIONAL_COMMANDS			0x390
177*4882a593Smuzhiyun #define     ONFI_OPTIONAL_COMMANDS__VALUE		GENMASK(5, 0)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define ONFI_TIMING_MODE			0x3a0
180*4882a593Smuzhiyun #define     ONFI_TIMING_MODE__VALUE			GENMASK(5, 0)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define ONFI_PGM_CACHE_TIMING_MODE		0x3b0
183*4882a593Smuzhiyun #define     ONFI_PGM_CACHE_TIMING_MODE__VALUE		GENMASK(5, 0)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define ONFI_DEVICE_NO_OF_LUNS			0x3c0
186*4882a593Smuzhiyun #define     ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS		GENMASK(7, 0)
187*4882a593Smuzhiyun #define     ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE		BIT(8)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L	0x3d0
190*4882a593Smuzhiyun #define     ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE	GENMASK(15, 0)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U	0x3e0
193*4882a593Smuzhiyun #define     ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE	GENMASK(15, 0)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define FEATURES				0x3f0
196*4882a593Smuzhiyun #define     FEATURES__N_BANKS				GENMASK(1, 0)
197*4882a593Smuzhiyun #define     FEATURES__ECC_MAX_ERR			GENMASK(5, 2)
198*4882a593Smuzhiyun #define     FEATURES__DMA				BIT(6)
199*4882a593Smuzhiyun #define     FEATURES__CMD_DMA				BIT(7)
200*4882a593Smuzhiyun #define     FEATURES__PARTITION				BIT(8)
201*4882a593Smuzhiyun #define     FEATURES__XDMA_SIDEBAND			BIT(9)
202*4882a593Smuzhiyun #define     FEATURES__GPREG				BIT(10)
203*4882a593Smuzhiyun #define     FEATURES__INDEX_ADDR			BIT(11)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define TRANSFER_MODE				0x400
206*4882a593Smuzhiyun #define     TRANSFER_MODE__VALUE			GENMASK(1, 0)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define INTR_STATUS(bank)			(0x410 + (bank) * 0x50)
209*4882a593Smuzhiyun #define INTR_EN(bank)				(0x420 + (bank) * 0x50)
210*4882a593Smuzhiyun /* bit[1:0] is used differently depending on IP version */
211*4882a593Smuzhiyun #define     INTR__ECC_UNCOR_ERR				BIT(0)	/* new IP */
212*4882a593Smuzhiyun #define     INTR__ECC_TRANSACTION_DONE			BIT(0)	/* old IP */
213*4882a593Smuzhiyun #define     INTR__ECC_ERR				BIT(1)	/* old IP */
214*4882a593Smuzhiyun #define     INTR__DMA_CMD_COMP				BIT(2)
215*4882a593Smuzhiyun #define     INTR__TIME_OUT				BIT(3)
216*4882a593Smuzhiyun #define     INTR__PROGRAM_FAIL				BIT(4)
217*4882a593Smuzhiyun #define     INTR__ERASE_FAIL				BIT(5)
218*4882a593Smuzhiyun #define     INTR__LOAD_COMP				BIT(6)
219*4882a593Smuzhiyun #define     INTR__PROGRAM_COMP				BIT(7)
220*4882a593Smuzhiyun #define     INTR__ERASE_COMP				BIT(8)
221*4882a593Smuzhiyun #define     INTR__PIPE_CPYBCK_CMD_COMP			BIT(9)
222*4882a593Smuzhiyun #define     INTR__LOCKED_BLK				BIT(10)
223*4882a593Smuzhiyun #define     INTR__UNSUP_CMD				BIT(11)
224*4882a593Smuzhiyun #define     INTR__INT_ACT				BIT(12)
225*4882a593Smuzhiyun #define     INTR__RST_COMP				BIT(13)
226*4882a593Smuzhiyun #define     INTR__PIPE_CMD_ERR				BIT(14)
227*4882a593Smuzhiyun #define     INTR__PAGE_XFER_INC				BIT(15)
228*4882a593Smuzhiyun #define     INTR__ERASED_PAGE				BIT(16)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define PAGE_CNT(bank)				(0x430 + (bank) * 0x50)
231*4882a593Smuzhiyun #define ERR_PAGE_ADDR(bank)			(0x440 + (bank) * 0x50)
232*4882a593Smuzhiyun #define ERR_BLOCK_ADDR(bank)			(0x450 + (bank) * 0x50)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define ECC_THRESHOLD				0x600
235*4882a593Smuzhiyun #define     ECC_THRESHOLD__VALUE			GENMASK(9, 0)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define ECC_ERROR_BLOCK_ADDRESS			0x610
238*4882a593Smuzhiyun #define     ECC_ERROR_BLOCK_ADDRESS__VALUE		GENMASK(15, 0)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define ECC_ERROR_PAGE_ADDRESS			0x620
241*4882a593Smuzhiyun #define     ECC_ERROR_PAGE_ADDRESS__VALUE		GENMASK(11, 0)
242*4882a593Smuzhiyun #define     ECC_ERROR_PAGE_ADDRESS__BANK		GENMASK(15, 12)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define ECC_ERROR_ADDRESS			0x630
245*4882a593Smuzhiyun #define     ECC_ERROR_ADDRESS__OFFSET			GENMASK(11, 0)
246*4882a593Smuzhiyun #define     ECC_ERROR_ADDRESS__SECTOR			GENMASK(15, 12)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define ERR_CORRECTION_INFO			0x640
249*4882a593Smuzhiyun #define     ERR_CORRECTION_INFO__BYTE			GENMASK(7, 0)
250*4882a593Smuzhiyun #define     ERR_CORRECTION_INFO__DEVICE			GENMASK(11, 8)
251*4882a593Smuzhiyun #define     ERR_CORRECTION_INFO__UNCOR			BIT(14)
252*4882a593Smuzhiyun #define     ERR_CORRECTION_INFO__LAST_ERR		BIT(15)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define ECC_COR_INFO(bank)			(0x650 + (bank) / 2 * 0x10)
255*4882a593Smuzhiyun #define     ECC_COR_INFO__SHIFT(bank)			((bank) % 2 * 8)
256*4882a593Smuzhiyun #define     ECC_COR_INFO__MAX_ERRORS			GENMASK(6, 0)
257*4882a593Smuzhiyun #define     ECC_COR_INFO__UNCOR_ERR			BIT(7)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define CFG_DATA_BLOCK_SIZE			0x6b0
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define CFG_LAST_DATA_BLOCK_SIZE		0x6c0
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define CFG_NUM_DATA_BLOCKS			0x6d0
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define CFG_META_DATA_SIZE			0x6e0
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define DMA_ENABLE				0x700
268*4882a593Smuzhiyun #define     DMA_ENABLE__FLAG				BIT(0)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define IGNORE_ECC_DONE				0x710
271*4882a593Smuzhiyun #define     IGNORE_ECC_DONE__FLAG			BIT(0)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define DMA_INTR				0x720
274*4882a593Smuzhiyun #define DMA_INTR_EN				0x730
275*4882a593Smuzhiyun #define     DMA_INTR__TARGET_ERROR			BIT(0)
276*4882a593Smuzhiyun #define     DMA_INTR__DESC_COMP_CHANNEL0		BIT(1)
277*4882a593Smuzhiyun #define     DMA_INTR__DESC_COMP_CHANNEL1		BIT(2)
278*4882a593Smuzhiyun #define     DMA_INTR__DESC_COMP_CHANNEL2		BIT(3)
279*4882a593Smuzhiyun #define     DMA_INTR__DESC_COMP_CHANNEL3		BIT(4)
280*4882a593Smuzhiyun #define     DMA_INTR__MEMCOPY_DESC_COMP			BIT(5)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define TARGET_ERR_ADDR_LO			0x740
283*4882a593Smuzhiyun #define     TARGET_ERR_ADDR_LO__VALUE			GENMASK(15, 0)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define TARGET_ERR_ADDR_HI			0x750
286*4882a593Smuzhiyun #define     TARGET_ERR_ADDR_HI__VALUE			GENMASK(15, 0)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define CHNL_ACTIVE				0x760
289*4882a593Smuzhiyun #define     CHNL_ACTIVE__CHANNEL0			BIT(0)
290*4882a593Smuzhiyun #define     CHNL_ACTIVE__CHANNEL1			BIT(1)
291*4882a593Smuzhiyun #define     CHNL_ACTIVE__CHANNEL2			BIT(2)
292*4882a593Smuzhiyun #define     CHNL_ACTIVE__CHANNEL3			BIT(3)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /**
295*4882a593Smuzhiyun  * struct denali_chip_sel - per-CS data of Denali NAND
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * @bank:                  bank id of the controller this CS is connected to
298*4882a593Smuzhiyun  * @hwhr2_and_we_2_re:     value of timing register HWHR2_AND_WE_2_RE
299*4882a593Smuzhiyun  * @tcwaw_and_addr_2_data: value of timing register TCWAW_AND_ADDR_2_DATA
300*4882a593Smuzhiyun  * @re_2_we:               value of timing register RE_2_WE
301*4882a593Smuzhiyun  * @acc_clks:              value of timing register ACC_CLKS
302*4882a593Smuzhiyun  * @rdwr_en_lo_cnt:        value of timing register RDWR_EN_LO_CNT
303*4882a593Smuzhiyun  * @rdwr_en_hi_cnt:        value of timing register RDWR_EN_HI_CNT
304*4882a593Smuzhiyun  * @cs_setup_cnt:          value of timing register CS_SETUP_CNT
305*4882a593Smuzhiyun  * @re_2_re:               value of timing register RE_2_RE
306*4882a593Smuzhiyun  */
307*4882a593Smuzhiyun struct denali_chip_sel {
308*4882a593Smuzhiyun 	int bank;
309*4882a593Smuzhiyun 	u32 hwhr2_and_we_2_re;
310*4882a593Smuzhiyun 	u32 tcwaw_and_addr_2_data;
311*4882a593Smuzhiyun 	u32 re_2_we;
312*4882a593Smuzhiyun 	u32 acc_clks;
313*4882a593Smuzhiyun 	u32 rdwr_en_lo_cnt;
314*4882a593Smuzhiyun 	u32 rdwr_en_hi_cnt;
315*4882a593Smuzhiyun 	u32 cs_setup_cnt;
316*4882a593Smuzhiyun 	u32 re_2_re;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /**
320*4882a593Smuzhiyun  * struct denali_chip - per-chip data of Denali NAND
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  * @chip:  base NAND chip structure
323*4882a593Smuzhiyun  * @node:  node to be used to associate this chip with the controller
324*4882a593Smuzhiyun  * @nsels: the number of CS lines of this chip
325*4882a593Smuzhiyun  * @sels:  the array of per-cs data
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun struct denali_chip {
328*4882a593Smuzhiyun 	struct nand_chip chip;
329*4882a593Smuzhiyun 	struct list_head node;
330*4882a593Smuzhiyun 	unsigned int nsels;
331*4882a593Smuzhiyun 	struct denali_chip_sel sels[];
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /**
335*4882a593Smuzhiyun  * struct denali_controller - Denali NAND controller data
336*4882a593Smuzhiyun  *
337*4882a593Smuzhiyun  * @controller:     base NAND controller structure
338*4882a593Smuzhiyun  * @dev:            device
339*4882a593Smuzhiyun  * @chips:          the list of chips attached to this controller
340*4882a593Smuzhiyun  * @clk_rate:       frequency of core clock
341*4882a593Smuzhiyun  * @clk_x_rate:     frequency of bus interface clock
342*4882a593Smuzhiyun  * @reg:            base of Register Interface
343*4882a593Smuzhiyun  * @host:           base of Host Data/Command interface
344*4882a593Smuzhiyun  * @complete:       completion used to wait for interrupts
345*4882a593Smuzhiyun  * @irq:            interrupt number
346*4882a593Smuzhiyun  * @irq_mask:       interrupt bits the controller is waiting for
347*4882a593Smuzhiyun  * @irq_status:     interrupt bits of events that have happened
348*4882a593Smuzhiyun  * @irq_lock:       lock to protect @irq_mask and @irq_status
349*4882a593Smuzhiyun  * @dma_avail:      set if DMA engine is available
350*4882a593Smuzhiyun  * @devs_per_cs:    number of devices connected in parallel
351*4882a593Smuzhiyun  * @oob_skip_bytes: number of bytes in OOB skipped by the ECC engine
352*4882a593Smuzhiyun  * @active_bank:    active bank id
353*4882a593Smuzhiyun  * @nbanks:         the number of banks supported by this controller
354*4882a593Smuzhiyun  * @revision:       IP revision
355*4882a593Smuzhiyun  * @caps:           controller capabilities that cannot be detected run-time
356*4882a593Smuzhiyun  * @ecc_caps:       ECC engine capabilities
357*4882a593Smuzhiyun  * @host_read:      callback for read access of Host Data/Command Interface
358*4882a593Smuzhiyun  * @host_write:     callback for write access of Host Data/Command Interface
359*4882a593Smuzhiyun  * @setup_dma:      callback for setup of the Data DMA
360*4882a593Smuzhiyun  */
361*4882a593Smuzhiyun struct denali_controller {
362*4882a593Smuzhiyun 	struct nand_controller controller;
363*4882a593Smuzhiyun 	struct device *dev;
364*4882a593Smuzhiyun 	struct list_head chips;
365*4882a593Smuzhiyun 	unsigned long clk_rate;
366*4882a593Smuzhiyun 	unsigned long clk_x_rate;
367*4882a593Smuzhiyun 	void __iomem *reg;
368*4882a593Smuzhiyun 	void __iomem *host;
369*4882a593Smuzhiyun 	struct completion complete;
370*4882a593Smuzhiyun 	int irq;
371*4882a593Smuzhiyun 	u32 irq_mask;
372*4882a593Smuzhiyun 	u32 irq_status;
373*4882a593Smuzhiyun 	spinlock_t irq_lock;
374*4882a593Smuzhiyun 	bool dma_avail;
375*4882a593Smuzhiyun 	int devs_per_cs;
376*4882a593Smuzhiyun 	int oob_skip_bytes;
377*4882a593Smuzhiyun 	int active_bank;
378*4882a593Smuzhiyun 	int nbanks;
379*4882a593Smuzhiyun 	unsigned int revision;
380*4882a593Smuzhiyun 	unsigned int caps;
381*4882a593Smuzhiyun 	const struct nand_ecc_caps *ecc_caps;
382*4882a593Smuzhiyun 	u32 (*host_read)(struct denali_controller *denali, u32 addr);
383*4882a593Smuzhiyun 	void (*host_write)(struct denali_controller *denali, u32 addr,
384*4882a593Smuzhiyun 			   u32 data);
385*4882a593Smuzhiyun 	void (*setup_dma)(struct denali_controller *denali, dma_addr_t dma_addr,
386*4882a593Smuzhiyun 			  int page, bool write);
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define DENALI_CAP_HW_ECC_FIXUP			BIT(0)
390*4882a593Smuzhiyun #define DENALI_CAP_DMA_64BIT			BIT(1)
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun int denali_calc_ecc_bytes(int step_size, int strength);
393*4882a593Smuzhiyun int denali_chip_init(struct denali_controller *denali,
394*4882a593Smuzhiyun 		     struct denali_chip *dchip);
395*4882a593Smuzhiyun int denali_init(struct denali_controller *denali);
396*4882a593Smuzhiyun void denali_remove(struct denali_controller *denali);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #endif /* __DENALI_H__ */
399