1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for One Laptop Per Child ‘CAFÉ’ controller, aka Marvell 88ALP01
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * The data sheet for this device can be found at:
6*4882a593Smuzhiyun * http://wiki.laptop.org/go/Datasheets
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright © 2006 Red Hat, Inc.
9*4882a593Smuzhiyun * Copyright © 2006 David Woodhouse <dwmw2@infradead.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define DEBUG
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #undef DEBUG
16*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
17*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
18*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
19*4882a593Smuzhiyun #include <linux/rslib.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CAFE_NAND_CTRL1 0x00
29*4882a593Smuzhiyun #define CAFE_NAND_CTRL2 0x04
30*4882a593Smuzhiyun #define CAFE_NAND_CTRL3 0x08
31*4882a593Smuzhiyun #define CAFE_NAND_STATUS 0x0c
32*4882a593Smuzhiyun #define CAFE_NAND_IRQ 0x10
33*4882a593Smuzhiyun #define CAFE_NAND_IRQ_MASK 0x14
34*4882a593Smuzhiyun #define CAFE_NAND_DATA_LEN 0x18
35*4882a593Smuzhiyun #define CAFE_NAND_ADDR1 0x1c
36*4882a593Smuzhiyun #define CAFE_NAND_ADDR2 0x20
37*4882a593Smuzhiyun #define CAFE_NAND_TIMING1 0x24
38*4882a593Smuzhiyun #define CAFE_NAND_TIMING2 0x28
39*4882a593Smuzhiyun #define CAFE_NAND_TIMING3 0x2c
40*4882a593Smuzhiyun #define CAFE_NAND_NONMEM 0x30
41*4882a593Smuzhiyun #define CAFE_NAND_ECC_RESULT 0x3C
42*4882a593Smuzhiyun #define CAFE_NAND_DMA_CTRL 0x40
43*4882a593Smuzhiyun #define CAFE_NAND_DMA_ADDR0 0x44
44*4882a593Smuzhiyun #define CAFE_NAND_DMA_ADDR1 0x48
45*4882a593Smuzhiyun #define CAFE_NAND_ECC_SYN01 0x50
46*4882a593Smuzhiyun #define CAFE_NAND_ECC_SYN23 0x54
47*4882a593Smuzhiyun #define CAFE_NAND_ECC_SYN45 0x58
48*4882a593Smuzhiyun #define CAFE_NAND_ECC_SYN67 0x5c
49*4882a593Smuzhiyun #define CAFE_NAND_READ_DATA 0x1000
50*4882a593Smuzhiyun #define CAFE_NAND_WRITE_DATA 0x2000
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define CAFE_GLOBAL_CTRL 0x3004
53*4882a593Smuzhiyun #define CAFE_GLOBAL_IRQ 0x3008
54*4882a593Smuzhiyun #define CAFE_GLOBAL_IRQ_MASK 0x300c
55*4882a593Smuzhiyun #define CAFE_NAND_RESET 0x3034
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Missing from the datasheet: bit 19 of CTRL1 sets CE0 vs. CE1 */
58*4882a593Smuzhiyun #define CTRL1_CHIPSELECT (1<<19)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct cafe_priv {
61*4882a593Smuzhiyun struct nand_chip nand;
62*4882a593Smuzhiyun struct pci_dev *pdev;
63*4882a593Smuzhiyun void __iomem *mmio;
64*4882a593Smuzhiyun struct rs_control *rs;
65*4882a593Smuzhiyun uint32_t ctl1;
66*4882a593Smuzhiyun uint32_t ctl2;
67*4882a593Smuzhiyun int datalen;
68*4882a593Smuzhiyun int nr_data;
69*4882a593Smuzhiyun int data_pos;
70*4882a593Smuzhiyun int page_addr;
71*4882a593Smuzhiyun bool usedma;
72*4882a593Smuzhiyun dma_addr_t dmaaddr;
73*4882a593Smuzhiyun unsigned char *dmabuf;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static int usedma = 1;
77*4882a593Smuzhiyun module_param(usedma, int, 0644);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static int skipbbt = 0;
80*4882a593Smuzhiyun module_param(skipbbt, int, 0644);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static int debug = 0;
83*4882a593Smuzhiyun module_param(debug, int, 0644);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int regdebug = 0;
86*4882a593Smuzhiyun module_param(regdebug, int, 0644);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static int checkecc = 1;
89*4882a593Smuzhiyun module_param(checkecc, int, 0644);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static unsigned int numtimings;
92*4882a593Smuzhiyun static int timing[3];
93*4882a593Smuzhiyun module_param_array(timing, int, &numtimings, 0644);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const char *part_probes[] = { "cmdlinepart", "RedBoot", NULL };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Hrm. Why isn't this already conditional on something in the struct device? */
98*4882a593Smuzhiyun #define cafe_dev_dbg(dev, args...) do { if (debug) dev_dbg(dev, ##args); } while(0)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Make it easier to switch to PIO if we need to */
101*4882a593Smuzhiyun #define cafe_readl(cafe, addr) readl((cafe)->mmio + CAFE_##addr)
102*4882a593Smuzhiyun #define cafe_writel(cafe, datum, addr) writel(datum, (cafe)->mmio + CAFE_##addr)
103*4882a593Smuzhiyun
cafe_device_ready(struct nand_chip * chip)104*4882a593Smuzhiyun static int cafe_device_ready(struct nand_chip *chip)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
107*4882a593Smuzhiyun int result = !!(cafe_readl(cafe, NAND_STATUS) & 0x40000000);
108*4882a593Smuzhiyun uint32_t irqs = cafe_readl(cafe, NAND_IRQ);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun cafe_writel(cafe, irqs, NAND_IRQ);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "NAND device is%s ready, IRQ %x (%x) (%x,%x)\n",
113*4882a593Smuzhiyun result?"":" not", irqs, cafe_readl(cafe, NAND_IRQ),
114*4882a593Smuzhiyun cafe_readl(cafe, GLOBAL_IRQ), cafe_readl(cafe, GLOBAL_IRQ_MASK));
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return result;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun
cafe_write_buf(struct nand_chip * chip,const uint8_t * buf,int len)120*4882a593Smuzhiyun static void cafe_write_buf(struct nand_chip *chip, const uint8_t *buf, int len)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (cafe->usedma)
125*4882a593Smuzhiyun memcpy(cafe->dmabuf + cafe->datalen, buf, len);
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun memcpy_toio(cafe->mmio + CAFE_NAND_WRITE_DATA + cafe->datalen, buf, len);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun cafe->datalen += len;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes to write buffer. datalen 0x%x\n",
132*4882a593Smuzhiyun len, cafe->datalen);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
cafe_read_buf(struct nand_chip * chip,uint8_t * buf,int len)135*4882a593Smuzhiyun static void cafe_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (cafe->usedma)
140*4882a593Smuzhiyun memcpy(buf, cafe->dmabuf + cafe->datalen, len);
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun memcpy_fromio(buf, cafe->mmio + CAFE_NAND_READ_DATA + cafe->datalen, len);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes from position 0x%x in read buffer.\n",
145*4882a593Smuzhiyun len, cafe->datalen);
146*4882a593Smuzhiyun cafe->datalen += len;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
cafe_read_byte(struct nand_chip * chip)149*4882a593Smuzhiyun static uint8_t cafe_read_byte(struct nand_chip *chip)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
152*4882a593Smuzhiyun uint8_t d;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun cafe_read_buf(chip, &d, 1);
155*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Read %02x\n", d);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return d;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
cafe_nand_cmdfunc(struct nand_chip * chip,unsigned command,int column,int page_addr)160*4882a593Smuzhiyun static void cafe_nand_cmdfunc(struct nand_chip *chip, unsigned command,
161*4882a593Smuzhiyun int column, int page_addr)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
164*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
165*4882a593Smuzhiyun int adrbytes = 0;
166*4882a593Smuzhiyun uint32_t ctl1;
167*4882a593Smuzhiyun uint32_t doneint = 0x80000000;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "cmdfunc %02x, 0x%x, 0x%x\n",
170*4882a593Smuzhiyun command, column, page_addr);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (command == NAND_CMD_ERASE2 || command == NAND_CMD_PAGEPROG) {
173*4882a593Smuzhiyun /* Second half of a command we already calculated */
174*4882a593Smuzhiyun cafe_writel(cafe, cafe->ctl2 | 0x100 | command, NAND_CTRL2);
175*4882a593Smuzhiyun ctl1 = cafe->ctl1;
176*4882a593Smuzhiyun cafe->ctl2 &= ~(1<<30);
177*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Continue command, ctl1 %08x, #data %d\n",
178*4882a593Smuzhiyun cafe->ctl1, cafe->nr_data);
179*4882a593Smuzhiyun goto do_command;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun /* Reset ECC engine */
182*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_CTRL2);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Emulate NAND_CMD_READOOB on large-page chips */
185*4882a593Smuzhiyun if (mtd->writesize > 512 &&
186*4882a593Smuzhiyun command == NAND_CMD_READOOB) {
187*4882a593Smuzhiyun column += mtd->writesize;
188*4882a593Smuzhiyun command = NAND_CMD_READ0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* FIXME: Do we need to send read command before sending data
192*4882a593Smuzhiyun for small-page chips, to position the buffer correctly? */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (column != -1) {
195*4882a593Smuzhiyun cafe_writel(cafe, column, NAND_ADDR1);
196*4882a593Smuzhiyun adrbytes = 2;
197*4882a593Smuzhiyun if (page_addr != -1)
198*4882a593Smuzhiyun goto write_adr2;
199*4882a593Smuzhiyun } else if (page_addr != -1) {
200*4882a593Smuzhiyun cafe_writel(cafe, page_addr & 0xffff, NAND_ADDR1);
201*4882a593Smuzhiyun page_addr >>= 16;
202*4882a593Smuzhiyun write_adr2:
203*4882a593Smuzhiyun cafe_writel(cafe, page_addr, NAND_ADDR2);
204*4882a593Smuzhiyun adrbytes += 2;
205*4882a593Smuzhiyun if (mtd->size > mtd->writesize << 16)
206*4882a593Smuzhiyun adrbytes++;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun cafe->data_pos = cafe->datalen = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Set command valid bit, mask in the chip select bit */
212*4882a593Smuzhiyun ctl1 = 0x80000000 | command | (cafe->ctl1 & CTRL1_CHIPSELECT);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Set RD or WR bits as appropriate */
215*4882a593Smuzhiyun if (command == NAND_CMD_READID || command == NAND_CMD_STATUS) {
216*4882a593Smuzhiyun ctl1 |= (1<<26); /* rd */
217*4882a593Smuzhiyun /* Always 5 bytes, for now */
218*4882a593Smuzhiyun cafe->datalen = 4;
219*4882a593Smuzhiyun /* And one address cycle -- even for STATUS, since the controller doesn't work without */
220*4882a593Smuzhiyun adrbytes = 1;
221*4882a593Smuzhiyun } else if (command == NAND_CMD_READ0 || command == NAND_CMD_READ1 ||
222*4882a593Smuzhiyun command == NAND_CMD_READOOB || command == NAND_CMD_RNDOUT) {
223*4882a593Smuzhiyun ctl1 |= 1<<26; /* rd */
224*4882a593Smuzhiyun /* For now, assume just read to end of page */
225*4882a593Smuzhiyun cafe->datalen = mtd->writesize + mtd->oobsize - column;
226*4882a593Smuzhiyun } else if (command == NAND_CMD_SEQIN)
227*4882a593Smuzhiyun ctl1 |= 1<<25; /* wr */
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Set number of address bytes */
230*4882a593Smuzhiyun if (adrbytes)
231*4882a593Smuzhiyun ctl1 |= ((adrbytes-1)|8) << 27;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (command == NAND_CMD_SEQIN || command == NAND_CMD_ERASE1) {
234*4882a593Smuzhiyun /* Ignore the first command of a pair; the hardware
235*4882a593Smuzhiyun deals with them both at once, later */
236*4882a593Smuzhiyun cafe->ctl1 = ctl1;
237*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Setup for delayed command, ctl1 %08x, dlen %x\n",
238*4882a593Smuzhiyun cafe->ctl1, cafe->datalen);
239*4882a593Smuzhiyun return;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun /* RNDOUT and READ0 commands need a following byte */
242*4882a593Smuzhiyun if (command == NAND_CMD_RNDOUT)
243*4882a593Smuzhiyun cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_RNDOUTSTART, NAND_CTRL2);
244*4882a593Smuzhiyun else if (command == NAND_CMD_READ0 && mtd->writesize > 512)
245*4882a593Smuzhiyun cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_READSTART, NAND_CTRL2);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun do_command:
248*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "dlen %x, ctl1 %x, ctl2 %x\n",
249*4882a593Smuzhiyun cafe->datalen, ctl1, cafe_readl(cafe, NAND_CTRL2));
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* NB: The datasheet lies -- we really should be subtracting 1 here */
252*4882a593Smuzhiyun cafe_writel(cafe, cafe->datalen, NAND_DATA_LEN);
253*4882a593Smuzhiyun cafe_writel(cafe, 0x90000000, NAND_IRQ);
254*4882a593Smuzhiyun if (cafe->usedma && (ctl1 & (3<<25))) {
255*4882a593Smuzhiyun uint32_t dmactl = 0xc0000000 + cafe->datalen;
256*4882a593Smuzhiyun /* If WR or RD bits set, set up DMA */
257*4882a593Smuzhiyun if (ctl1 & (1<<26)) {
258*4882a593Smuzhiyun /* It's a read */
259*4882a593Smuzhiyun dmactl |= (1<<29);
260*4882a593Smuzhiyun /* ... so it's done when the DMA is done, not just
261*4882a593Smuzhiyun the command. */
262*4882a593Smuzhiyun doneint = 0x10000000;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun cafe_writel(cafe, dmactl, NAND_DMA_CTRL);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun cafe->datalen = 0;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (unlikely(regdebug)) {
269*4882a593Smuzhiyun int i;
270*4882a593Smuzhiyun printk("About to write command %08x to register 0\n", ctl1);
271*4882a593Smuzhiyun for (i=4; i< 0x5c; i+=4)
272*4882a593Smuzhiyun printk("Register %x: %08x\n", i, readl(cafe->mmio + i));
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun cafe_writel(cafe, ctl1, NAND_CTRL1);
276*4882a593Smuzhiyun /* Apply this short delay always to ensure that we do wait tWB in
277*4882a593Smuzhiyun * any case on any machine. */
278*4882a593Smuzhiyun ndelay(100);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (1) {
281*4882a593Smuzhiyun int c;
282*4882a593Smuzhiyun uint32_t irqs;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun for (c = 500000; c != 0; c--) {
285*4882a593Smuzhiyun irqs = cafe_readl(cafe, NAND_IRQ);
286*4882a593Smuzhiyun if (irqs & doneint)
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun udelay(1);
289*4882a593Smuzhiyun if (!(c % 100000))
290*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Wait for ready, IRQ %x\n", irqs);
291*4882a593Smuzhiyun cpu_relax();
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun cafe_writel(cafe, doneint, NAND_IRQ);
294*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Command %x completed after %d usec, irqs %x (%x)\n",
295*4882a593Smuzhiyun command, 500000-c, irqs, cafe_readl(cafe, NAND_IRQ));
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun WARN_ON(cafe->ctl2 & (1<<30));
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun switch (command) {
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun case NAND_CMD_CACHEDPROG:
303*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
304*4882a593Smuzhiyun case NAND_CMD_ERASE1:
305*4882a593Smuzhiyun case NAND_CMD_ERASE2:
306*4882a593Smuzhiyun case NAND_CMD_SEQIN:
307*4882a593Smuzhiyun case NAND_CMD_RNDIN:
308*4882a593Smuzhiyun case NAND_CMD_STATUS:
309*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
310*4882a593Smuzhiyun cafe_writel(cafe, cafe->ctl2, NAND_CTRL2);
311*4882a593Smuzhiyun return;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun nand_wait_ready(chip);
314*4882a593Smuzhiyun cafe_writel(cafe, cafe->ctl2, NAND_CTRL2);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
cafe_select_chip(struct nand_chip * chip,int chipnr)317*4882a593Smuzhiyun static void cafe_select_chip(struct nand_chip *chip, int chipnr)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "select_chip %d\n", chipnr);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Mask the appropriate bit into the stored value of ctl1
324*4882a593Smuzhiyun which will be used by cafe_nand_cmdfunc() */
325*4882a593Smuzhiyun if (chipnr)
326*4882a593Smuzhiyun cafe->ctl1 |= CTRL1_CHIPSELECT;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun cafe->ctl1 &= ~CTRL1_CHIPSELECT;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
cafe_nand_interrupt(int irq,void * id)331*4882a593Smuzhiyun static irqreturn_t cafe_nand_interrupt(int irq, void *id)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct mtd_info *mtd = id;
334*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
335*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
336*4882a593Smuzhiyun uint32_t irqs = cafe_readl(cafe, NAND_IRQ);
337*4882a593Smuzhiyun cafe_writel(cafe, irqs & ~0x90000000, NAND_IRQ);
338*4882a593Smuzhiyun if (!irqs)
339*4882a593Smuzhiyun return IRQ_NONE;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "irq, bits %x (%x)\n", irqs, cafe_readl(cafe, NAND_IRQ));
342*4882a593Smuzhiyun return IRQ_HANDLED;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
cafe_nand_write_oob(struct nand_chip * chip,int page)345*4882a593Smuzhiyun static int cafe_nand_write_oob(struct nand_chip *chip, int page)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return nand_prog_page_op(chip, page, mtd->writesize, chip->oob_poi,
350*4882a593Smuzhiyun mtd->oobsize);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Don't use -- use nand_read_oob_std for now */
cafe_nand_read_oob(struct nand_chip * chip,int page)354*4882a593Smuzhiyun static int cafe_nand_read_oob(struct nand_chip *chip, int page)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun /**
361*4882a593Smuzhiyun * cafe_nand_read_page_syndrome - [REPLACEABLE] hardware ecc syndrome based page read
362*4882a593Smuzhiyun * @mtd: mtd info structure
363*4882a593Smuzhiyun * @chip: nand chip info structure
364*4882a593Smuzhiyun * @buf: buffer to store read data
365*4882a593Smuzhiyun * @oob_required: caller expects OOB data read to chip->oob_poi
366*4882a593Smuzhiyun *
367*4882a593Smuzhiyun * The hw generator calculates the error syndrome automatically. Therefore
368*4882a593Smuzhiyun * we need a special oob layout and handling.
369*4882a593Smuzhiyun */
cafe_nand_read_page(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)370*4882a593Smuzhiyun static int cafe_nand_read_page(struct nand_chip *chip, uint8_t *buf,
371*4882a593Smuzhiyun int oob_required, int page)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
374*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
375*4882a593Smuzhiyun unsigned int max_bitflips = 0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "ECC result %08x SYN1,2 %08x\n",
378*4882a593Smuzhiyun cafe_readl(cafe, NAND_ECC_RESULT),
379*4882a593Smuzhiyun cafe_readl(cafe, NAND_ECC_SYN01));
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, buf, mtd->writesize);
382*4882a593Smuzhiyun chip->legacy.read_buf(chip, chip->oob_poi, mtd->oobsize);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (checkecc && cafe_readl(cafe, NAND_ECC_RESULT) & (1<<18)) {
385*4882a593Smuzhiyun unsigned short syn[8], pat[4];
386*4882a593Smuzhiyun int pos[4];
387*4882a593Smuzhiyun u8 *oob = chip->oob_poi;
388*4882a593Smuzhiyun int i, n;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (i=0; i<8; i+=2) {
391*4882a593Smuzhiyun uint32_t tmp = cafe_readl(cafe, NAND_ECC_SYN01 + (i*2));
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun syn[i] = cafe->rs->codec->index_of[tmp & 0xfff];
394*4882a593Smuzhiyun syn[i+1] = cafe->rs->codec->index_of[(tmp >> 16) & 0xfff];
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun n = decode_rs16(cafe->rs, NULL, NULL, 1367, syn, 0, pos, 0,
398*4882a593Smuzhiyun pat);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for (i = 0; i < n; i++) {
401*4882a593Smuzhiyun int p = pos[i];
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* The 12-bit symbols are mapped to bytes here */
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (p > 1374) {
406*4882a593Smuzhiyun /* out of range */
407*4882a593Smuzhiyun n = -1374;
408*4882a593Smuzhiyun } else if (p == 0) {
409*4882a593Smuzhiyun /* high four bits do not correspond to data */
410*4882a593Smuzhiyun if (pat[i] > 0xff)
411*4882a593Smuzhiyun n = -2048;
412*4882a593Smuzhiyun else
413*4882a593Smuzhiyun buf[0] ^= pat[i];
414*4882a593Smuzhiyun } else if (p == 1365) {
415*4882a593Smuzhiyun buf[2047] ^= pat[i] >> 4;
416*4882a593Smuzhiyun oob[0] ^= pat[i] << 4;
417*4882a593Smuzhiyun } else if (p > 1365) {
418*4882a593Smuzhiyun if ((p & 1) == 1) {
419*4882a593Smuzhiyun oob[3*p/2 - 2048] ^= pat[i] >> 4;
420*4882a593Smuzhiyun oob[3*p/2 - 2047] ^= pat[i] << 4;
421*4882a593Smuzhiyun } else {
422*4882a593Smuzhiyun oob[3*p/2 - 2049] ^= pat[i] >> 8;
423*4882a593Smuzhiyun oob[3*p/2 - 2048] ^= pat[i];
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun } else if ((p & 1) == 1) {
426*4882a593Smuzhiyun buf[3*p/2] ^= pat[i] >> 4;
427*4882a593Smuzhiyun buf[3*p/2 + 1] ^= pat[i] << 4;
428*4882a593Smuzhiyun } else {
429*4882a593Smuzhiyun buf[3*p/2 - 1] ^= pat[i] >> 8;
430*4882a593Smuzhiyun buf[3*p/2] ^= pat[i];
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (n < 0) {
435*4882a593Smuzhiyun dev_dbg(&cafe->pdev->dev, "Failed to correct ECC at %08x\n",
436*4882a593Smuzhiyun cafe_readl(cafe, NAND_ADDR2) * 2048);
437*4882a593Smuzhiyun for (i = 0; i < 0x5c; i += 4)
438*4882a593Smuzhiyun printk("Register %x: %08x\n", i, readl(cafe->mmio + i));
439*4882a593Smuzhiyun mtd->ecc_stats.failed++;
440*4882a593Smuzhiyun } else {
441*4882a593Smuzhiyun dev_dbg(&cafe->pdev->dev, "Corrected %d symbol errors\n", n);
442*4882a593Smuzhiyun mtd->ecc_stats.corrected += n;
443*4882a593Smuzhiyun max_bitflips = max_t(unsigned int, max_bitflips, n);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return max_bitflips;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
cafe_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)450*4882a593Smuzhiyun static int cafe_ooblayout_ecc(struct mtd_info *mtd, int section,
451*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (section)
456*4882a593Smuzhiyun return -ERANGE;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun oobregion->offset = 0;
459*4882a593Smuzhiyun oobregion->length = chip->ecc.total;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
cafe_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)464*4882a593Smuzhiyun static int cafe_ooblayout_free(struct mtd_info *mtd, int section,
465*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (section)
470*4882a593Smuzhiyun return -ERANGE;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun oobregion->offset = chip->ecc.total;
473*4882a593Smuzhiyun oobregion->length = mtd->oobsize - chip->ecc.total;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const struct mtd_ooblayout_ops cafe_ooblayout_ops = {
479*4882a593Smuzhiyun .ecc = cafe_ooblayout_ecc,
480*4882a593Smuzhiyun .free = cafe_ooblayout_free,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* Ick. The BBT code really ought to be able to work this bit out
484*4882a593Smuzhiyun for itself from the above, at least for the 2KiB case */
485*4882a593Smuzhiyun static uint8_t cafe_bbt_pattern_2048[] = { 'B', 'b', 't', '0' };
486*4882a593Smuzhiyun static uint8_t cafe_mirror_pattern_2048[] = { '1', 't', 'b', 'B' };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static uint8_t cafe_bbt_pattern_512[] = { 0xBB };
489*4882a593Smuzhiyun static uint8_t cafe_mirror_pattern_512[] = { 0xBC };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static struct nand_bbt_descr cafe_bbt_main_descr_2048 = {
493*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
494*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
495*4882a593Smuzhiyun .offs = 14,
496*4882a593Smuzhiyun .len = 4,
497*4882a593Smuzhiyun .veroffs = 18,
498*4882a593Smuzhiyun .maxblocks = 4,
499*4882a593Smuzhiyun .pattern = cafe_bbt_pattern_2048
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static struct nand_bbt_descr cafe_bbt_mirror_descr_2048 = {
503*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
504*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
505*4882a593Smuzhiyun .offs = 14,
506*4882a593Smuzhiyun .len = 4,
507*4882a593Smuzhiyun .veroffs = 18,
508*4882a593Smuzhiyun .maxblocks = 4,
509*4882a593Smuzhiyun .pattern = cafe_mirror_pattern_2048
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct nand_bbt_descr cafe_bbt_main_descr_512 = {
513*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
514*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
515*4882a593Smuzhiyun .offs = 14,
516*4882a593Smuzhiyun .len = 1,
517*4882a593Smuzhiyun .veroffs = 15,
518*4882a593Smuzhiyun .maxblocks = 4,
519*4882a593Smuzhiyun .pattern = cafe_bbt_pattern_512
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static struct nand_bbt_descr cafe_bbt_mirror_descr_512 = {
523*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
524*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
525*4882a593Smuzhiyun .offs = 14,
526*4882a593Smuzhiyun .len = 1,
527*4882a593Smuzhiyun .veroffs = 15,
528*4882a593Smuzhiyun .maxblocks = 4,
529*4882a593Smuzhiyun .pattern = cafe_mirror_pattern_512
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun
cafe_nand_write_page_lowlevel(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)533*4882a593Smuzhiyun static int cafe_nand_write_page_lowlevel(struct nand_chip *chip,
534*4882a593Smuzhiyun const uint8_t *buf, int oob_required,
535*4882a593Smuzhiyun int page)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
538*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
541*4882a593Smuzhiyun chip->legacy.write_buf(chip, chip->oob_poi, mtd->oobsize);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Set up ECC autogeneration */
544*4882a593Smuzhiyun cafe->ctl2 |= (1<<30);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* F_2[X]/(X**6+X+1) */
gf64_mul(u8 a,u8 b)550*4882a593Smuzhiyun static unsigned short gf64_mul(u8 a, u8 b)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun u8 c;
553*4882a593Smuzhiyun unsigned int i;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun c = 0;
556*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
557*4882a593Smuzhiyun if (a & 1)
558*4882a593Smuzhiyun c ^= b;
559*4882a593Smuzhiyun a >>= 1;
560*4882a593Smuzhiyun b <<= 1;
561*4882a593Smuzhiyun if ((b & 0x40) != 0)
562*4882a593Smuzhiyun b ^= 0x43;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return c;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* F_64[X]/(X**2+X+A**-1) with A the generator of F_64[X] */
gf4096_mul(u16 a,u16 b)569*4882a593Smuzhiyun static u16 gf4096_mul(u16 a, u16 b)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun u8 ah, al, bh, bl, ch, cl;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ah = a >> 6;
574*4882a593Smuzhiyun al = a & 0x3f;
575*4882a593Smuzhiyun bh = b >> 6;
576*4882a593Smuzhiyun bl = b & 0x3f;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ch = gf64_mul(ah ^ al, bh ^ bl) ^ gf64_mul(al, bl);
579*4882a593Smuzhiyun cl = gf64_mul(gf64_mul(ah, bh), 0x21) ^ gf64_mul(al, bl);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return (ch << 6) ^ cl;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
cafe_mul(int x)584*4882a593Smuzhiyun static int cafe_mul(int x)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun if (x == 0)
587*4882a593Smuzhiyun return 1;
588*4882a593Smuzhiyun return gf4096_mul(x, 0xe01);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
cafe_nand_attach_chip(struct nand_chip * chip)591*4882a593Smuzhiyun static int cafe_nand_attach_chip(struct nand_chip *chip)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
594*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
595*4882a593Smuzhiyun int err = 0;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun cafe->dmabuf = dma_alloc_coherent(&cafe->pdev->dev, 2112,
598*4882a593Smuzhiyun &cafe->dmaaddr, GFP_KERNEL);
599*4882a593Smuzhiyun if (!cafe->dmabuf)
600*4882a593Smuzhiyun return -ENOMEM;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Set up DMA address */
603*4882a593Smuzhiyun cafe_writel(cafe, lower_32_bits(cafe->dmaaddr), NAND_DMA_ADDR0);
604*4882a593Smuzhiyun cafe_writel(cafe, upper_32_bits(cafe->dmaaddr), NAND_DMA_ADDR1);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Set DMA address to %x (virt %p)\n",
607*4882a593Smuzhiyun cafe_readl(cafe, NAND_DMA_ADDR0), cafe->dmabuf);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Restore the DMA flag */
610*4882a593Smuzhiyun cafe->usedma = usedma;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun cafe->ctl2 = BIT(27); /* Reed-Solomon ECC */
613*4882a593Smuzhiyun if (mtd->writesize == 2048)
614*4882a593Smuzhiyun cafe->ctl2 |= BIT(29); /* 2KiB page size */
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Set up ECC according to the type of chip we found */
617*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &cafe_ooblayout_ops);
618*4882a593Smuzhiyun if (mtd->writesize == 2048) {
619*4882a593Smuzhiyun cafe->nand.bbt_td = &cafe_bbt_main_descr_2048;
620*4882a593Smuzhiyun cafe->nand.bbt_md = &cafe_bbt_mirror_descr_2048;
621*4882a593Smuzhiyun } else if (mtd->writesize == 512) {
622*4882a593Smuzhiyun cafe->nand.bbt_td = &cafe_bbt_main_descr_512;
623*4882a593Smuzhiyun cafe->nand.bbt_md = &cafe_bbt_mirror_descr_512;
624*4882a593Smuzhiyun } else {
625*4882a593Smuzhiyun dev_warn(&cafe->pdev->dev,
626*4882a593Smuzhiyun "Unexpected NAND flash writesize %d. Aborting\n",
627*4882a593Smuzhiyun mtd->writesize);
628*4882a593Smuzhiyun err = -ENOTSUPP;
629*4882a593Smuzhiyun goto out_free_dma;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun cafe->nand.ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
633*4882a593Smuzhiyun cafe->nand.ecc.placement = NAND_ECC_PLACEMENT_INTERLEAVED;
634*4882a593Smuzhiyun cafe->nand.ecc.size = mtd->writesize;
635*4882a593Smuzhiyun cafe->nand.ecc.bytes = 14;
636*4882a593Smuzhiyun cafe->nand.ecc.strength = 4;
637*4882a593Smuzhiyun cafe->nand.ecc.write_page = cafe_nand_write_page_lowlevel;
638*4882a593Smuzhiyun cafe->nand.ecc.write_oob = cafe_nand_write_oob;
639*4882a593Smuzhiyun cafe->nand.ecc.read_page = cafe_nand_read_page;
640*4882a593Smuzhiyun cafe->nand.ecc.read_oob = cafe_nand_read_oob;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return 0;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun out_free_dma:
645*4882a593Smuzhiyun dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return err;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
cafe_nand_detach_chip(struct nand_chip * chip)650*4882a593Smuzhiyun static void cafe_nand_detach_chip(struct nand_chip *chip)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static const struct nand_controller_ops cafe_nand_controller_ops = {
658*4882a593Smuzhiyun .attach_chip = cafe_nand_attach_chip,
659*4882a593Smuzhiyun .detach_chip = cafe_nand_detach_chip,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun
cafe_nand_probe(struct pci_dev * pdev,const struct pci_device_id * ent)662*4882a593Smuzhiyun static int cafe_nand_probe(struct pci_dev *pdev,
663*4882a593Smuzhiyun const struct pci_device_id *ent)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct mtd_info *mtd;
666*4882a593Smuzhiyun struct cafe_priv *cafe;
667*4882a593Smuzhiyun uint32_t ctrl;
668*4882a593Smuzhiyun int err = 0;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Very old versions shared the same PCI ident for all three
671*4882a593Smuzhiyun functions on the chip. Verify the class too... */
672*4882a593Smuzhiyun if ((pdev->class >> 8) != PCI_CLASS_MEMORY_FLASH)
673*4882a593Smuzhiyun return -ENODEV;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun err = pci_enable_device(pdev);
676*4882a593Smuzhiyun if (err)
677*4882a593Smuzhiyun return err;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun pci_set_master(pdev);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun cafe = kzalloc(sizeof(*cafe), GFP_KERNEL);
682*4882a593Smuzhiyun if (!cafe)
683*4882a593Smuzhiyun return -ENOMEM;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun mtd = nand_to_mtd(&cafe->nand);
686*4882a593Smuzhiyun mtd->dev.parent = &pdev->dev;
687*4882a593Smuzhiyun nand_set_controller_data(&cafe->nand, cafe);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun cafe->pdev = pdev;
690*4882a593Smuzhiyun cafe->mmio = pci_iomap(pdev, 0, 0);
691*4882a593Smuzhiyun if (!cafe->mmio) {
692*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to iomap\n");
693*4882a593Smuzhiyun err = -ENOMEM;
694*4882a593Smuzhiyun goto out_free_mtd;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun cafe->rs = init_rs_non_canonical(12, &cafe_mul, 0, 1, 8);
698*4882a593Smuzhiyun if (!cafe->rs) {
699*4882a593Smuzhiyun err = -ENOMEM;
700*4882a593Smuzhiyun goto out_ior;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun cafe->nand.legacy.cmdfunc = cafe_nand_cmdfunc;
704*4882a593Smuzhiyun cafe->nand.legacy.dev_ready = cafe_device_ready;
705*4882a593Smuzhiyun cafe->nand.legacy.read_byte = cafe_read_byte;
706*4882a593Smuzhiyun cafe->nand.legacy.read_buf = cafe_read_buf;
707*4882a593Smuzhiyun cafe->nand.legacy.write_buf = cafe_write_buf;
708*4882a593Smuzhiyun cafe->nand.legacy.select_chip = cafe_select_chip;
709*4882a593Smuzhiyun cafe->nand.legacy.set_features = nand_get_set_features_notsupp;
710*4882a593Smuzhiyun cafe->nand.legacy.get_features = nand_get_set_features_notsupp;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun cafe->nand.legacy.chip_delay = 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Enable the following for a flash based bad block table */
715*4882a593Smuzhiyun cafe->nand.bbt_options = NAND_BBT_USE_FLASH;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (skipbbt)
718*4882a593Smuzhiyun cafe->nand.options |= NAND_SKIP_BBTSCAN | NAND_NO_BBM_QUIRK;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (numtimings && numtimings != 3) {
721*4882a593Smuzhiyun dev_warn(&cafe->pdev->dev, "%d timing register values ignored; precisely three are required\n", numtimings);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (numtimings == 3) {
725*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Using provided timings (%08x %08x %08x)\n",
726*4882a593Smuzhiyun timing[0], timing[1], timing[2]);
727*4882a593Smuzhiyun } else {
728*4882a593Smuzhiyun timing[0] = cafe_readl(cafe, NAND_TIMING1);
729*4882a593Smuzhiyun timing[1] = cafe_readl(cafe, NAND_TIMING2);
730*4882a593Smuzhiyun timing[2] = cafe_readl(cafe, NAND_TIMING3);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (timing[0] | timing[1] | timing[2]) {
733*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Timing registers already set (%08x %08x %08x)\n",
734*4882a593Smuzhiyun timing[0], timing[1], timing[2]);
735*4882a593Smuzhiyun } else {
736*4882a593Smuzhiyun dev_warn(&cafe->pdev->dev, "Timing registers unset; using most conservative defaults\n");
737*4882a593Smuzhiyun timing[0] = timing[1] = timing[2] = 0xffffffff;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Start off by resetting the NAND controller completely */
742*4882a593Smuzhiyun cafe_writel(cafe, 1, NAND_RESET);
743*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_RESET);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun cafe_writel(cafe, timing[0], NAND_TIMING1);
746*4882a593Smuzhiyun cafe_writel(cafe, timing[1], NAND_TIMING2);
747*4882a593Smuzhiyun cafe_writel(cafe, timing[2], NAND_TIMING3);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK);
750*4882a593Smuzhiyun err = request_irq(pdev->irq, &cafe_nand_interrupt, IRQF_SHARED,
751*4882a593Smuzhiyun "CAFE NAND", mtd);
752*4882a593Smuzhiyun if (err) {
753*4882a593Smuzhiyun dev_warn(&pdev->dev, "Could not register IRQ %d\n", pdev->irq);
754*4882a593Smuzhiyun goto out_free_rs;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Disable master reset, enable NAND clock */
758*4882a593Smuzhiyun ctrl = cafe_readl(cafe, GLOBAL_CTRL);
759*4882a593Smuzhiyun ctrl &= 0xffffeff0;
760*4882a593Smuzhiyun ctrl |= 0x00007000;
761*4882a593Smuzhiyun cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL);
762*4882a593Smuzhiyun cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL);
763*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_DMA_CTRL);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun cafe_writel(cafe, 0x7006, GLOBAL_CTRL);
766*4882a593Smuzhiyun cafe_writel(cafe, 0x700a, GLOBAL_CTRL);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* Enable NAND IRQ in global IRQ mask register */
769*4882a593Smuzhiyun cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK);
770*4882a593Smuzhiyun cafe_dev_dbg(&cafe->pdev->dev, "Control %x, IRQ mask %x\n",
771*4882a593Smuzhiyun cafe_readl(cafe, GLOBAL_CTRL),
772*4882a593Smuzhiyun cafe_readl(cafe, GLOBAL_IRQ_MASK));
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Do not use the DMA during the NAND identification */
775*4882a593Smuzhiyun cafe->usedma = 0;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Scan to find existence of the device */
778*4882a593Smuzhiyun cafe->nand.legacy.dummy_controller.ops = &cafe_nand_controller_ops;
779*4882a593Smuzhiyun err = nand_scan(&cafe->nand, 2);
780*4882a593Smuzhiyun if (err)
781*4882a593Smuzhiyun goto out_irq;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun pci_set_drvdata(pdev, mtd);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun mtd->name = "cafe_nand";
786*4882a593Smuzhiyun err = mtd_device_parse_register(mtd, part_probes, NULL, NULL, 0);
787*4882a593Smuzhiyun if (err)
788*4882a593Smuzhiyun goto out_cleanup_nand;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun goto out;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun out_cleanup_nand:
793*4882a593Smuzhiyun nand_cleanup(&cafe->nand);
794*4882a593Smuzhiyun out_irq:
795*4882a593Smuzhiyun /* Disable NAND IRQ in global IRQ mask register */
796*4882a593Smuzhiyun cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK);
797*4882a593Smuzhiyun free_irq(pdev->irq, mtd);
798*4882a593Smuzhiyun out_free_rs:
799*4882a593Smuzhiyun free_rs(cafe->rs);
800*4882a593Smuzhiyun out_ior:
801*4882a593Smuzhiyun pci_iounmap(pdev, cafe->mmio);
802*4882a593Smuzhiyun out_free_mtd:
803*4882a593Smuzhiyun kfree(cafe);
804*4882a593Smuzhiyun out:
805*4882a593Smuzhiyun return err;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
cafe_nand_remove(struct pci_dev * pdev)808*4882a593Smuzhiyun static void cafe_nand_remove(struct pci_dev *pdev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct mtd_info *mtd = pci_get_drvdata(pdev);
811*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
812*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
813*4882a593Smuzhiyun int ret;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Disable NAND IRQ in global IRQ mask register */
816*4882a593Smuzhiyun cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK);
817*4882a593Smuzhiyun free_irq(pdev->irq, mtd);
818*4882a593Smuzhiyun ret = mtd_device_unregister(mtd);
819*4882a593Smuzhiyun WARN_ON(ret);
820*4882a593Smuzhiyun nand_cleanup(chip);
821*4882a593Smuzhiyun free_rs(cafe->rs);
822*4882a593Smuzhiyun pci_iounmap(pdev, cafe->mmio);
823*4882a593Smuzhiyun dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr);
824*4882a593Smuzhiyun kfree(cafe);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static const struct pci_device_id cafe_nand_tbl[] = {
828*4882a593Smuzhiyun { PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_88ALP01_NAND,
829*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID },
830*4882a593Smuzhiyun { }
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cafe_nand_tbl);
834*4882a593Smuzhiyun
cafe_nand_resume(struct pci_dev * pdev)835*4882a593Smuzhiyun static int cafe_nand_resume(struct pci_dev *pdev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun uint32_t ctrl;
838*4882a593Smuzhiyun struct mtd_info *mtd = pci_get_drvdata(pdev);
839*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
840*4882a593Smuzhiyun struct cafe_priv *cafe = nand_get_controller_data(chip);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Start off by resetting the NAND controller completely */
843*4882a593Smuzhiyun cafe_writel(cafe, 1, NAND_RESET);
844*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_RESET);
845*4882a593Smuzhiyun cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Restore timing configuration */
848*4882a593Smuzhiyun cafe_writel(cafe, timing[0], NAND_TIMING1);
849*4882a593Smuzhiyun cafe_writel(cafe, timing[1], NAND_TIMING2);
850*4882a593Smuzhiyun cafe_writel(cafe, timing[2], NAND_TIMING3);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Disable master reset, enable NAND clock */
853*4882a593Smuzhiyun ctrl = cafe_readl(cafe, GLOBAL_CTRL);
854*4882a593Smuzhiyun ctrl &= 0xffffeff0;
855*4882a593Smuzhiyun ctrl |= 0x00007000;
856*4882a593Smuzhiyun cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL);
857*4882a593Smuzhiyun cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL);
858*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_DMA_CTRL);
859*4882a593Smuzhiyun cafe_writel(cafe, 0x7006, GLOBAL_CTRL);
860*4882a593Smuzhiyun cafe_writel(cafe, 0x700a, GLOBAL_CTRL);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Set up DMA address */
863*4882a593Smuzhiyun cafe_writel(cafe, cafe->dmaaddr & 0xffffffff, NAND_DMA_ADDR0);
864*4882a593Smuzhiyun if (sizeof(cafe->dmaaddr) > 4)
865*4882a593Smuzhiyun /* Shift in two parts to shut the compiler up */
866*4882a593Smuzhiyun cafe_writel(cafe, (cafe->dmaaddr >> 16) >> 16, NAND_DMA_ADDR1);
867*4882a593Smuzhiyun else
868*4882a593Smuzhiyun cafe_writel(cafe, 0, NAND_DMA_ADDR1);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* Enable NAND IRQ in global IRQ mask register */
871*4882a593Smuzhiyun cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK);
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static struct pci_driver cafe_nand_pci_driver = {
876*4882a593Smuzhiyun .name = "CAFÉ NAND",
877*4882a593Smuzhiyun .id_table = cafe_nand_tbl,
878*4882a593Smuzhiyun .probe = cafe_nand_probe,
879*4882a593Smuzhiyun .remove = cafe_nand_remove,
880*4882a593Smuzhiyun .resume = cafe_nand_resume,
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun module_pci_driver(cafe_nand_pci_driver);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun MODULE_LICENSE("GPL");
886*4882a593Smuzhiyun MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>");
887*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND flash driver for OLPC CAFÉ chip");
888