xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/brcmnand/iproc_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright © 2015 Broadcom Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/ioport.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "brcmnand.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct iproc_nand_soc {
18*4882a593Smuzhiyun 	struct brcmnand_soc soc;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	void __iomem *idm_base;
21*4882a593Smuzhiyun 	void __iomem *ext_base;
22*4882a593Smuzhiyun 	spinlock_t idm_lock;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define IPROC_NAND_CTLR_READY_OFFSET       0x10
26*4882a593Smuzhiyun #define IPROC_NAND_CTLR_READY              BIT(0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define IPROC_NAND_IO_CTRL_OFFSET          0x00
29*4882a593Smuzhiyun #define IPROC_NAND_APB_LE_MODE             BIT(24)
30*4882a593Smuzhiyun #define IPROC_NAND_INT_CTRL_READ_ENABLE    BIT(6)
31*4882a593Smuzhiyun 
iproc_nand_intc_ack(struct brcmnand_soc * soc)32*4882a593Smuzhiyun static bool iproc_nand_intc_ack(struct brcmnand_soc *soc)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct iproc_nand_soc *priv =
35*4882a593Smuzhiyun 			container_of(soc, struct iproc_nand_soc, soc);
36*4882a593Smuzhiyun 	void __iomem *mmio = priv->ext_base + IPROC_NAND_CTLR_READY_OFFSET;
37*4882a593Smuzhiyun 	u32 val = brcmnand_readl(mmio);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (val & IPROC_NAND_CTLR_READY) {
40*4882a593Smuzhiyun 		brcmnand_writel(IPROC_NAND_CTLR_READY, mmio);
41*4882a593Smuzhiyun 		return true;
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	return false;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
iproc_nand_intc_set(struct brcmnand_soc * soc,bool en)47*4882a593Smuzhiyun static void iproc_nand_intc_set(struct brcmnand_soc *soc, bool en)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct iproc_nand_soc *priv =
50*4882a593Smuzhiyun 			container_of(soc, struct iproc_nand_soc, soc);
51*4882a593Smuzhiyun 	void __iomem *mmio = priv->idm_base + IPROC_NAND_IO_CTRL_OFFSET;
52*4882a593Smuzhiyun 	u32 val;
53*4882a593Smuzhiyun 	unsigned long flags;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->idm_lock, flags);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	val = brcmnand_readl(mmio);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (en)
60*4882a593Smuzhiyun 		val |= IPROC_NAND_INT_CTRL_READ_ENABLE;
61*4882a593Smuzhiyun 	else
62*4882a593Smuzhiyun 		val &= ~IPROC_NAND_INT_CTRL_READ_ENABLE;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	brcmnand_writel(val, mmio);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->idm_lock, flags);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
iproc_nand_apb_access(struct brcmnand_soc * soc,bool prepare,bool is_param)69*4882a593Smuzhiyun static void iproc_nand_apb_access(struct brcmnand_soc *soc, bool prepare,
70*4882a593Smuzhiyun 				  bool is_param)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct iproc_nand_soc *priv =
73*4882a593Smuzhiyun 			container_of(soc, struct iproc_nand_soc, soc);
74*4882a593Smuzhiyun 	void __iomem *mmio = priv->idm_base + IPROC_NAND_IO_CTRL_OFFSET;
75*4882a593Smuzhiyun 	u32 val;
76*4882a593Smuzhiyun 	unsigned long flags;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->idm_lock, flags);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	val = brcmnand_readl(mmio);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * In the case of BE or when dealing with NAND data, alway configure
84*4882a593Smuzhiyun 	 * the APB bus to LE mode before accessing the FIFO and back to BE mode
85*4882a593Smuzhiyun 	 * after the access is done
86*4882a593Smuzhiyun 	 */
87*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN) || !is_param) {
88*4882a593Smuzhiyun 		if (prepare)
89*4882a593Smuzhiyun 			val |= IPROC_NAND_APB_LE_MODE;
90*4882a593Smuzhiyun 		else
91*4882a593Smuzhiyun 			val &= ~IPROC_NAND_APB_LE_MODE;
92*4882a593Smuzhiyun 	} else { /* when in LE accessing the parameter page, keep APB in BE */
93*4882a593Smuzhiyun 		val &= ~IPROC_NAND_APB_LE_MODE;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	brcmnand_writel(val, mmio);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->idm_lock, flags);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
iproc_nand_probe(struct platform_device * pdev)101*4882a593Smuzhiyun static int iproc_nand_probe(struct platform_device *pdev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
104*4882a593Smuzhiyun 	struct iproc_nand_soc *priv;
105*4882a593Smuzhiyun 	struct brcmnand_soc *soc;
106*4882a593Smuzhiyun 	struct resource *res;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
109*4882a593Smuzhiyun 	if (!priv)
110*4882a593Smuzhiyun 		return -ENOMEM;
111*4882a593Smuzhiyun 	soc = &priv->soc;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	spin_lock_init(&priv->idm_lock);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "iproc-idm");
116*4882a593Smuzhiyun 	priv->idm_base = devm_ioremap_resource(dev, res);
117*4882a593Smuzhiyun 	if (IS_ERR(priv->idm_base))
118*4882a593Smuzhiyun 		return PTR_ERR(priv->idm_base);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "iproc-ext");
121*4882a593Smuzhiyun 	priv->ext_base = devm_ioremap_resource(dev, res);
122*4882a593Smuzhiyun 	if (IS_ERR(priv->ext_base))
123*4882a593Smuzhiyun 		return PTR_ERR(priv->ext_base);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	soc->ctlrdy_ack = iproc_nand_intc_ack;
126*4882a593Smuzhiyun 	soc->ctlrdy_set_enabled = iproc_nand_intc_set;
127*4882a593Smuzhiyun 	soc->prepare_data_bus = iproc_nand_apb_access;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return brcmnand_probe(pdev, soc);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct of_device_id iproc_nand_of_match[] = {
133*4882a593Smuzhiyun 	{ .compatible = "brcm,nand-iproc" },
134*4882a593Smuzhiyun 	{},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, iproc_nand_of_match);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static struct platform_driver iproc_nand_driver = {
139*4882a593Smuzhiyun 	.probe			= iproc_nand_probe,
140*4882a593Smuzhiyun 	.remove			= brcmnand_remove,
141*4882a593Smuzhiyun 	.driver = {
142*4882a593Smuzhiyun 		.name		= "iproc_nand",
143*4882a593Smuzhiyun 		.pm		= &brcmnand_pm_ops,
144*4882a593Smuzhiyun 		.of_match_table	= iproc_nand_of_match,
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun module_platform_driver(iproc_nand_driver);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
150*4882a593Smuzhiyun MODULE_AUTHOR("Brian Norris");
151*4882a593Smuzhiyun MODULE_AUTHOR("Ray Jui");
152*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND driver for Broadcom IPROC-based SoCs");
153