xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/bcm47xxnflash/ops_bcm4706.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * BCM47XX NAND flash driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "bcm47xxnflash.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Broadcom uses 1'000'000 but it seems to be too many. Tests on WNDR4500 has
17*4882a593Smuzhiyun  * shown ~1000 retries as maxiumum. */
18*4882a593Smuzhiyun #define NFLASH_READY_RETRIES		10000
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define NFLASH_SECTOR_SIZE		512
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define NCTL_CMD0			0x00010000
23*4882a593Smuzhiyun #define NCTL_COL			0x00020000	/* Update column with value from BCMA_CC_NFLASH_COL_ADDR */
24*4882a593Smuzhiyun #define NCTL_ROW			0x00040000	/* Update row (page) with value from BCMA_CC_NFLASH_ROW_ADDR */
25*4882a593Smuzhiyun #define NCTL_CMD1W			0x00080000
26*4882a593Smuzhiyun #define NCTL_READ			0x00100000
27*4882a593Smuzhiyun #define NCTL_WRITE			0x00200000
28*4882a593Smuzhiyun #define NCTL_SPECADDR			0x01000000
29*4882a593Smuzhiyun #define NCTL_READY			0x04000000
30*4882a593Smuzhiyun #define NCTL_ERR			0x08000000
31*4882a593Smuzhiyun #define NCTL_CSA			0x40000000
32*4882a593Smuzhiyun #define NCTL_START			0x80000000
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /**************************************************
35*4882a593Smuzhiyun  * Various helpers
36*4882a593Smuzhiyun  **************************************************/
37*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_ns_to_cycle(u16 ns,u16 clock)38*4882a593Smuzhiyun static inline u8 bcm47xxnflash_ops_bcm4706_ns_to_cycle(u16 ns, u16 clock)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return ((ns * 1000 * clock) / 1000000) + 1;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_ctl_cmd(struct bcma_drv_cc * cc,u32 code)43*4882a593Smuzhiyun static int bcm47xxnflash_ops_bcm4706_ctl_cmd(struct bcma_drv_cc *cc, u32 code)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int i = 0;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bcma_cc_write32(cc, BCMA_CC_NFLASH_CTL, NCTL_START | code);
48*4882a593Smuzhiyun 	for (i = 0; i < NFLASH_READY_RETRIES; i++) {
49*4882a593Smuzhiyun 		if (!(bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_START)) {
50*4882a593Smuzhiyun 			i = 0;
51*4882a593Smuzhiyun 			break;
52*4882a593Smuzhiyun 		}
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 	if (i) {
55*4882a593Smuzhiyun 		pr_err("NFLASH control command not ready!\n");
56*4882a593Smuzhiyun 		return -EBUSY;
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_poll(struct bcma_drv_cc * cc)61*4882a593Smuzhiyun static int bcm47xxnflash_ops_bcm4706_poll(struct bcma_drv_cc *cc)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	int i;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	for (i = 0; i < NFLASH_READY_RETRIES; i++) {
66*4882a593Smuzhiyun 		if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_READY) {
67*4882a593Smuzhiyun 			if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) &
68*4882a593Smuzhiyun 			    BCMA_CC_NFLASH_CTL_ERR) {
69*4882a593Smuzhiyun 				pr_err("Error on polling\n");
70*4882a593Smuzhiyun 				return -EBUSY;
71*4882a593Smuzhiyun 			} else {
72*4882a593Smuzhiyun 				return 0;
73*4882a593Smuzhiyun 			}
74*4882a593Smuzhiyun 		}
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	pr_err("Polling timeout!\n");
78*4882a593Smuzhiyun 	return -EBUSY;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /**************************************************
82*4882a593Smuzhiyun  * R/W
83*4882a593Smuzhiyun  **************************************************/
84*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_read(struct mtd_info * mtd,uint8_t * buf,int len)85*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_read(struct mtd_info *mtd, uint8_t *buf,
86*4882a593Smuzhiyun 					   int len)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct nand_chip *nand_chip = mtd_to_nand(mtd);
89*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	u32 ctlcode;
92*4882a593Smuzhiyun 	u32 *dest = (u32 *)buf;
93*4882a593Smuzhiyun 	int i;
94*4882a593Smuzhiyun 	int toread;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
97*4882a593Smuzhiyun 	/* Don't validate column using nand_chip->page_shift, it may be bigger
98*4882a593Smuzhiyun 	 * when accessing OOB */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	while (len) {
101*4882a593Smuzhiyun 		/* We can read maximum of 0x200 bytes at once */
102*4882a593Smuzhiyun 		toread = min(len, 0x200);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		/* Set page and column */
105*4882a593Smuzhiyun 		bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_COL_ADDR,
106*4882a593Smuzhiyun 				b47n->curr_column);
107*4882a593Smuzhiyun 		bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_ROW_ADDR,
108*4882a593Smuzhiyun 				b47n->curr_page_addr);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		/* Prepare to read */
111*4882a593Smuzhiyun 		ctlcode = NCTL_CSA | NCTL_CMD1W | NCTL_ROW | NCTL_COL |
112*4882a593Smuzhiyun 			  NCTL_CMD0;
113*4882a593Smuzhiyun 		ctlcode |= NAND_CMD_READSTART << 8;
114*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode))
115*4882a593Smuzhiyun 			return;
116*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_poll(b47n->cc))
117*4882a593Smuzhiyun 			return;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* Eventually read some data :) */
120*4882a593Smuzhiyun 		for (i = 0; i < toread; i += 4, dest++) {
121*4882a593Smuzhiyun 			ctlcode = NCTL_CSA | 0x30000000 | NCTL_READ;
122*4882a593Smuzhiyun 			if (i == toread - 4) /* Last read goes without that */
123*4882a593Smuzhiyun 				ctlcode &= ~NCTL_CSA;
124*4882a593Smuzhiyun 			if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
125*4882a593Smuzhiyun 							      ctlcode))
126*4882a593Smuzhiyun 				return;
127*4882a593Smuzhiyun 			*dest = bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA);
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		b47n->curr_column += toread;
131*4882a593Smuzhiyun 		len -= toread;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_write(struct mtd_info * mtd,const uint8_t * buf,int len)135*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_write(struct mtd_info *mtd,
136*4882a593Smuzhiyun 					    const uint8_t *buf, int len)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct nand_chip *nand_chip = mtd_to_nand(mtd);
139*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
140*4882a593Smuzhiyun 	struct bcma_drv_cc *cc = b47n->cc;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	u32 ctlcode;
143*4882a593Smuzhiyun 	const u32 *data = (u32 *)buf;
144*4882a593Smuzhiyun 	int i;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
147*4882a593Smuzhiyun 	/* Don't validate column using nand_chip->page_shift, it may be bigger
148*4882a593Smuzhiyun 	 * when accessing OOB */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (i = 0; i < len; i += 4, data++) {
151*4882a593Smuzhiyun 		bcma_cc_write32(cc, BCMA_CC_NFLASH_DATA, *data);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		ctlcode = NCTL_CSA | 0x30000000 | NCTL_WRITE;
154*4882a593Smuzhiyun 		if (i == len - 4) /* Last read goes without that */
155*4882a593Smuzhiyun 			ctlcode &= ~NCTL_CSA;
156*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode)) {
157*4882a593Smuzhiyun 			pr_err("%s ctl_cmd didn't work!\n", __func__);
158*4882a593Smuzhiyun 			return;
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	b47n->curr_column += len;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /**************************************************
166*4882a593Smuzhiyun  * NAND chip ops
167*4882a593Smuzhiyun  **************************************************/
168*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_cmd_ctrl(struct nand_chip * nand_chip,int cmd,unsigned int ctrl)169*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_cmd_ctrl(struct nand_chip *nand_chip,
170*4882a593Smuzhiyun 					       int cmd, unsigned int ctrl)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
173*4882a593Smuzhiyun 	u32 code = 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (cmd == NAND_CMD_NONE)
176*4882a593Smuzhiyun 		return;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (cmd & NAND_CTRL_CLE)
179*4882a593Smuzhiyun 		code = cmd | NCTL_CMD0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* nCS is not needed for reset command */
182*4882a593Smuzhiyun 	if (cmd != NAND_CMD_RESET)
183*4882a593Smuzhiyun 		code |= NCTL_CSA;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, code);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* Default nand_select_chip calls cmd_ctrl, which is not used in BCM4706 */
bcm47xxnflash_ops_bcm4706_select_chip(struct nand_chip * chip,int cs)189*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_select_chip(struct nand_chip *chip,
190*4882a593Smuzhiyun 						  int cs)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	return;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_dev_ready(struct nand_chip * nand_chip)195*4882a593Smuzhiyun static int bcm47xxnflash_ops_bcm4706_dev_ready(struct nand_chip *nand_chip)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return !!(bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_CTL) & NCTL_READY);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * Default nand_command and nand_command_lp don't match BCM4706 hardware layout.
204*4882a593Smuzhiyun  * For example, reading chip id is performed in a non-standard way.
205*4882a593Smuzhiyun  * Setting column and page is also handled differently, we use a special
206*4882a593Smuzhiyun  * registers of ChipCommon core. Hacking cmd_ctrl to understand and convert
207*4882a593Smuzhiyun  * standard commands would be much more complicated.
208*4882a593Smuzhiyun  */
bcm47xxnflash_ops_bcm4706_cmdfunc(struct nand_chip * nand_chip,unsigned command,int column,int page_addr)209*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_cmdfunc(struct nand_chip *nand_chip,
210*4882a593Smuzhiyun 					      unsigned command, int column,
211*4882a593Smuzhiyun 					      int page_addr)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(nand_chip);
214*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
215*4882a593Smuzhiyun 	struct bcma_drv_cc *cc = b47n->cc;
216*4882a593Smuzhiyun 	u32 ctlcode;
217*4882a593Smuzhiyun 	int i;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (column != -1)
220*4882a593Smuzhiyun 		b47n->curr_column = column;
221*4882a593Smuzhiyun 	if (page_addr != -1)
222*4882a593Smuzhiyun 		b47n->curr_page_addr = page_addr;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	switch (command) {
225*4882a593Smuzhiyun 	case NAND_CMD_RESET:
226*4882a593Smuzhiyun 		nand_chip->legacy.cmd_ctrl(nand_chip, command, NAND_CTRL_CLE);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		ndelay(100);
229*4882a593Smuzhiyun 		nand_wait_ready(nand_chip);
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	case NAND_CMD_READID:
232*4882a593Smuzhiyun 		ctlcode = NCTL_CSA | 0x01000000 | NCTL_CMD1W | NCTL_CMD0;
233*4882a593Smuzhiyun 		ctlcode |= NAND_CMD_READID;
234*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode)) {
235*4882a593Smuzhiyun 			pr_err("READID error\n");
236*4882a593Smuzhiyun 			break;
237*4882a593Smuzhiyun 		}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/*
240*4882a593Smuzhiyun 		 * Reading is specific, last one has to go without NCTL_CSA
241*4882a593Smuzhiyun 		 * bit. We don't know how many reads NAND subsystem is going
242*4882a593Smuzhiyun 		 * to perform, so cache everything.
243*4882a593Smuzhiyun 		 */
244*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(b47n->id_data); i++) {
245*4882a593Smuzhiyun 			ctlcode = NCTL_CSA | NCTL_READ;
246*4882a593Smuzhiyun 			if (i == ARRAY_SIZE(b47n->id_data) - 1)
247*4882a593Smuzhiyun 				ctlcode &= ~NCTL_CSA;
248*4882a593Smuzhiyun 			if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
249*4882a593Smuzhiyun 							      ctlcode)) {
250*4882a593Smuzhiyun 				pr_err("READID error\n");
251*4882a593Smuzhiyun 				break;
252*4882a593Smuzhiyun 			}
253*4882a593Smuzhiyun 			b47n->id_data[i] =
254*4882a593Smuzhiyun 				bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA)
255*4882a593Smuzhiyun 				& 0xFF;
256*4882a593Smuzhiyun 		}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case NAND_CMD_STATUS:
260*4882a593Smuzhiyun 		ctlcode = NCTL_CSA | NCTL_CMD0 | NAND_CMD_STATUS;
261*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
262*4882a593Smuzhiyun 			pr_err("STATUS command error\n");
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case NAND_CMD_READ0:
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 	case NAND_CMD_READOOB:
267*4882a593Smuzhiyun 		if (page_addr != -1)
268*4882a593Smuzhiyun 			b47n->curr_column += mtd->writesize;
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 	case NAND_CMD_ERASE1:
271*4882a593Smuzhiyun 		bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
272*4882a593Smuzhiyun 				b47n->curr_page_addr);
273*4882a593Smuzhiyun 		ctlcode = NCTL_ROW | NCTL_CMD1W | NCTL_CMD0 |
274*4882a593Smuzhiyun 			  NAND_CMD_ERASE1 | (NAND_CMD_ERASE2 << 8);
275*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
276*4882a593Smuzhiyun 			pr_err("ERASE1 failed\n");
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case NAND_CMD_ERASE2:
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	case NAND_CMD_SEQIN:
281*4882a593Smuzhiyun 		/* Set page and column */
282*4882a593Smuzhiyun 		bcma_cc_write32(cc, BCMA_CC_NFLASH_COL_ADDR,
283*4882a593Smuzhiyun 				b47n->curr_column);
284*4882a593Smuzhiyun 		bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
285*4882a593Smuzhiyun 				b47n->curr_page_addr);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		/* Prepare to write */
288*4882a593Smuzhiyun 		ctlcode = 0x40000000 | NCTL_ROW | NCTL_COL | NCTL_CMD0;
289*4882a593Smuzhiyun 		ctlcode |= NAND_CMD_SEQIN;
290*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
291*4882a593Smuzhiyun 			pr_err("SEQIN failed\n");
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	case NAND_CMD_PAGEPROG:
294*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_CMD0 |
295*4882a593Smuzhiyun 							  NAND_CMD_PAGEPROG))
296*4882a593Smuzhiyun 			pr_err("PAGEPROG failed\n");
297*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_poll(cc))
298*4882a593Smuzhiyun 			pr_err("PAGEPROG not ready\n");
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	default:
301*4882a593Smuzhiyun 		pr_err("Command 0x%X unsupported\n", command);
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 	b47n->curr_command = command;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_read_byte(struct nand_chip * nand_chip)307*4882a593Smuzhiyun static u8 bcm47xxnflash_ops_bcm4706_read_byte(struct nand_chip *nand_chip)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(nand_chip);
310*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
311*4882a593Smuzhiyun 	struct bcma_drv_cc *cc = b47n->cc;
312*4882a593Smuzhiyun 	u32 tmp = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	switch (b47n->curr_command) {
315*4882a593Smuzhiyun 	case NAND_CMD_READID:
316*4882a593Smuzhiyun 		if (b47n->curr_column >= ARRAY_SIZE(b47n->id_data)) {
317*4882a593Smuzhiyun 			pr_err("Requested invalid id_data: %d\n",
318*4882a593Smuzhiyun 			       b47n->curr_column);
319*4882a593Smuzhiyun 			return 0;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 		return b47n->id_data[b47n->curr_column++];
322*4882a593Smuzhiyun 	case NAND_CMD_STATUS:
323*4882a593Smuzhiyun 		if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_READ))
324*4882a593Smuzhiyun 			return 0;
325*4882a593Smuzhiyun 		return bcma_cc_read32(cc, BCMA_CC_NFLASH_DATA) & 0xff;
326*4882a593Smuzhiyun 	case NAND_CMD_READOOB:
327*4882a593Smuzhiyun 		bcm47xxnflash_ops_bcm4706_read(mtd, (u8 *)&tmp, 4);
328*4882a593Smuzhiyun 		return tmp & 0xFF;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	pr_err("Invalid command for byte read: 0x%X\n", b47n->curr_command);
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_read_buf(struct nand_chip * nand_chip,uint8_t * buf,int len)335*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_read_buf(struct nand_chip *nand_chip,
336*4882a593Smuzhiyun 					       uint8_t *buf, int len)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	switch (b47n->curr_command) {
341*4882a593Smuzhiyun 	case NAND_CMD_READ0:
342*4882a593Smuzhiyun 	case NAND_CMD_READOOB:
343*4882a593Smuzhiyun 		bcm47xxnflash_ops_bcm4706_read(nand_to_mtd(nand_chip), buf,
344*4882a593Smuzhiyun 					       len);
345*4882a593Smuzhiyun 		return;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	pr_err("Invalid command for buf read: 0x%X\n", b47n->curr_command);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_write_buf(struct nand_chip * nand_chip,const uint8_t * buf,int len)351*4882a593Smuzhiyun static void bcm47xxnflash_ops_bcm4706_write_buf(struct nand_chip *nand_chip,
352*4882a593Smuzhiyun 						const uint8_t *buf, int len)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	switch (b47n->curr_command) {
357*4882a593Smuzhiyun 	case NAND_CMD_SEQIN:
358*4882a593Smuzhiyun 		bcm47xxnflash_ops_bcm4706_write(nand_to_mtd(nand_chip), buf,
359*4882a593Smuzhiyun 						len);
360*4882a593Smuzhiyun 		return;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	pr_err("Invalid command for buf write: 0x%X\n", b47n->curr_command);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /**************************************************
367*4882a593Smuzhiyun  * Init
368*4882a593Smuzhiyun  **************************************************/
369*4882a593Smuzhiyun 
bcm47xxnflash_ops_bcm4706_init(struct bcm47xxnflash * b47n)370*4882a593Smuzhiyun int bcm47xxnflash_ops_bcm4706_init(struct bcm47xxnflash *b47n)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct nand_chip *nand_chip = (struct nand_chip *)&b47n->nand_chip;
373*4882a593Smuzhiyun 	int err;
374*4882a593Smuzhiyun 	u32 freq;
375*4882a593Smuzhiyun 	u16 clock;
376*4882a593Smuzhiyun 	u8 w0, w1, w2, w3, w4;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	unsigned long chipsize; /* MiB */
379*4882a593Smuzhiyun 	u8 tbits, col_bits, col_size, row_bits, row_bsize;
380*4882a593Smuzhiyun 	u32 val;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	nand_chip->legacy.select_chip = bcm47xxnflash_ops_bcm4706_select_chip;
383*4882a593Smuzhiyun 	nand_chip->legacy.cmd_ctrl = bcm47xxnflash_ops_bcm4706_cmd_ctrl;
384*4882a593Smuzhiyun 	nand_chip->legacy.dev_ready = bcm47xxnflash_ops_bcm4706_dev_ready;
385*4882a593Smuzhiyun 	b47n->nand_chip.legacy.cmdfunc = bcm47xxnflash_ops_bcm4706_cmdfunc;
386*4882a593Smuzhiyun 	b47n->nand_chip.legacy.read_byte = bcm47xxnflash_ops_bcm4706_read_byte;
387*4882a593Smuzhiyun 	b47n->nand_chip.legacy.read_buf = bcm47xxnflash_ops_bcm4706_read_buf;
388*4882a593Smuzhiyun 	b47n->nand_chip.legacy.write_buf = bcm47xxnflash_ops_bcm4706_write_buf;
389*4882a593Smuzhiyun 	b47n->nand_chip.legacy.set_features = nand_get_set_features_notsupp;
390*4882a593Smuzhiyun 	b47n->nand_chip.legacy.get_features = nand_get_set_features_notsupp;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	nand_chip->legacy.chip_delay = 50;
393*4882a593Smuzhiyun 	b47n->nand_chip.bbt_options = NAND_BBT_USE_FLASH;
394*4882a593Smuzhiyun 	/* TODO: implement ECC */
395*4882a593Smuzhiyun 	b47n->nand_chip.ecc.engine_type = NAND_ECC_ENGINE_TYPE_NONE;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* Enable NAND flash access */
398*4882a593Smuzhiyun 	bcma_cc_set32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
399*4882a593Smuzhiyun 		      BCMA_CC_4706_FLASHSCFG_NF1);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Configure wait counters */
402*4882a593Smuzhiyun 	if (b47n->cc->status & BCMA_CC_CHIPST_4706_PKG_OPTION) {
403*4882a593Smuzhiyun 		/* 400 MHz */
404*4882a593Smuzhiyun 		freq = 400000000 / 4;
405*4882a593Smuzhiyun 	} else {
406*4882a593Smuzhiyun 		freq = bcma_chipco_pll_read(b47n->cc, 4);
407*4882a593Smuzhiyun 		freq = (freq & 0xFFF) >> 3;
408*4882a593Smuzhiyun 		/* Fixed reference clock 25 MHz and m = 2 */
409*4882a593Smuzhiyun 		freq = (freq * 25000000 / 2) / 4;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 	clock = freq / 1000000;
412*4882a593Smuzhiyun 	w0 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(15, clock);
413*4882a593Smuzhiyun 	w1 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(20, clock);
414*4882a593Smuzhiyun 	w2 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
415*4882a593Smuzhiyun 	w3 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
416*4882a593Smuzhiyun 	w4 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(100, clock);
417*4882a593Smuzhiyun 	bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_WAITCNT0,
418*4882a593Smuzhiyun 			(w4 << 24 | w3 << 18 | w2 << 12 | w1 << 6 | w0));
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Scan NAND */
421*4882a593Smuzhiyun 	err = nand_scan(&b47n->nand_chip, 1);
422*4882a593Smuzhiyun 	if (err) {
423*4882a593Smuzhiyun 		pr_err("Could not scan NAND flash: %d\n", err);
424*4882a593Smuzhiyun 		goto exit;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Configure FLASH */
428*4882a593Smuzhiyun 	chipsize = nanddev_target_size(&b47n->nand_chip.base) >> 20;
429*4882a593Smuzhiyun 	tbits = ffs(chipsize); /* find first bit set */
430*4882a593Smuzhiyun 	if (!tbits || tbits != fls(chipsize)) {
431*4882a593Smuzhiyun 		pr_err("Invalid flash size: 0x%lX\n", chipsize);
432*4882a593Smuzhiyun 		err = -ENOTSUPP;
433*4882a593Smuzhiyun 		goto exit;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 	tbits += 19; /* Broadcom increases *index* by 20, we increase *pos* */
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	col_bits = b47n->nand_chip.page_shift + 1;
438*4882a593Smuzhiyun 	col_size = (col_bits + 7) / 8;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	row_bits = tbits - col_bits + 1;
441*4882a593Smuzhiyun 	row_bsize = (row_bits + 7) / 8;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	val = ((row_bsize - 1) << 6) | ((col_size - 1) << 4) | 2;
444*4882a593Smuzhiyun 	bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_CONF, val);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun exit:
447*4882a593Smuzhiyun 	if (err)
448*4882a593Smuzhiyun 		bcma_cc_mask32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
449*4882a593Smuzhiyun 			       ~BCMA_CC_4706_FLASHSCFG_NF1);
450*4882a593Smuzhiyun 	return err;
451*4882a593Smuzhiyun }
452