1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cortina Systems Gemini OF physmap add-on
4*4882a593Smuzhiyun * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This SoC has an elaborate flash control register, so we need to
7*4882a593Smuzhiyun * detect and set it up when booting on this platform.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/mtd/map.h>
13*4882a593Smuzhiyun #include <linux/mtd/xip.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
18*4882a593Smuzhiyun #include "physmap-gemini.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * The Flash-relevant parts of the global status register
22*4882a593Smuzhiyun * These would also be relevant for a NAND driver.
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #define GLOBAL_STATUS 0x04
25*4882a593Smuzhiyun #define FLASH_TYPE_MASK (0x3 << 24)
26*4882a593Smuzhiyun #define FLASH_TYPE_NAND_2K (0x3 << 24)
27*4882a593Smuzhiyun #define FLASH_TYPE_NAND_512 (0x2 << 24)
28*4882a593Smuzhiyun #define FLASH_TYPE_PARALLEL (0x1 << 24)
29*4882a593Smuzhiyun #define FLASH_TYPE_SERIAL (0x0 << 24)
30*4882a593Smuzhiyun /* if parallel */
31*4882a593Smuzhiyun #define FLASH_WIDTH_16BIT (1 << 23) /* else 8 bit */
32*4882a593Smuzhiyun /* if serial */
33*4882a593Smuzhiyun #define FLASH_ATMEL (1 << 23) /* else STM */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define FLASH_SIZE_MASK (0x3 << 21)
36*4882a593Smuzhiyun #define NAND_256M (0x3 << 21) /* and more */
37*4882a593Smuzhiyun #define NAND_128M (0x2 << 21)
38*4882a593Smuzhiyun #define NAND_64M (0x1 << 21)
39*4882a593Smuzhiyun #define NAND_32M (0x0 << 21)
40*4882a593Smuzhiyun #define ATMEL_16M (0x3 << 21) /* and more */
41*4882a593Smuzhiyun #define ATMEL_8M (0x2 << 21)
42*4882a593Smuzhiyun #define ATMEL_4M_2M (0x1 << 21)
43*4882a593Smuzhiyun #define ATMEL_1M (0x0 << 21) /* and less */
44*4882a593Smuzhiyun #define STM_32M (1 << 22) /* and more */
45*4882a593Smuzhiyun #define STM_16M (0 << 22) /* and less */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define FLASH_PARALLEL_HIGH_PIN_CNT (1 << 20) /* else low pin cnt */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct gemini_flash {
50*4882a593Smuzhiyun struct device *dev;
51*4882a593Smuzhiyun struct pinctrl *p;
52*4882a593Smuzhiyun struct pinctrl_state *enabled_state;
53*4882a593Smuzhiyun struct pinctrl_state *disabled_state;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Static local state */
57*4882a593Smuzhiyun static struct gemini_flash *gf;
58*4882a593Smuzhiyun
gemini_flash_enable_pins(void)59*4882a593Smuzhiyun static void gemini_flash_enable_pins(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun int ret;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (IS_ERR(gf->enabled_state))
64*4882a593Smuzhiyun return;
65*4882a593Smuzhiyun ret = pinctrl_select_state(gf->p, gf->enabled_state);
66*4882a593Smuzhiyun if (ret)
67*4882a593Smuzhiyun dev_err(gf->dev, "failed to enable pins\n");
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
gemini_flash_disable_pins(void)70*4882a593Smuzhiyun static void gemini_flash_disable_pins(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun int ret;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (IS_ERR(gf->disabled_state))
75*4882a593Smuzhiyun return;
76*4882a593Smuzhiyun ret = pinctrl_select_state(gf->p, gf->disabled_state);
77*4882a593Smuzhiyun if (ret)
78*4882a593Smuzhiyun dev_err(gf->dev, "failed to disable pins\n");
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
gemini_flash_map_read(struct map_info * map,unsigned long ofs)81*4882a593Smuzhiyun static map_word __xipram gemini_flash_map_read(struct map_info *map,
82*4882a593Smuzhiyun unsigned long ofs)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun map_word ret;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun gemini_flash_enable_pins();
87*4882a593Smuzhiyun ret = inline_map_read(map, ofs);
88*4882a593Smuzhiyun gemini_flash_disable_pins();
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return ret;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
gemini_flash_map_write(struct map_info * map,const map_word datum,unsigned long ofs)93*4882a593Smuzhiyun static void __xipram gemini_flash_map_write(struct map_info *map,
94*4882a593Smuzhiyun const map_word datum,
95*4882a593Smuzhiyun unsigned long ofs)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun gemini_flash_enable_pins();
98*4882a593Smuzhiyun inline_map_write(map, datum, ofs);
99*4882a593Smuzhiyun gemini_flash_disable_pins();
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
gemini_flash_map_copy_from(struct map_info * map,void * to,unsigned long from,ssize_t len)102*4882a593Smuzhiyun static void __xipram gemini_flash_map_copy_from(struct map_info *map,
103*4882a593Smuzhiyun void *to, unsigned long from,
104*4882a593Smuzhiyun ssize_t len)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun gemini_flash_enable_pins();
107*4882a593Smuzhiyun inline_map_copy_from(map, to, from, len);
108*4882a593Smuzhiyun gemini_flash_disable_pins();
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
gemini_flash_map_copy_to(struct map_info * map,unsigned long to,const void * from,ssize_t len)111*4882a593Smuzhiyun static void __xipram gemini_flash_map_copy_to(struct map_info *map,
112*4882a593Smuzhiyun unsigned long to,
113*4882a593Smuzhiyun const void *from, ssize_t len)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun gemini_flash_enable_pins();
116*4882a593Smuzhiyun inline_map_copy_to(map, to, from, len);
117*4882a593Smuzhiyun gemini_flash_disable_pins();
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
of_flash_probe_gemini(struct platform_device * pdev,struct device_node * np,struct map_info * map)120*4882a593Smuzhiyun int of_flash_probe_gemini(struct platform_device *pdev,
121*4882a593Smuzhiyun struct device_node *np,
122*4882a593Smuzhiyun struct map_info *map)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct regmap *rmap;
125*4882a593Smuzhiyun struct device *dev = &pdev->dev;
126*4882a593Smuzhiyun u32 val;
127*4882a593Smuzhiyun int ret;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Multiplatform guard */
130*4882a593Smuzhiyun if (!of_device_is_compatible(np, "cortina,gemini-flash"))
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun gf = devm_kzalloc(dev, sizeof(*gf), GFP_KERNEL);
134*4882a593Smuzhiyun if (!gf)
135*4882a593Smuzhiyun return -ENOMEM;
136*4882a593Smuzhiyun gf->dev = dev;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun rmap = syscon_regmap_lookup_by_phandle(np, "syscon");
139*4882a593Smuzhiyun if (IS_ERR(rmap)) {
140*4882a593Smuzhiyun dev_err(dev, "no syscon\n");
141*4882a593Smuzhiyun return PTR_ERR(rmap);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = regmap_read(rmap, GLOBAL_STATUS, &val);
145*4882a593Smuzhiyun if (ret) {
146*4882a593Smuzhiyun dev_err(dev, "failed to read global status register\n");
147*4882a593Smuzhiyun return -ENODEV;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun dev_dbg(dev, "global status reg: %08x\n", val);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * It would be contradictory if a physmap flash was NOT parallel.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun if ((val & FLASH_TYPE_MASK) != FLASH_TYPE_PARALLEL) {
155*4882a593Smuzhiyun dev_err(dev, "flash is not parallel\n");
156*4882a593Smuzhiyun return -ENODEV;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Complain if DT data and hardware definition is different.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun if (val & FLASH_WIDTH_16BIT) {
163*4882a593Smuzhiyun if (map->bankwidth != 2)
164*4882a593Smuzhiyun dev_warn(dev, "flash hardware say flash is 16 bit wide but DT says it is %d bits wide\n",
165*4882a593Smuzhiyun map->bankwidth * 8);
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun if (map->bankwidth != 1)
168*4882a593Smuzhiyun dev_warn(dev, "flash hardware say flash is 8 bit wide but DT says it is %d bits wide\n",
169*4882a593Smuzhiyun map->bankwidth * 8);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun gf->p = devm_pinctrl_get(dev);
173*4882a593Smuzhiyun if (IS_ERR(gf->p)) {
174*4882a593Smuzhiyun dev_err(dev, "no pinctrl handle\n");
175*4882a593Smuzhiyun ret = PTR_ERR(gf->p);
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun gf->enabled_state = pinctrl_lookup_state(gf->p, "enabled");
180*4882a593Smuzhiyun if (IS_ERR(gf->enabled_state))
181*4882a593Smuzhiyun dev_err(dev, "no enabled pin control state\n");
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun gf->disabled_state = pinctrl_lookup_state(gf->p, "disabled");
184*4882a593Smuzhiyun if (IS_ERR(gf->enabled_state)) {
185*4882a593Smuzhiyun dev_err(dev, "no disabled pin control state\n");
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun ret = pinctrl_select_state(gf->p, gf->disabled_state);
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun dev_err(gf->dev, "failed to disable pins\n");
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun map->read = gemini_flash_map_read;
193*4882a593Smuzhiyun map->write = gemini_flash_map_write;
194*4882a593Smuzhiyun map->copy_from = gemini_flash_map_copy_from;
195*4882a593Smuzhiyun map->copy_to = gemini_flash_map_copy_to;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun dev_info(dev, "initialized Gemini-specific physmap control\n");
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201