1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * nettel.c -- mappings for NETtel/SecureEdge/SnapGear (x86) boards.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) Copyright 2000-2001, Greg Ungerer (gerg@snapgear.com)
8*4882a593Smuzhiyun * (C) Copyright 2001-2002, SnapGear (www.snapgear.com)
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /****************************************************************************/
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
18*4882a593Smuzhiyun #include <linux/mtd/map.h>
19*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
20*4882a593Smuzhiyun #include <linux/mtd/cfi.h>
21*4882a593Smuzhiyun #include <linux/reboot.h>
22*4882a593Smuzhiyun #include <linux/err.h>
23*4882a593Smuzhiyun #include <linux/kdev_t.h>
24*4882a593Smuzhiyun #include <linux/root_dev.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /****************************************************************************/
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define INTEL_BUSWIDTH 1
30*4882a593Smuzhiyun #define AMD_WINDOW_MAXSIZE 0x00200000
31*4882a593Smuzhiyun #define AMD_BUSWIDTH 1
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * PAR masks and shifts, assuming 64K pages.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun #define SC520_PAR_ADDR_MASK 0x00003fff
37*4882a593Smuzhiyun #define SC520_PAR_ADDR_SHIFT 16
38*4882a593Smuzhiyun #define SC520_PAR_TO_ADDR(par) \
39*4882a593Smuzhiyun (((par)&SC520_PAR_ADDR_MASK) << SC520_PAR_ADDR_SHIFT)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SC520_PAR_SIZE_MASK 0x01ffc000
42*4882a593Smuzhiyun #define SC520_PAR_SIZE_SHIFT 2
43*4882a593Smuzhiyun #define SC520_PAR_TO_SIZE(par) \
44*4882a593Smuzhiyun ((((par)&SC520_PAR_SIZE_MASK) << SC520_PAR_SIZE_SHIFT) + (64*1024))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SC520_PAR(cs, addr, size) \
47*4882a593Smuzhiyun ((cs) | \
48*4882a593Smuzhiyun ((((size)-(64*1024)) >> SC520_PAR_SIZE_SHIFT) & SC520_PAR_SIZE_MASK) | \
49*4882a593Smuzhiyun (((addr) >> SC520_PAR_ADDR_SHIFT) & SC520_PAR_ADDR_MASK))
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SC520_PAR_BOOTCS 0x8a000000
52*4882a593Smuzhiyun #define SC520_PAR_ROMCS1 0xaa000000
53*4882a593Smuzhiyun #define SC520_PAR_ROMCS2 0xca000000 /* Cache disabled, 64K page */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static void *nettel_mmcrp = NULL;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
58*4882a593Smuzhiyun static struct mtd_info *intel_mtd;
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun static struct mtd_info *amd_mtd;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /****************************************************************************/
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /****************************************************************************/
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
67*4882a593Smuzhiyun static struct map_info nettel_intel_map = {
68*4882a593Smuzhiyun .name = "SnapGear Intel",
69*4882a593Smuzhiyun .size = 0,
70*4882a593Smuzhiyun .bankwidth = INTEL_BUSWIDTH,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct mtd_partition nettel_intel_partitions[] = {
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun .name = "SnapGear kernel",
76*4882a593Smuzhiyun .offset = 0,
77*4882a593Smuzhiyun .size = 0x000e0000
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun .name = "SnapGear filesystem",
81*4882a593Smuzhiyun .offset = 0x00100000,
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun .name = "SnapGear config",
85*4882a593Smuzhiyun .offset = 0x000e0000,
86*4882a593Smuzhiyun .size = 0x00020000
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun .name = "SnapGear Intel",
90*4882a593Smuzhiyun .offset = 0
91*4882a593Smuzhiyun },
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun .name = "SnapGear BIOS Config",
94*4882a593Smuzhiyun .offset = 0x007e0000,
95*4882a593Smuzhiyun .size = 0x00020000
96*4882a593Smuzhiyun },
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun .name = "SnapGear BIOS",
99*4882a593Smuzhiyun .offset = 0x007e0000,
100*4882a593Smuzhiyun .size = 0x00020000
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static struct map_info nettel_amd_map = {
106*4882a593Smuzhiyun .name = "SnapGear AMD",
107*4882a593Smuzhiyun .size = AMD_WINDOW_MAXSIZE,
108*4882a593Smuzhiyun .bankwidth = AMD_BUSWIDTH,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct mtd_partition nettel_amd_partitions[] = {
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun .name = "SnapGear BIOS config",
114*4882a593Smuzhiyun .offset = 0x000e0000,
115*4882a593Smuzhiyun .size = 0x00010000
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun .name = "SnapGear BIOS",
119*4882a593Smuzhiyun .offset = 0x000f0000,
120*4882a593Smuzhiyun .size = 0x00010000
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun .name = "SnapGear AMD",
124*4882a593Smuzhiyun .offset = 0
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun .name = "SnapGear high BIOS",
128*4882a593Smuzhiyun .offset = 0x001f0000,
129*4882a593Smuzhiyun .size = 0x00010000
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define NUM_AMD_PARTITIONS ARRAY_SIZE(nettel_amd_partitions)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /****************************************************************************/
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Set the Intel flash back to read mode since some old boot
141*4882a593Smuzhiyun * loaders don't.
142*4882a593Smuzhiyun */
nettel_reboot_notifier(struct notifier_block * nb,unsigned long val,void * v)143*4882a593Smuzhiyun static int nettel_reboot_notifier(struct notifier_block *nb, unsigned long val, void *v)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct cfi_private *cfi = nettel_intel_map.fldrv_priv;
146*4882a593Smuzhiyun unsigned long b;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Make sure all FLASH chips are put back into read mode */
149*4882a593Smuzhiyun for (b = 0; (b < nettel_intel_partitions[3].size); b += 0x100000) {
150*4882a593Smuzhiyun cfi_send_gen_cmd(0xff, 0x55, b, &nettel_intel_map, cfi,
151*4882a593Smuzhiyun cfi->device_type, NULL);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun return(NOTIFY_OK);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static struct notifier_block nettel_notifier_block = {
157*4882a593Smuzhiyun nettel_reboot_notifier, NULL, 0
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /****************************************************************************/
163*4882a593Smuzhiyun
nettel_init(void)164*4882a593Smuzhiyun static int __init nettel_init(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun volatile unsigned long *amdpar;
167*4882a593Smuzhiyun unsigned long amdaddr, maxsize;
168*4882a593Smuzhiyun int num_amd_partitions=0;
169*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
170*4882a593Smuzhiyun volatile unsigned long *intel0par, *intel1par;
171*4882a593Smuzhiyun unsigned long orig_bootcspar, orig_romcs1par;
172*4882a593Smuzhiyun unsigned long intel0addr, intel0size;
173*4882a593Smuzhiyun unsigned long intel1addr, intel1size;
174*4882a593Smuzhiyun int intelboot, intel0cs, intel1cs;
175*4882a593Smuzhiyun int num_intel_partitions;
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun int rc = 0;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun nettel_mmcrp = (void *) ioremap(0xfffef000, 4096);
180*4882a593Smuzhiyun if (nettel_mmcrp == NULL) {
181*4882a593Smuzhiyun printk("SNAPGEAR: failed to disable MMCR cache??\n");
182*4882a593Smuzhiyun return(-EIO);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Set CPU clock to be 33.000MHz */
186*4882a593Smuzhiyun *((unsigned char *) (nettel_mmcrp + 0xc64)) = 0x01;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun amdpar = (volatile unsigned long *) (nettel_mmcrp + 0xc4);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
191*4882a593Smuzhiyun intelboot = 0;
192*4882a593Smuzhiyun intel0cs = SC520_PAR_ROMCS1;
193*4882a593Smuzhiyun intel0par = (volatile unsigned long *) (nettel_mmcrp + 0xc0);
194*4882a593Smuzhiyun intel1cs = SC520_PAR_ROMCS2;
195*4882a593Smuzhiyun intel1par = (volatile unsigned long *) (nettel_mmcrp + 0xbc);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun * Save the CS settings then ensure ROMCS1 and ROMCS2 are off,
199*4882a593Smuzhiyun * otherwise they might clash with where we try to map BOOTCS.
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun orig_bootcspar = *amdpar;
202*4882a593Smuzhiyun orig_romcs1par = *intel0par;
203*4882a593Smuzhiyun *intel0par = 0;
204*4882a593Smuzhiyun *intel1par = 0;
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * The first thing to do is determine if we have a separate
209*4882a593Smuzhiyun * boot FLASH device. Typically this is a small (1 to 2MB)
210*4882a593Smuzhiyun * AMD FLASH part. It seems that device size is about the
211*4882a593Smuzhiyun * only way to tell if this is the case...
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun amdaddr = 0x20000000;
214*4882a593Smuzhiyun maxsize = AMD_WINDOW_MAXSIZE;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun *amdpar = SC520_PAR(SC520_PAR_BOOTCS, amdaddr, maxsize);
217*4882a593Smuzhiyun __asm__ ("wbinvd");
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun nettel_amd_map.phys = amdaddr;
220*4882a593Smuzhiyun nettel_amd_map.virt = ioremap(amdaddr, maxsize);
221*4882a593Smuzhiyun if (!nettel_amd_map.virt) {
222*4882a593Smuzhiyun printk("SNAPGEAR: failed to ioremap() BOOTCS\n");
223*4882a593Smuzhiyun iounmap(nettel_mmcrp);
224*4882a593Smuzhiyun return(-EIO);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun simple_map_init(&nettel_amd_map);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if ((amd_mtd = do_map_probe("jedec_probe", &nettel_amd_map))) {
229*4882a593Smuzhiyun printk(KERN_NOTICE "SNAPGEAR: AMD flash device size = %dK\n",
230*4882a593Smuzhiyun (int)(amd_mtd->size>>10));
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun amd_mtd->owner = THIS_MODULE;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* The high BIOS partition is only present for 2MB units */
235*4882a593Smuzhiyun num_amd_partitions = NUM_AMD_PARTITIONS;
236*4882a593Smuzhiyun if (amd_mtd->size < AMD_WINDOW_MAXSIZE)
237*4882a593Smuzhiyun num_amd_partitions--;
238*4882a593Smuzhiyun /* Don't add the partition until after the primary INTEL's */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * Map the Intel flash into memory after the AMD
243*4882a593Smuzhiyun * It has to start on a multiple of maxsize.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun maxsize = SC520_PAR_TO_SIZE(orig_romcs1par);
246*4882a593Smuzhiyun if (maxsize < (32 * 1024 * 1024))
247*4882a593Smuzhiyun maxsize = (32 * 1024 * 1024);
248*4882a593Smuzhiyun intel0addr = amdaddr + maxsize;
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
252*4882a593Smuzhiyun /* INTEL boot FLASH */
253*4882a593Smuzhiyun intelboot++;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (!orig_romcs1par) {
256*4882a593Smuzhiyun intel0cs = SC520_PAR_BOOTCS;
257*4882a593Smuzhiyun intel0par = (volatile unsigned long *)
258*4882a593Smuzhiyun (nettel_mmcrp + 0xc4);
259*4882a593Smuzhiyun intel1cs = SC520_PAR_ROMCS1;
260*4882a593Smuzhiyun intel1par = (volatile unsigned long *)
261*4882a593Smuzhiyun (nettel_mmcrp + 0xc0);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun intel0addr = SC520_PAR_TO_ADDR(orig_bootcspar);
264*4882a593Smuzhiyun maxsize = SC520_PAR_TO_SIZE(orig_bootcspar);
265*4882a593Smuzhiyun } else {
266*4882a593Smuzhiyun /* Kernel base is on ROMCS1, not BOOTCS */
267*4882a593Smuzhiyun intel0cs = SC520_PAR_ROMCS1;
268*4882a593Smuzhiyun intel0par = (volatile unsigned long *)
269*4882a593Smuzhiyun (nettel_mmcrp + 0xc0);
270*4882a593Smuzhiyun intel1cs = SC520_PAR_BOOTCS;
271*4882a593Smuzhiyun intel1par = (volatile unsigned long *)
272*4882a593Smuzhiyun (nettel_mmcrp + 0xc4);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun intel0addr = SC520_PAR_TO_ADDR(orig_romcs1par);
275*4882a593Smuzhiyun maxsize = SC520_PAR_TO_SIZE(orig_romcs1par);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Destroy useless AMD MTD mapping */
279*4882a593Smuzhiyun amd_mtd = NULL;
280*4882a593Smuzhiyun iounmap(nettel_amd_map.virt);
281*4882a593Smuzhiyun nettel_amd_map.virt = NULL;
282*4882a593Smuzhiyun #else
283*4882a593Smuzhiyun /* Only AMD flash supported */
284*4882a593Smuzhiyun rc = -ENXIO;
285*4882a593Smuzhiyun goto out_unmap2;
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * We have determined the INTEL FLASH configuration, so lets
292*4882a593Smuzhiyun * go ahead and probe for them now.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Set PAR to the maximum size */
296*4882a593Smuzhiyun if (maxsize < (32 * 1024 * 1024))
297*4882a593Smuzhiyun maxsize = (32 * 1024 * 1024);
298*4882a593Smuzhiyun *intel0par = SC520_PAR(intel0cs, intel0addr, maxsize);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Turn other PAR off so the first probe doesn't find it */
301*4882a593Smuzhiyun *intel1par = 0;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Probe for the size of the first Intel flash */
304*4882a593Smuzhiyun nettel_intel_map.size = maxsize;
305*4882a593Smuzhiyun nettel_intel_map.phys = intel0addr;
306*4882a593Smuzhiyun nettel_intel_map.virt = ioremap(intel0addr, maxsize);
307*4882a593Smuzhiyun if (!nettel_intel_map.virt) {
308*4882a593Smuzhiyun printk("SNAPGEAR: failed to ioremap() ROMCS1\n");
309*4882a593Smuzhiyun rc = -EIO;
310*4882a593Smuzhiyun goto out_unmap2;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun simple_map_init(&nettel_intel_map);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun intel_mtd = do_map_probe("cfi_probe", &nettel_intel_map);
315*4882a593Smuzhiyun if (!intel_mtd) {
316*4882a593Smuzhiyun rc = -ENXIO;
317*4882a593Smuzhiyun goto out_unmap1;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Set PAR to the detected size */
321*4882a593Smuzhiyun intel0size = intel_mtd->size;
322*4882a593Smuzhiyun *intel0par = SC520_PAR(intel0cs, intel0addr, intel0size);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun * Map second Intel FLASH right after first. Set its size to the
326*4882a593Smuzhiyun * same maxsize used for the first Intel FLASH.
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun intel1addr = intel0addr + intel0size;
329*4882a593Smuzhiyun *intel1par = SC520_PAR(intel1cs, intel1addr, maxsize);
330*4882a593Smuzhiyun __asm__ ("wbinvd");
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun maxsize += intel0size;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Delete the old map and probe again to do both chips */
335*4882a593Smuzhiyun map_destroy(intel_mtd);
336*4882a593Smuzhiyun intel_mtd = NULL;
337*4882a593Smuzhiyun iounmap(nettel_intel_map.virt);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun nettel_intel_map.size = maxsize;
340*4882a593Smuzhiyun nettel_intel_map.virt = ioremap(intel0addr, maxsize);
341*4882a593Smuzhiyun if (!nettel_intel_map.virt) {
342*4882a593Smuzhiyun printk("SNAPGEAR: failed to ioremap() ROMCS1/2\n");
343*4882a593Smuzhiyun rc = -EIO;
344*4882a593Smuzhiyun goto out_unmap2;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun intel_mtd = do_map_probe("cfi_probe", &nettel_intel_map);
348*4882a593Smuzhiyun if (! intel_mtd) {
349*4882a593Smuzhiyun rc = -ENXIO;
350*4882a593Smuzhiyun goto out_unmap1;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun intel1size = intel_mtd->size - intel0size;
354*4882a593Smuzhiyun if (intel1size > 0) {
355*4882a593Smuzhiyun *intel1par = SC520_PAR(intel1cs, intel1addr, intel1size);
356*4882a593Smuzhiyun __asm__ ("wbinvd");
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun *intel1par = 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun printk(KERN_NOTICE "SNAPGEAR: Intel flash device size = %lldKiB\n",
362*4882a593Smuzhiyun (unsigned long long)(intel_mtd->size >> 10));
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun intel_mtd->owner = THIS_MODULE;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun num_intel_partitions = ARRAY_SIZE(nettel_intel_partitions);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (intelboot) {
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun * Adjust offset and size of last boot partition.
371*4882a593Smuzhiyun * Must allow for BIOS region at end of FLASH.
372*4882a593Smuzhiyun */
373*4882a593Smuzhiyun nettel_intel_partitions[1].size = (intel0size + intel1size) -
374*4882a593Smuzhiyun (1024*1024 + intel_mtd->erasesize);
375*4882a593Smuzhiyun nettel_intel_partitions[3].size = intel0size + intel1size;
376*4882a593Smuzhiyun nettel_intel_partitions[4].offset =
377*4882a593Smuzhiyun (intel0size + intel1size) - intel_mtd->erasesize;
378*4882a593Smuzhiyun nettel_intel_partitions[4].size = intel_mtd->erasesize;
379*4882a593Smuzhiyun nettel_intel_partitions[5].offset =
380*4882a593Smuzhiyun nettel_intel_partitions[4].offset;
381*4882a593Smuzhiyun nettel_intel_partitions[5].size =
382*4882a593Smuzhiyun nettel_intel_partitions[4].size;
383*4882a593Smuzhiyun } else {
384*4882a593Smuzhiyun /* No BIOS regions when AMD boot */
385*4882a593Smuzhiyun num_intel_partitions -= 2;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun rc = mtd_device_register(intel_mtd, nettel_intel_partitions,
388*4882a593Smuzhiyun num_intel_partitions);
389*4882a593Smuzhiyun if (rc)
390*4882a593Smuzhiyun goto out_map_destroy;
391*4882a593Smuzhiyun #endif
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (amd_mtd) {
394*4882a593Smuzhiyun rc = mtd_device_register(amd_mtd, nettel_amd_partitions,
395*4882a593Smuzhiyun num_amd_partitions);
396*4882a593Smuzhiyun if (rc)
397*4882a593Smuzhiyun goto out_mtd_unreg;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
401*4882a593Smuzhiyun register_reboot_notifier(&nettel_notifier_block);
402*4882a593Smuzhiyun #endif
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return rc;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun out_mtd_unreg:
407*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
408*4882a593Smuzhiyun mtd_device_unregister(intel_mtd);
409*4882a593Smuzhiyun out_map_destroy:
410*4882a593Smuzhiyun map_destroy(intel_mtd);
411*4882a593Smuzhiyun out_unmap1:
412*4882a593Smuzhiyun iounmap(nettel_intel_map.virt);
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun out_unmap2:
416*4882a593Smuzhiyun iounmap(nettel_mmcrp);
417*4882a593Smuzhiyun iounmap(nettel_amd_map.virt);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return rc;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /****************************************************************************/
423*4882a593Smuzhiyun
nettel_cleanup(void)424*4882a593Smuzhiyun static void __exit nettel_cleanup(void)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
427*4882a593Smuzhiyun unregister_reboot_notifier(&nettel_notifier_block);
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun if (amd_mtd) {
430*4882a593Smuzhiyun mtd_device_unregister(amd_mtd);
431*4882a593Smuzhiyun map_destroy(amd_mtd);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun if (nettel_mmcrp) {
434*4882a593Smuzhiyun iounmap(nettel_mmcrp);
435*4882a593Smuzhiyun nettel_mmcrp = NULL;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun if (nettel_amd_map.virt) {
438*4882a593Smuzhiyun iounmap(nettel_amd_map.virt);
439*4882a593Smuzhiyun nettel_amd_map.virt = NULL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_INTELEXT
442*4882a593Smuzhiyun if (intel_mtd) {
443*4882a593Smuzhiyun mtd_device_unregister(intel_mtd);
444*4882a593Smuzhiyun map_destroy(intel_mtd);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun if (nettel_intel_map.virt) {
447*4882a593Smuzhiyun iounmap(nettel_intel_map.virt);
448*4882a593Smuzhiyun nettel_intel_map.virt = NULL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /****************************************************************************/
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun module_init(nettel_init);
456*4882a593Smuzhiyun module_exit(nettel_cleanup);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun MODULE_LICENSE("GPL");
459*4882a593Smuzhiyun MODULE_AUTHOR("Greg Ungerer <gerg@snapgear.com>");
460*4882a593Smuzhiyun MODULE_DESCRIPTION("SnapGear/SecureEdge FLASH support");
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /****************************************************************************/
463