xref: /OK3568_Linux_fs/kernel/drivers/mtd/maps/intel_vr_nor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * drivers/mtd/maps/intel_vr_nor.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * An MTD map driver for a NOR flash bank on the Expansion Bus of the Intel
5*4882a593Smuzhiyun  * Vermilion Range chipset.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * The Vermilion Range Expansion Bus supports four chip selects, each of which
8*4882a593Smuzhiyun  * has 64MiB of address space.  The 2nd BAR of the Expansion Bus PCI Device
9*4882a593Smuzhiyun  * is a 256MiB memory region containing the address spaces for all four of the
10*4882a593Smuzhiyun  * chip selects, with start addresses hardcoded on 64MiB boundaries.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This map driver only supports NOR flash on chip select 0.  The buswidth
13*4882a593Smuzhiyun  * (either 8 bits or 16 bits) is determined by reading the Expansion Bus Timing
14*4882a593Smuzhiyun  * and Control Register for Chip Select 0 (EXP_TIMING_CS0).  This driver does
15*4882a593Smuzhiyun  * not modify the value in the EXP_TIMING_CS0 register except to enable writing
16*4882a593Smuzhiyun  * and disable boot acceleration.  The timing parameters in the register are
17*4882a593Smuzhiyun  * assumed to have been properly initialized by the BIOS.  The reset default
18*4882a593Smuzhiyun  * timing parameters are maximally conservative (slow), so access to the flash
19*4882a593Smuzhiyun  * will be slower than it should be if the BIOS has not initialized the timing
20*4882a593Smuzhiyun  * parameters.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Author: Andy Lowe <alowe@mvista.com>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * 2006 (c) MontaVista Software, Inc. This file is licensed under
25*4882a593Smuzhiyun  * the terms of the GNU General Public License version 2. This program
26*4882a593Smuzhiyun  * is licensed "as is" without any warranty of any kind, whether express
27*4882a593Smuzhiyun  * or implied.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/kernel.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/pci.h>
34*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
35*4882a593Smuzhiyun #include <linux/mtd/map.h>
36*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
37*4882a593Smuzhiyun #include <linux/mtd/cfi.h>
38*4882a593Smuzhiyun #include <linux/mtd/flashchip.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DRV_NAME "vr_nor"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct vr_nor_mtd {
43*4882a593Smuzhiyun 	void __iomem *csr_base;
44*4882a593Smuzhiyun 	struct map_info map;
45*4882a593Smuzhiyun 	struct mtd_info *info;
46*4882a593Smuzhiyun 	struct pci_dev *dev;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Expansion Bus Configuration and Status Registers are in BAR 0 */
50*4882a593Smuzhiyun #define EXP_CSR_MBAR 0
51*4882a593Smuzhiyun /* Expansion Bus Memory Window is BAR 1 */
52*4882a593Smuzhiyun #define EXP_WIN_MBAR 1
53*4882a593Smuzhiyun /* Maximum address space for Chip Select 0 is 64MiB */
54*4882a593Smuzhiyun #define CS0_SIZE 0x04000000
55*4882a593Smuzhiyun /* Chip Select 0 is at offset 0 in the Memory Window */
56*4882a593Smuzhiyun #define CS0_START 0x0
57*4882a593Smuzhiyun /* Chip Select 0 Timing Register is at offset 0 in CSR */
58*4882a593Smuzhiyun #define EXP_TIMING_CS0 0x00
59*4882a593Smuzhiyun #define TIMING_CS_EN		(1 << 31)	/* Chip Select Enable */
60*4882a593Smuzhiyun #define TIMING_BOOT_ACCEL_DIS	(1 <<  8)	/* Boot Acceleration Disable */
61*4882a593Smuzhiyun #define TIMING_WR_EN		(1 <<  1)	/* Write Enable */
62*4882a593Smuzhiyun #define TIMING_BYTE_EN		(1 <<  0)	/* 8-bit vs 16-bit bus */
63*4882a593Smuzhiyun #define TIMING_MASK		0x3FFF0000
64*4882a593Smuzhiyun 
vr_nor_destroy_partitions(struct vr_nor_mtd * p)65*4882a593Smuzhiyun static void vr_nor_destroy_partitions(struct vr_nor_mtd *p)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	mtd_device_unregister(p->info);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
vr_nor_init_partitions(struct vr_nor_mtd * p)70*4882a593Smuzhiyun static int vr_nor_init_partitions(struct vr_nor_mtd *p)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	/* register the flash bank */
73*4882a593Smuzhiyun 	/* partition the flash bank */
74*4882a593Smuzhiyun 	return mtd_device_register(p->info, NULL, 0);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
vr_nor_destroy_mtd_setup(struct vr_nor_mtd * p)77*4882a593Smuzhiyun static void vr_nor_destroy_mtd_setup(struct vr_nor_mtd *p)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	map_destroy(p->info);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
vr_nor_mtd_setup(struct vr_nor_mtd * p)82*4882a593Smuzhiyun static int vr_nor_mtd_setup(struct vr_nor_mtd *p)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	static const char * const probe_types[] =
85*4882a593Smuzhiyun 	    { "cfi_probe", "jedec_probe", NULL };
86*4882a593Smuzhiyun 	const char * const *type;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	for (type = probe_types; !p->info && *type; type++)
89*4882a593Smuzhiyun 		p->info = do_map_probe(*type, &p->map);
90*4882a593Smuzhiyun 	if (!p->info)
91*4882a593Smuzhiyun 		return -ENODEV;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	p->info->dev.parent = &p->dev->dev;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
vr_nor_destroy_maps(struct vr_nor_mtd * p)98*4882a593Smuzhiyun static void vr_nor_destroy_maps(struct vr_nor_mtd *p)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	unsigned int exp_timing_cs0;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* write-protect the flash bank */
103*4882a593Smuzhiyun 	exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
104*4882a593Smuzhiyun 	exp_timing_cs0 &= ~TIMING_WR_EN;
105*4882a593Smuzhiyun 	writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* unmap the flash window */
108*4882a593Smuzhiyun 	iounmap(p->map.virt);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* unmap the csr window */
111*4882a593Smuzhiyun 	iounmap(p->csr_base);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * Initialize the map_info structure and map the flash.
116*4882a593Smuzhiyun  * Returns 0 on success, nonzero otherwise.
117*4882a593Smuzhiyun  */
vr_nor_init_maps(struct vr_nor_mtd * p)118*4882a593Smuzhiyun static int vr_nor_init_maps(struct vr_nor_mtd *p)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	unsigned long csr_phys, csr_len;
121*4882a593Smuzhiyun 	unsigned long win_phys, win_len;
122*4882a593Smuzhiyun 	unsigned int exp_timing_cs0;
123*4882a593Smuzhiyun 	int err;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	csr_phys = pci_resource_start(p->dev, EXP_CSR_MBAR);
126*4882a593Smuzhiyun 	csr_len = pci_resource_len(p->dev, EXP_CSR_MBAR);
127*4882a593Smuzhiyun 	win_phys = pci_resource_start(p->dev, EXP_WIN_MBAR);
128*4882a593Smuzhiyun 	win_len = pci_resource_len(p->dev, EXP_WIN_MBAR);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (!csr_phys || !csr_len || !win_phys || !win_len)
131*4882a593Smuzhiyun 		return -ENODEV;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (win_len < (CS0_START + CS0_SIZE))
134*4882a593Smuzhiyun 		return -ENXIO;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	p->csr_base = ioremap(csr_phys, csr_len);
137*4882a593Smuzhiyun 	if (!p->csr_base)
138*4882a593Smuzhiyun 		return -ENOMEM;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
141*4882a593Smuzhiyun 	if (!(exp_timing_cs0 & TIMING_CS_EN)) {
142*4882a593Smuzhiyun 		dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
143*4882a593Smuzhiyun 		       "is disabled.\n");
144*4882a593Smuzhiyun 		err = -ENODEV;
145*4882a593Smuzhiyun 		goto release;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	if ((exp_timing_cs0 & TIMING_MASK) == TIMING_MASK) {
148*4882a593Smuzhiyun 		dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
149*4882a593Smuzhiyun 		       "is configured for maximally slow access times.\n");
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	p->map.name = DRV_NAME;
152*4882a593Smuzhiyun 	p->map.bankwidth = (exp_timing_cs0 & TIMING_BYTE_EN) ? 1 : 2;
153*4882a593Smuzhiyun 	p->map.phys = win_phys + CS0_START;
154*4882a593Smuzhiyun 	p->map.size = CS0_SIZE;
155*4882a593Smuzhiyun 	p->map.virt = ioremap(p->map.phys, p->map.size);
156*4882a593Smuzhiyun 	if (!p->map.virt) {
157*4882a593Smuzhiyun 		err = -ENOMEM;
158*4882a593Smuzhiyun 		goto release;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 	simple_map_init(&p->map);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Enable writes to flash bank */
163*4882a593Smuzhiyun 	exp_timing_cs0 |= TIMING_BOOT_ACCEL_DIS | TIMING_WR_EN;
164*4882a593Smuzhiyun 	writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun       release:
169*4882a593Smuzhiyun 	iounmap(p->csr_base);
170*4882a593Smuzhiyun 	return err;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct pci_device_id vr_nor_pci_ids[] = {
174*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x500D)},
175*4882a593Smuzhiyun 	{0,}
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
vr_nor_pci_remove(struct pci_dev * dev)178*4882a593Smuzhiyun static void vr_nor_pci_remove(struct pci_dev *dev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct vr_nor_mtd *p = pci_get_drvdata(dev);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	vr_nor_destroy_partitions(p);
183*4882a593Smuzhiyun 	vr_nor_destroy_mtd_setup(p);
184*4882a593Smuzhiyun 	vr_nor_destroy_maps(p);
185*4882a593Smuzhiyun 	kfree(p);
186*4882a593Smuzhiyun 	pci_release_regions(dev);
187*4882a593Smuzhiyun 	pci_disable_device(dev);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
vr_nor_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)190*4882a593Smuzhiyun static int vr_nor_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct vr_nor_mtd *p = NULL;
193*4882a593Smuzhiyun 	unsigned int exp_timing_cs0;
194*4882a593Smuzhiyun 	int err;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	err = pci_enable_device(dev);
197*4882a593Smuzhiyun 	if (err)
198*4882a593Smuzhiyun 		goto out;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	err = pci_request_regions(dev, DRV_NAME);
201*4882a593Smuzhiyun 	if (err)
202*4882a593Smuzhiyun 		goto disable_dev;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	p = kzalloc(sizeof(*p), GFP_KERNEL);
205*4882a593Smuzhiyun 	err = -ENOMEM;
206*4882a593Smuzhiyun 	if (!p)
207*4882a593Smuzhiyun 		goto release;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	p->dev = dev;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	err = vr_nor_init_maps(p);
212*4882a593Smuzhiyun 	if (err)
213*4882a593Smuzhiyun 		goto release;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	err = vr_nor_mtd_setup(p);
216*4882a593Smuzhiyun 	if (err)
217*4882a593Smuzhiyun 		goto destroy_maps;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	err = vr_nor_init_partitions(p);
220*4882a593Smuzhiyun 	if (err)
221*4882a593Smuzhiyun 		goto destroy_mtd_setup;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	pci_set_drvdata(dev, p);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun       destroy_mtd_setup:
228*4882a593Smuzhiyun 	map_destroy(p->info);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun       destroy_maps:
231*4882a593Smuzhiyun 	/* write-protect the flash bank */
232*4882a593Smuzhiyun 	exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
233*4882a593Smuzhiyun 	exp_timing_cs0 &= ~TIMING_WR_EN;
234*4882a593Smuzhiyun 	writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* unmap the flash window */
237*4882a593Smuzhiyun 	iounmap(p->map.virt);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* unmap the csr window */
240*4882a593Smuzhiyun 	iounmap(p->csr_base);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun       release:
243*4882a593Smuzhiyun 	kfree(p);
244*4882a593Smuzhiyun 	pci_release_regions(dev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun       disable_dev:
247*4882a593Smuzhiyun 	pci_disable_device(dev);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun       out:
250*4882a593Smuzhiyun 	return err;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct pci_driver vr_nor_pci_driver = {
254*4882a593Smuzhiyun 	.name = DRV_NAME,
255*4882a593Smuzhiyun 	.probe = vr_nor_pci_probe,
256*4882a593Smuzhiyun 	.remove = vr_nor_pci_remove,
257*4882a593Smuzhiyun 	.id_table = vr_nor_pci_ids,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun module_pci_driver(vr_nor_pci_driver);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun MODULE_AUTHOR("Andy Lowe");
263*4882a593Smuzhiyun MODULE_DESCRIPTION("MTD map driver for NOR flash on Intel Vermilion Range");
264*4882a593Smuzhiyun MODULE_LICENSE("GPL");
265*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, vr_nor_pci_ids);
266