xref: /OK3568_Linux_fs/kernel/drivers/mtd/maps/amd76xrom.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * amd76xrom.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Normal mappings of chips in physical memory
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
15*4882a593Smuzhiyun #include <linux/mtd/map.h>
16*4882a593Smuzhiyun #include <linux/mtd/cfi.h>
17*4882a593Smuzhiyun #include <linux/mtd/flashchip.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/pci_ids.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define xstr(s) str(s)
24*4882a593Smuzhiyun #define str(s) #s
25*4882a593Smuzhiyun #define MOD_NAME xstr(KBUILD_BASENAME)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define ADDRESS_NAME_LEN 18
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define ROM_PROBE_STEP_SIZE (64*1024) /* 64KiB */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct amd76xrom_window {
32*4882a593Smuzhiyun 	void __iomem *virt;
33*4882a593Smuzhiyun 	unsigned long phys;
34*4882a593Smuzhiyun 	unsigned long size;
35*4882a593Smuzhiyun 	struct list_head maps;
36*4882a593Smuzhiyun 	struct resource rsrc;
37*4882a593Smuzhiyun 	struct pci_dev *pdev;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct amd76xrom_map_info {
41*4882a593Smuzhiyun 	struct list_head list;
42*4882a593Smuzhiyun 	struct map_info map;
43*4882a593Smuzhiyun 	struct mtd_info *mtd;
44*4882a593Smuzhiyun 	struct resource rsrc;
45*4882a593Smuzhiyun 	char map_name[sizeof(MOD_NAME) + 2 + ADDRESS_NAME_LEN];
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* The 2 bits controlling the window size are often set to allow reading
49*4882a593Smuzhiyun  * the BIOS, but too small to allow writing, since the lock registers are
50*4882a593Smuzhiyun  * 4MiB lower in the address space than the data.
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * This is intended to prevent flashing the bios, perhaps accidentally.
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * This parameter allows the normal driver to over-ride the BIOS settings.
55*4882a593Smuzhiyun  *
56*4882a593Smuzhiyun  * The bits are 6 and 7.  If both bits are set, it is a 5MiB window.
57*4882a593Smuzhiyun  * If only the 7 Bit is set, it is a 4MiB window.  Otherwise, a
58*4882a593Smuzhiyun  * 64KiB window.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  */
61*4882a593Smuzhiyun static uint win_size_bits;
62*4882a593Smuzhiyun module_param(win_size_bits, uint, 0);
63*4882a593Smuzhiyun MODULE_PARM_DESC(win_size_bits, "ROM window size bits override for 0x43 byte, normally set by BIOS.");
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct amd76xrom_window amd76xrom_window = {
66*4882a593Smuzhiyun 	.maps = LIST_HEAD_INIT(amd76xrom_window.maps),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
amd76xrom_cleanup(struct amd76xrom_window * window)69*4882a593Smuzhiyun static void amd76xrom_cleanup(struct amd76xrom_window *window)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct amd76xrom_map_info *map, *scratch;
72*4882a593Smuzhiyun 	u8 byte;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (window->pdev) {
75*4882a593Smuzhiyun 		/* Disable writes through the rom window */
76*4882a593Smuzhiyun 		pci_read_config_byte(window->pdev, 0x40, &byte);
77*4882a593Smuzhiyun 		pci_write_config_byte(window->pdev, 0x40, byte & ~1);
78*4882a593Smuzhiyun 		pci_dev_put(window->pdev);
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Free all of the mtd devices */
82*4882a593Smuzhiyun 	list_for_each_entry_safe(map, scratch, &window->maps, list) {
83*4882a593Smuzhiyun 		if (map->rsrc.parent) {
84*4882a593Smuzhiyun 			release_resource(&map->rsrc);
85*4882a593Smuzhiyun 		}
86*4882a593Smuzhiyun 		mtd_device_unregister(map->mtd);
87*4882a593Smuzhiyun 		map_destroy(map->mtd);
88*4882a593Smuzhiyun 		list_del(&map->list);
89*4882a593Smuzhiyun 		kfree(map);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 	if (window->rsrc.parent)
92*4882a593Smuzhiyun 		release_resource(&window->rsrc);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (window->virt) {
95*4882a593Smuzhiyun 		iounmap(window->virt);
96*4882a593Smuzhiyun 		window->virt = NULL;
97*4882a593Smuzhiyun 		window->phys = 0;
98*4882a593Smuzhiyun 		window->size = 0;
99*4882a593Smuzhiyun 		window->pdev = NULL;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 
amd76xrom_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)104*4882a593Smuzhiyun static int amd76xrom_init_one(struct pci_dev *pdev,
105*4882a593Smuzhiyun 			      const struct pci_device_id *ent)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	static char *rom_probe_types[] = { "cfi_probe", "jedec_probe", NULL };
108*4882a593Smuzhiyun 	u8 byte;
109*4882a593Smuzhiyun 	struct amd76xrom_window *window = &amd76xrom_window;
110*4882a593Smuzhiyun 	struct amd76xrom_map_info *map = NULL;
111*4882a593Smuzhiyun 	unsigned long map_top;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Remember the pci dev I find the window in - already have a ref */
114*4882a593Smuzhiyun 	window->pdev = pdev;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Enable the selected rom window.  This is often incorrectly
117*4882a593Smuzhiyun 	 * set up by the BIOS, and the 4MiB offset for the lock registers
118*4882a593Smuzhiyun 	 * requires the full 5MiB of window space.
119*4882a593Smuzhiyun 	 *
120*4882a593Smuzhiyun 	 * This 'write, then read' approach leaves the bits for
121*4882a593Smuzhiyun 	 * other uses of the hardware info.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x43, &byte);
124*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x43, byte | win_size_bits );
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* Assume the rom window is properly setup, and find it's size */
127*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x43, &byte);
128*4882a593Smuzhiyun 	if ((byte & ((1<<7)|(1<<6))) == ((1<<7)|(1<<6))) {
129*4882a593Smuzhiyun 		window->phys = 0xffb00000; /* 5MiB */
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 	else if ((byte & (1<<7)) == (1<<7)) {
132*4882a593Smuzhiyun 		window->phys = 0xffc00000; /* 4MiB */
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 	else {
135*4882a593Smuzhiyun 		window->phys = 0xffff0000; /* 64KiB */
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	window->size = 0xffffffffUL - window->phys + 1UL;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/*
140*4882a593Smuzhiyun 	 * Try to reserve the window mem region.  If this fails then
141*4882a593Smuzhiyun 	 * it is likely due to a fragment of the window being
142*4882a593Smuzhiyun 	 * "reserved" by the BIOS.  In the case that the
143*4882a593Smuzhiyun 	 * request_mem_region() fails then once the rom size is
144*4882a593Smuzhiyun 	 * discovered we will try to reserve the unreserved fragment.
145*4882a593Smuzhiyun 	 */
146*4882a593Smuzhiyun 	window->rsrc.name = MOD_NAME;
147*4882a593Smuzhiyun 	window->rsrc.start = window->phys;
148*4882a593Smuzhiyun 	window->rsrc.end   = window->phys + window->size - 1;
149*4882a593Smuzhiyun 	window->rsrc.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
150*4882a593Smuzhiyun 	if (request_resource(&iomem_resource, &window->rsrc)) {
151*4882a593Smuzhiyun 		window->rsrc.parent = NULL;
152*4882a593Smuzhiyun 		printk(KERN_ERR MOD_NAME
153*4882a593Smuzhiyun 		       " %s(): Unable to register resource %pR - kernel bug?\n",
154*4882a593Smuzhiyun 		       __func__, &window->rsrc);
155*4882a593Smuzhiyun 		return -EBUSY;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Enable writes through the rom window */
160*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x40, &byte);
161*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x40, byte | 1);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* FIXME handle registers 0x80 - 0x8C the bios region locks */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* For write accesses caches are useless */
166*4882a593Smuzhiyun 	window->virt = ioremap(window->phys, window->size);
167*4882a593Smuzhiyun 	if (!window->virt) {
168*4882a593Smuzhiyun 		printk(KERN_ERR MOD_NAME ": ioremap(%08lx, %08lx) failed\n",
169*4882a593Smuzhiyun 			window->phys, window->size);
170*4882a593Smuzhiyun 		goto out;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Get the first address to look for an rom chip at */
174*4882a593Smuzhiyun 	map_top = window->phys;
175*4882a593Smuzhiyun #if 1
176*4882a593Smuzhiyun 	/* The probe sequence run over the firmware hub lock
177*4882a593Smuzhiyun 	 * registers sets them to 0x7 (no access).
178*4882a593Smuzhiyun 	 * Probe at most the last 4M of the address space.
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	if (map_top < 0xffc00000) {
181*4882a593Smuzhiyun 		map_top = 0xffc00000;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun 	/* Loop  through and look for rom chips */
185*4882a593Smuzhiyun 	while((map_top - 1) < 0xffffffffUL) {
186*4882a593Smuzhiyun 		struct cfi_private *cfi;
187*4882a593Smuzhiyun 		unsigned long offset;
188*4882a593Smuzhiyun 		int i;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		if (!map) {
191*4882a593Smuzhiyun 			map = kmalloc(sizeof(*map), GFP_KERNEL);
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 		if (!map) {
194*4882a593Smuzhiyun 			printk(KERN_ERR MOD_NAME ": kmalloc failed");
195*4882a593Smuzhiyun 			goto out;
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 		memset(map, 0, sizeof(*map));
198*4882a593Smuzhiyun 		INIT_LIST_HEAD(&map->list);
199*4882a593Smuzhiyun 		map->map.name = map->map_name;
200*4882a593Smuzhiyun 		map->map.phys = map_top;
201*4882a593Smuzhiyun 		offset = map_top - window->phys;
202*4882a593Smuzhiyun 		map->map.virt = (void __iomem *)
203*4882a593Smuzhiyun 			(((unsigned long)(window->virt)) + offset);
204*4882a593Smuzhiyun 		map->map.size = 0xffffffffUL - map_top + 1UL;
205*4882a593Smuzhiyun 		/* Set the name of the map to the address I am trying */
206*4882a593Smuzhiyun 		sprintf(map->map_name, "%s @%08Lx",
207*4882a593Smuzhiyun 			MOD_NAME, (unsigned long long)map->map.phys);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		/* There is no generic VPP support */
210*4882a593Smuzhiyun 		for(map->map.bankwidth = 32; map->map.bankwidth;
211*4882a593Smuzhiyun 			map->map.bankwidth >>= 1)
212*4882a593Smuzhiyun 		{
213*4882a593Smuzhiyun 			char **probe_type;
214*4882a593Smuzhiyun 			/* Skip bankwidths that are not supported */
215*4882a593Smuzhiyun 			if (!map_bankwidth_supported(map->map.bankwidth))
216*4882a593Smuzhiyun 				continue;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 			/* Setup the map methods */
219*4882a593Smuzhiyun 			simple_map_init(&map->map);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 			/* Try all of the probe methods */
222*4882a593Smuzhiyun 			probe_type = rom_probe_types;
223*4882a593Smuzhiyun 			for(; *probe_type; probe_type++) {
224*4882a593Smuzhiyun 				map->mtd = do_map_probe(*probe_type, &map->map);
225*4882a593Smuzhiyun 				if (map->mtd)
226*4882a593Smuzhiyun 					goto found;
227*4882a593Smuzhiyun 			}
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 		map_top += ROM_PROBE_STEP_SIZE;
230*4882a593Smuzhiyun 		continue;
231*4882a593Smuzhiyun 	found:
232*4882a593Smuzhiyun 		/* Trim the size if we are larger than the map */
233*4882a593Smuzhiyun 		if (map->mtd->size > map->map.size) {
234*4882a593Smuzhiyun 			printk(KERN_WARNING MOD_NAME
235*4882a593Smuzhiyun 				" rom(%llu) larger than window(%lu). fixing...\n",
236*4882a593Smuzhiyun 				(unsigned long long)map->mtd->size, map->map.size);
237*4882a593Smuzhiyun 			map->mtd->size = map->map.size;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 		if (window->rsrc.parent) {
240*4882a593Smuzhiyun 			/*
241*4882a593Smuzhiyun 			 * Registering the MTD device in iomem may not be possible
242*4882a593Smuzhiyun 			 * if there is a BIOS "reserved" and BUSY range.  If this
243*4882a593Smuzhiyun 			 * fails then continue anyway.
244*4882a593Smuzhiyun 			 */
245*4882a593Smuzhiyun 			map->rsrc.name  = map->map_name;
246*4882a593Smuzhiyun 			map->rsrc.start = map->map.phys;
247*4882a593Smuzhiyun 			map->rsrc.end   = map->map.phys + map->mtd->size - 1;
248*4882a593Smuzhiyun 			map->rsrc.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
249*4882a593Smuzhiyun 			if (request_resource(&window->rsrc, &map->rsrc)) {
250*4882a593Smuzhiyun 				printk(KERN_ERR MOD_NAME
251*4882a593Smuzhiyun 					": cannot reserve MTD resource\n");
252*4882a593Smuzhiyun 				map->rsrc.parent = NULL;
253*4882a593Smuzhiyun 			}
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		/* Make the whole region visible in the map */
257*4882a593Smuzhiyun 		map->map.virt = window->virt;
258*4882a593Smuzhiyun 		map->map.phys = window->phys;
259*4882a593Smuzhiyun 		cfi = map->map.fldrv_priv;
260*4882a593Smuzhiyun 		for(i = 0; i < cfi->numchips; i++) {
261*4882a593Smuzhiyun 			cfi->chips[i].start += offset;
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		/* Now that the mtd devices is complete claim and export it */
265*4882a593Smuzhiyun 		map->mtd->owner = THIS_MODULE;
266*4882a593Smuzhiyun 		if (mtd_device_register(map->mtd, NULL, 0)) {
267*4882a593Smuzhiyun 			map_destroy(map->mtd);
268*4882a593Smuzhiyun 			map->mtd = NULL;
269*4882a593Smuzhiyun 			goto out;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		/* Calculate the new value of map_top */
274*4882a593Smuzhiyun 		map_top += map->mtd->size;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		/* File away the map structure */
277*4882a593Smuzhiyun 		list_add(&map->list, &window->maps);
278*4882a593Smuzhiyun 		map = NULL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun  out:
282*4882a593Smuzhiyun 	/* Free any left over map structures */
283*4882a593Smuzhiyun 	kfree(map);
284*4882a593Smuzhiyun 	/* See if I have any map structures */
285*4882a593Smuzhiyun 	if (list_empty(&window->maps)) {
286*4882a593Smuzhiyun 		amd76xrom_cleanup(window);
287*4882a593Smuzhiyun 		return -ENODEV;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 
amd76xrom_remove_one(struct pci_dev * pdev)293*4882a593Smuzhiyun static void amd76xrom_remove_one(struct pci_dev *pdev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct amd76xrom_window *window = &amd76xrom_window;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	amd76xrom_cleanup(window);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct pci_device_id amd76xrom_pci_tbl[] = {
301*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410,
302*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, },
303*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7440,
304*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, },
305*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, 0x7468 }, /* amd8111 support */
306*4882a593Smuzhiyun 	{ 0, }
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, amd76xrom_pci_tbl);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #if 0
312*4882a593Smuzhiyun static struct pci_driver amd76xrom_driver = {
313*4882a593Smuzhiyun 	.name =		MOD_NAME,
314*4882a593Smuzhiyun 	.id_table =	amd76xrom_pci_tbl,
315*4882a593Smuzhiyun 	.probe =	amd76xrom_init_one,
316*4882a593Smuzhiyun 	.remove =	amd76xrom_remove_one,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun 
init_amd76xrom(void)320*4882a593Smuzhiyun static int __init init_amd76xrom(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct pci_dev *pdev;
323*4882a593Smuzhiyun 	const struct pci_device_id *id;
324*4882a593Smuzhiyun 	pdev = NULL;
325*4882a593Smuzhiyun 	for(id = amd76xrom_pci_tbl; id->vendor; id++) {
326*4882a593Smuzhiyun 		pdev = pci_get_device(id->vendor, id->device, NULL);
327*4882a593Smuzhiyun 		if (pdev) {
328*4882a593Smuzhiyun 			break;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	if (pdev) {
332*4882a593Smuzhiyun 		return amd76xrom_init_one(pdev, &amd76xrom_pci_tbl[0]);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 	return -ENXIO;
335*4882a593Smuzhiyun #if 0
336*4882a593Smuzhiyun 	return pci_register_driver(&amd76xrom_driver);
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
cleanup_amd76xrom(void)340*4882a593Smuzhiyun static void __exit cleanup_amd76xrom(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	amd76xrom_remove_one(amd76xrom_window.pdev);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun module_init(init_amd76xrom);
346*4882a593Smuzhiyun module_exit(cleanup_amd76xrom);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun MODULE_LICENSE("GPL");
349*4882a593Smuzhiyun MODULE_AUTHOR("Eric Biederman <ebiederman@lnxi.com>");
350*4882a593Smuzhiyun MODULE_DESCRIPTION("MTD map driver for BIOS chips on the AMD76X southbridge");
351