xref: /OK3568_Linux_fs/kernel/drivers/mtd/chips/jedec_probe.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun    Common Flash Interface probe code.
3*4882a593Smuzhiyun    (C) 2000 Red Hat. GPL'd.
4*4882a593Smuzhiyun    See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
5*4882a593Smuzhiyun    for the standard this probe goes back to.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun    Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/byteorder.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
21*4882a593Smuzhiyun #include <linux/mtd/map.h>
22*4882a593Smuzhiyun #include <linux/mtd/cfi.h>
23*4882a593Smuzhiyun #include <linux/mtd/gen_probe.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* AMD */
26*4882a593Smuzhiyun #define AM29DL800BB	0x22CB
27*4882a593Smuzhiyun #define AM29DL800BT	0x224A
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define AM29F800BB	0x2258
30*4882a593Smuzhiyun #define AM29F800BT	0x22D6
31*4882a593Smuzhiyun #define AM29LV400BB	0x22BA
32*4882a593Smuzhiyun #define AM29LV400BT	0x22B9
33*4882a593Smuzhiyun #define AM29LV800BB	0x225B
34*4882a593Smuzhiyun #define AM29LV800BT	0x22DA
35*4882a593Smuzhiyun #define AM29LV160DT	0x22C4
36*4882a593Smuzhiyun #define AM29LV160DB	0x2249
37*4882a593Smuzhiyun #define AM29F017D	0x003D
38*4882a593Smuzhiyun #define AM29F016D	0x00AD
39*4882a593Smuzhiyun #define AM29F080	0x00D5
40*4882a593Smuzhiyun #define AM29F040	0x00A4
41*4882a593Smuzhiyun #define AM29LV040B	0x004F
42*4882a593Smuzhiyun #define AM29F032B	0x0041
43*4882a593Smuzhiyun #define AM29F002T	0x00B0
44*4882a593Smuzhiyun #define AM29SL800DB	0x226B
45*4882a593Smuzhiyun #define AM29SL800DT	0x22EA
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Atmel */
48*4882a593Smuzhiyun #define AT49BV512	0x0003
49*4882a593Smuzhiyun #define AT29LV512	0x003d
50*4882a593Smuzhiyun #define AT49BV16X	0x00C0
51*4882a593Smuzhiyun #define AT49BV16XT	0x00C2
52*4882a593Smuzhiyun #define AT49BV32X	0x00C8
53*4882a593Smuzhiyun #define AT49BV32XT	0x00C9
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Eon */
56*4882a593Smuzhiyun #define EN29LV400AT	0x22B9
57*4882a593Smuzhiyun #define EN29LV400AB	0x22BA
58*4882a593Smuzhiyun #define EN29SL800BB	0x226B
59*4882a593Smuzhiyun #define EN29SL800BT	0x22EA
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Fujitsu */
62*4882a593Smuzhiyun #define MBM29F040C	0x00A4
63*4882a593Smuzhiyun #define MBM29F800BA	0x2258
64*4882a593Smuzhiyun #define MBM29LV650UE	0x22D7
65*4882a593Smuzhiyun #define MBM29LV320TE	0x22F6
66*4882a593Smuzhiyun #define MBM29LV320BE	0x22F9
67*4882a593Smuzhiyun #define MBM29LV160TE	0x22C4
68*4882a593Smuzhiyun #define MBM29LV160BE	0x2249
69*4882a593Smuzhiyun #define MBM29LV800BA	0x225B
70*4882a593Smuzhiyun #define MBM29LV800TA	0x22DA
71*4882a593Smuzhiyun #define MBM29LV400TC	0x22B9
72*4882a593Smuzhiyun #define MBM29LV400BC	0x22BA
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Hyundai */
75*4882a593Smuzhiyun #define HY29F002T	0x00B0
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Intel */
78*4882a593Smuzhiyun #define I28F004B3T	0x00d4
79*4882a593Smuzhiyun #define I28F004B3B	0x00d5
80*4882a593Smuzhiyun #define I28F400B3T	0x8894
81*4882a593Smuzhiyun #define I28F400B3B	0x8895
82*4882a593Smuzhiyun #define I28F008S5	0x00a6
83*4882a593Smuzhiyun #define I28F016S5	0x00a0
84*4882a593Smuzhiyun #define I28F008SA	0x00a2
85*4882a593Smuzhiyun #define I28F008B3T	0x00d2
86*4882a593Smuzhiyun #define I28F008B3B	0x00d3
87*4882a593Smuzhiyun #define I28F800B3T	0x8892
88*4882a593Smuzhiyun #define I28F800B3B	0x8893
89*4882a593Smuzhiyun #define I28F016S3	0x00aa
90*4882a593Smuzhiyun #define I28F016B3T	0x00d0
91*4882a593Smuzhiyun #define I28F016B3B	0x00d1
92*4882a593Smuzhiyun #define I28F160B3T	0x8890
93*4882a593Smuzhiyun #define I28F160B3B	0x8891
94*4882a593Smuzhiyun #define I28F320B3T	0x8896
95*4882a593Smuzhiyun #define I28F320B3B	0x8897
96*4882a593Smuzhiyun #define I28F640B3T	0x8898
97*4882a593Smuzhiyun #define I28F640B3B	0x8899
98*4882a593Smuzhiyun #define I28F640C3B	0x88CD
99*4882a593Smuzhiyun #define I28F160F3T	0x88F3
100*4882a593Smuzhiyun #define I28F160F3B	0x88F4
101*4882a593Smuzhiyun #define I28F160C3T	0x88C2
102*4882a593Smuzhiyun #define I28F160C3B	0x88C3
103*4882a593Smuzhiyun #define I82802AB	0x00ad
104*4882a593Smuzhiyun #define I82802AC	0x00ac
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Macronix */
107*4882a593Smuzhiyun #define MX29LV040C	0x004F
108*4882a593Smuzhiyun #define MX29LV160T	0x22C4
109*4882a593Smuzhiyun #define MX29LV160B	0x2249
110*4882a593Smuzhiyun #define MX29F040	0x00A4
111*4882a593Smuzhiyun #define MX29F016	0x00AD
112*4882a593Smuzhiyun #define MX29F002T	0x00B0
113*4882a593Smuzhiyun #define MX29F004T	0x0045
114*4882a593Smuzhiyun #define MX29F004B	0x0046
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* NEC */
117*4882a593Smuzhiyun #define UPD29F064115	0x221C
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* PMC */
120*4882a593Smuzhiyun #define PM49FL002	0x006D
121*4882a593Smuzhiyun #define PM49FL004	0x006E
122*4882a593Smuzhiyun #define PM49FL008	0x006A
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Sharp */
125*4882a593Smuzhiyun #define LH28F640BF	0x00B0
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* ST - www.st.com */
128*4882a593Smuzhiyun #define M29F800AB	0x0058
129*4882a593Smuzhiyun #define M29W800DT	0x22D7
130*4882a593Smuzhiyun #define M29W800DB	0x225B
131*4882a593Smuzhiyun #define M29W400DT	0x00EE
132*4882a593Smuzhiyun #define M29W400DB	0x00EF
133*4882a593Smuzhiyun #define M29W160DT	0x22C4
134*4882a593Smuzhiyun #define M29W160DB	0x2249
135*4882a593Smuzhiyun #define M29W040B	0x00E3
136*4882a593Smuzhiyun #define M50FW040	0x002C
137*4882a593Smuzhiyun #define M50FW080	0x002D
138*4882a593Smuzhiyun #define M50FW016	0x002E
139*4882a593Smuzhiyun #define M50LPW080       0x002F
140*4882a593Smuzhiyun #define M50FLW080A	0x0080
141*4882a593Smuzhiyun #define M50FLW080B	0x0081
142*4882a593Smuzhiyun #define PSD4256G6V	0x00e9
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* SST */
145*4882a593Smuzhiyun #define SST29EE020	0x0010
146*4882a593Smuzhiyun #define SST29LE020	0x0012
147*4882a593Smuzhiyun #define SST29EE512	0x005d
148*4882a593Smuzhiyun #define SST29LE512	0x003d
149*4882a593Smuzhiyun #define SST39LF800	0x2781
150*4882a593Smuzhiyun #define SST39LF160	0x2782
151*4882a593Smuzhiyun #define SST39VF1601	0x234b
152*4882a593Smuzhiyun #define SST39VF3201	0x235b
153*4882a593Smuzhiyun #define SST39WF1601	0x274b
154*4882a593Smuzhiyun #define SST39WF1602	0x274a
155*4882a593Smuzhiyun #define SST39LF512	0x00D4
156*4882a593Smuzhiyun #define SST39LF010	0x00D5
157*4882a593Smuzhiyun #define SST39LF020	0x00D6
158*4882a593Smuzhiyun #define SST39LF040	0x00D7
159*4882a593Smuzhiyun #define SST39SF010A	0x00B5
160*4882a593Smuzhiyun #define SST39SF020A	0x00B6
161*4882a593Smuzhiyun #define SST39SF040	0x00B7
162*4882a593Smuzhiyun #define SST49LF004B	0x0060
163*4882a593Smuzhiyun #define SST49LF040B	0x0050
164*4882a593Smuzhiyun #define SST49LF008A	0x005a
165*4882a593Smuzhiyun #define SST49LF030A	0x001C
166*4882a593Smuzhiyun #define SST49LF040A	0x0051
167*4882a593Smuzhiyun #define SST49LF080A	0x005B
168*4882a593Smuzhiyun #define SST36VF3203	0x7354
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Toshiba */
171*4882a593Smuzhiyun #define TC58FVT160	0x00C2
172*4882a593Smuzhiyun #define TC58FVB160	0x0043
173*4882a593Smuzhiyun #define TC58FVT321	0x009A
174*4882a593Smuzhiyun #define TC58FVB321	0x009C
175*4882a593Smuzhiyun #define TC58FVT641	0x0093
176*4882a593Smuzhiyun #define TC58FVB641	0x0095
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Winbond */
179*4882a593Smuzhiyun #define W49V002A	0x00b0
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * Unlock address sets for AMD command sets.
184*4882a593Smuzhiyun  * Intel command sets use the MTD_UADDR_UNNECESSARY.
185*4882a593Smuzhiyun  * Each identifier, except MTD_UADDR_UNNECESSARY, and
186*4882a593Smuzhiyun  * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
187*4882a593Smuzhiyun  * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
188*4882a593Smuzhiyun  * initialization need not require initializing all of the
189*4882a593Smuzhiyun  * unlock addresses for all bit widths.
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun enum uaddr {
192*4882a593Smuzhiyun 	MTD_UADDR_NOT_SUPPORTED = 0,	/* data width not supported */
193*4882a593Smuzhiyun 	MTD_UADDR_0x0555_0x02AA,
194*4882a593Smuzhiyun 	MTD_UADDR_0x0555_0x0AAA,
195*4882a593Smuzhiyun 	MTD_UADDR_0x5555_0x2AAA,
196*4882a593Smuzhiyun 	MTD_UADDR_0x0AAA_0x0554,
197*4882a593Smuzhiyun 	MTD_UADDR_0x0AAA_0x0555,
198*4882a593Smuzhiyun 	MTD_UADDR_0xAAAA_0x5555,
199*4882a593Smuzhiyun 	MTD_UADDR_DONT_CARE,		/* Requires an arbitrary address */
200*4882a593Smuzhiyun 	MTD_UADDR_UNNECESSARY,		/* Does not require any address */
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun struct unlock_addr {
205*4882a593Smuzhiyun 	uint32_t addr1;
206*4882a593Smuzhiyun 	uint32_t addr2;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * I don't like the fact that the first entry in unlock_addrs[]
212*4882a593Smuzhiyun  * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
213*4882a593Smuzhiyun  * should not be used.  The  problem is that structures with
214*4882a593Smuzhiyun  * initializers have extra fields initialized to 0.  It is _very_
215*4882a593Smuzhiyun  * desirable to have the unlock address entries for unsupported
216*4882a593Smuzhiyun  * data widths automatically initialized - that means that
217*4882a593Smuzhiyun  * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
218*4882a593Smuzhiyun  * must go unused.
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun static const struct unlock_addr  unlock_addrs[] = {
221*4882a593Smuzhiyun 	[MTD_UADDR_NOT_SUPPORTED] = {
222*4882a593Smuzhiyun 		.addr1 = 0xffff,
223*4882a593Smuzhiyun 		.addr2 = 0xffff
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	[MTD_UADDR_0x0555_0x02AA] = {
227*4882a593Smuzhiyun 		.addr1 = 0x0555,
228*4882a593Smuzhiyun 		.addr2 = 0x02aa
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	[MTD_UADDR_0x0555_0x0AAA] = {
232*4882a593Smuzhiyun 		.addr1 = 0x0555,
233*4882a593Smuzhiyun 		.addr2 = 0x0aaa
234*4882a593Smuzhiyun 	},
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	[MTD_UADDR_0x5555_0x2AAA] = {
237*4882a593Smuzhiyun 		.addr1 = 0x5555,
238*4882a593Smuzhiyun 		.addr2 = 0x2aaa
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	[MTD_UADDR_0x0AAA_0x0554] = {
242*4882a593Smuzhiyun 		.addr1 = 0x0AAA,
243*4882a593Smuzhiyun 		.addr2 = 0x0554
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	[MTD_UADDR_0x0AAA_0x0555] = {
247*4882a593Smuzhiyun 		.addr1 = 0x0AAA,
248*4882a593Smuzhiyun 		.addr2 = 0x0555
249*4882a593Smuzhiyun 	},
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	[MTD_UADDR_0xAAAA_0x5555] = {
252*4882a593Smuzhiyun 		.addr1 = 0xaaaa,
253*4882a593Smuzhiyun 		.addr2 = 0x5555
254*4882a593Smuzhiyun 	},
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	[MTD_UADDR_DONT_CARE] = {
257*4882a593Smuzhiyun 		.addr1 = 0x0000,      /* Doesn't matter which address */
258*4882a593Smuzhiyun 		.addr2 = 0x0000       /* is used - must be last entry */
259*4882a593Smuzhiyun 	},
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	[MTD_UADDR_UNNECESSARY] = {
262*4882a593Smuzhiyun 		.addr1 = 0x0000,
263*4882a593Smuzhiyun 		.addr2 = 0x0000
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun struct amd_flash_info {
268*4882a593Smuzhiyun 	const char *name;
269*4882a593Smuzhiyun 	const uint16_t mfr_id;
270*4882a593Smuzhiyun 	const uint16_t dev_id;
271*4882a593Smuzhiyun 	const uint8_t dev_size;
272*4882a593Smuzhiyun 	const uint8_t nr_regions;
273*4882a593Smuzhiyun 	const uint16_t cmd_set;
274*4882a593Smuzhiyun 	const uint32_t regions[6];
275*4882a593Smuzhiyun 	const uint8_t devtypes;		/* Bitmask for x8, x16 etc. */
276*4882a593Smuzhiyun 	const uint8_t uaddr;		/* unlock addrs for 8, 16, 32, 64 */
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define SIZE_64KiB  16
282*4882a593Smuzhiyun #define SIZE_128KiB 17
283*4882a593Smuzhiyun #define SIZE_256KiB 18
284*4882a593Smuzhiyun #define SIZE_512KiB 19
285*4882a593Smuzhiyun #define SIZE_1MiB   20
286*4882a593Smuzhiyun #define SIZE_2MiB   21
287*4882a593Smuzhiyun #define SIZE_4MiB   22
288*4882a593Smuzhiyun #define SIZE_8MiB   23
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun  * Please keep this list ordered by manufacturer!
293*4882a593Smuzhiyun  * Fortunately, the list isn't searched often and so a
294*4882a593Smuzhiyun  * slow, linear search isn't so bad.
295*4882a593Smuzhiyun  */
296*4882a593Smuzhiyun static const struct amd_flash_info jedec_table[] = {
297*4882a593Smuzhiyun 	{
298*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
299*4882a593Smuzhiyun 		.dev_id		= AM29F032B,
300*4882a593Smuzhiyun 		.name		= "AMD AM29F032B",
301*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
302*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
303*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
304*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
305*4882a593Smuzhiyun 		.nr_regions	= 1,
306*4882a593Smuzhiyun 		.regions	= {
307*4882a593Smuzhiyun 			ERASEINFO(0x10000,64)
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 	}, {
310*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
311*4882a593Smuzhiyun 		.dev_id		= AM29LV160DT,
312*4882a593Smuzhiyun 		.name		= "AMD AM29LV160DT",
313*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
314*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
315*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
316*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
317*4882a593Smuzhiyun 		.nr_regions	= 4,
318*4882a593Smuzhiyun 		.regions	= {
319*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
320*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
321*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
322*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 	}, {
325*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
326*4882a593Smuzhiyun 		.dev_id		= AM29LV160DB,
327*4882a593Smuzhiyun 		.name		= "AMD AM29LV160DB",
328*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
329*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
330*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
331*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
332*4882a593Smuzhiyun 		.nr_regions	= 4,
333*4882a593Smuzhiyun 		.regions	= {
334*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
335*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
336*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
337*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 	}, {
340*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
341*4882a593Smuzhiyun 		.dev_id		= AM29LV400BB,
342*4882a593Smuzhiyun 		.name		= "AMD AM29LV400BB",
343*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
344*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
345*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
346*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
347*4882a593Smuzhiyun 		.nr_regions	= 4,
348*4882a593Smuzhiyun 		.regions	= {
349*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
350*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
351*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
352*4882a593Smuzhiyun 			ERASEINFO(0x10000,7)
353*4882a593Smuzhiyun 		}
354*4882a593Smuzhiyun 	}, {
355*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
356*4882a593Smuzhiyun 		.dev_id		= AM29LV400BT,
357*4882a593Smuzhiyun 		.name		= "AMD AM29LV400BT",
358*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
359*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
360*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
361*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
362*4882a593Smuzhiyun 		.nr_regions	= 4,
363*4882a593Smuzhiyun 		.regions	= {
364*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
365*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
366*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
367*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 	}, {
370*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
371*4882a593Smuzhiyun 		.dev_id		= AM29LV800BB,
372*4882a593Smuzhiyun 		.name		= "AMD AM29LV800BB",
373*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
374*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
375*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
376*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
377*4882a593Smuzhiyun 		.nr_regions	= 4,
378*4882a593Smuzhiyun 		.regions	= {
379*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
380*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
381*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
382*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
383*4882a593Smuzhiyun 		}
384*4882a593Smuzhiyun 	}, {
385*4882a593Smuzhiyun /* add DL */
386*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
387*4882a593Smuzhiyun 		.dev_id		= AM29DL800BB,
388*4882a593Smuzhiyun 		.name		= "AMD AM29DL800BB",
389*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
390*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
391*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
392*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
393*4882a593Smuzhiyun 		.nr_regions	= 6,
394*4882a593Smuzhiyun 		.regions	= {
395*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
396*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
397*4882a593Smuzhiyun 			ERASEINFO(0x02000,4),
398*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
399*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
400*4882a593Smuzhiyun 			ERASEINFO(0x10000,14)
401*4882a593Smuzhiyun 		}
402*4882a593Smuzhiyun 	}, {
403*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
404*4882a593Smuzhiyun 		.dev_id		= AM29DL800BT,
405*4882a593Smuzhiyun 		.name		= "AMD AM29DL800BT",
406*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
407*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
408*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
409*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
410*4882a593Smuzhiyun 		.nr_regions	= 6,
411*4882a593Smuzhiyun 		.regions	= {
412*4882a593Smuzhiyun 			ERASEINFO(0x10000,14),
413*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
414*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
415*4882a593Smuzhiyun 			ERASEINFO(0x02000,4),
416*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
417*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 	}, {
420*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
421*4882a593Smuzhiyun 		.dev_id		= AM29F800BB,
422*4882a593Smuzhiyun 		.name		= "AMD AM29F800BB",
423*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
424*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
425*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
426*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
427*4882a593Smuzhiyun 		.nr_regions	= 4,
428*4882a593Smuzhiyun 		.regions	= {
429*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
430*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
431*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
432*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 	}, {
435*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
436*4882a593Smuzhiyun 		.dev_id		= AM29LV800BT,
437*4882a593Smuzhiyun 		.name		= "AMD AM29LV800BT",
438*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
439*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
440*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
441*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
442*4882a593Smuzhiyun 		.nr_regions	= 4,
443*4882a593Smuzhiyun 		.regions	= {
444*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
445*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
446*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
447*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 	}, {
450*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
451*4882a593Smuzhiyun 		.dev_id		= AM29F800BT,
452*4882a593Smuzhiyun 		.name		= "AMD AM29F800BT",
453*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
454*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
455*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
456*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
457*4882a593Smuzhiyun 		.nr_regions	= 4,
458*4882a593Smuzhiyun 		.regions	= {
459*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
460*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
461*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
462*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 	}, {
465*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
466*4882a593Smuzhiyun 		.dev_id		= AM29F017D,
467*4882a593Smuzhiyun 		.name		= "AMD AM29F017D",
468*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
469*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_DONT_CARE,
470*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
471*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
472*4882a593Smuzhiyun 		.nr_regions	= 1,
473*4882a593Smuzhiyun 		.regions	= {
474*4882a593Smuzhiyun 			ERASEINFO(0x10000,32),
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 	}, {
477*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
478*4882a593Smuzhiyun 		.dev_id		= AM29F016D,
479*4882a593Smuzhiyun 		.name		= "AMD AM29F016D",
480*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
481*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
482*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
483*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
484*4882a593Smuzhiyun 		.nr_regions	= 1,
485*4882a593Smuzhiyun 		.regions	= {
486*4882a593Smuzhiyun 			ERASEINFO(0x10000,32),
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 	}, {
489*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
490*4882a593Smuzhiyun 		.dev_id		= AM29F080,
491*4882a593Smuzhiyun 		.name		= "AMD AM29F080",
492*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
493*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
494*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
495*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
496*4882a593Smuzhiyun 		.nr_regions	= 1,
497*4882a593Smuzhiyun 		.regions	= {
498*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
499*4882a593Smuzhiyun 		}
500*4882a593Smuzhiyun 	}, {
501*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
502*4882a593Smuzhiyun 		.dev_id		= AM29F040,
503*4882a593Smuzhiyun 		.name		= "AMD AM29F040",
504*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
505*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
506*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
507*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
508*4882a593Smuzhiyun 		.nr_regions	= 1,
509*4882a593Smuzhiyun 		.regions	= {
510*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 	}, {
513*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
514*4882a593Smuzhiyun 		.dev_id		= AM29LV040B,
515*4882a593Smuzhiyun 		.name		= "AMD AM29LV040B",
516*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
517*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
518*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
519*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
520*4882a593Smuzhiyun 		.nr_regions	= 1,
521*4882a593Smuzhiyun 		.regions	= {
522*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
523*4882a593Smuzhiyun 		}
524*4882a593Smuzhiyun 	}, {
525*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
526*4882a593Smuzhiyun 		.dev_id		= AM29F002T,
527*4882a593Smuzhiyun 		.name		= "AMD AM29F002T",
528*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
529*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
530*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
531*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
532*4882a593Smuzhiyun 		.nr_regions	= 4,
533*4882a593Smuzhiyun 		.regions	= {
534*4882a593Smuzhiyun 			ERASEINFO(0x10000,3),
535*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
536*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
537*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 	}, {
540*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
541*4882a593Smuzhiyun 		.dev_id		= AM29SL800DT,
542*4882a593Smuzhiyun 		.name		= "AMD AM29SL800DT",
543*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
544*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
545*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
546*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
547*4882a593Smuzhiyun 		.nr_regions	= 4,
548*4882a593Smuzhiyun 		.regions	= {
549*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
550*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
551*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
552*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 	}, {
555*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_AMD,
556*4882a593Smuzhiyun 		.dev_id		= AM29SL800DB,
557*4882a593Smuzhiyun 		.name		= "AMD AM29SL800DB",
558*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
559*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
560*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
561*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
562*4882a593Smuzhiyun 		.nr_regions	= 4,
563*4882a593Smuzhiyun 		.regions	= {
564*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
565*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
566*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
567*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 	}, {
570*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
571*4882a593Smuzhiyun 		.dev_id		= AT49BV512,
572*4882a593Smuzhiyun 		.name		= "Atmel AT49BV512",
573*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
574*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
575*4882a593Smuzhiyun 		.dev_size	= SIZE_64KiB,
576*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
577*4882a593Smuzhiyun 		.nr_regions	= 1,
578*4882a593Smuzhiyun 		.regions	= {
579*4882a593Smuzhiyun 			ERASEINFO(0x10000,1)
580*4882a593Smuzhiyun 		}
581*4882a593Smuzhiyun 	}, {
582*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
583*4882a593Smuzhiyun 		.dev_id		= AT29LV512,
584*4882a593Smuzhiyun 		.name		= "Atmel AT29LV512",
585*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
586*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
587*4882a593Smuzhiyun 		.dev_size	= SIZE_64KiB,
588*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
589*4882a593Smuzhiyun 		.nr_regions	= 1,
590*4882a593Smuzhiyun 		.regions	= {
591*4882a593Smuzhiyun 			ERASEINFO(0x80,256),
592*4882a593Smuzhiyun 			ERASEINFO(0x80,256)
593*4882a593Smuzhiyun 		}
594*4882a593Smuzhiyun 	}, {
595*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
596*4882a593Smuzhiyun 		.dev_id		= AT49BV16X,
597*4882a593Smuzhiyun 		.name		= "Atmel AT49BV16X",
598*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
599*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x0AAA,	/* ???? */
600*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
601*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
602*4882a593Smuzhiyun 		.nr_regions	= 2,
603*4882a593Smuzhiyun 		.regions	= {
604*4882a593Smuzhiyun 			ERASEINFO(0x02000,8),
605*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
606*4882a593Smuzhiyun 		}
607*4882a593Smuzhiyun 	}, {
608*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
609*4882a593Smuzhiyun 		.dev_id		= AT49BV16XT,
610*4882a593Smuzhiyun 		.name		= "Atmel AT49BV16XT",
611*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
612*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x0AAA,	/* ???? */
613*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
614*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
615*4882a593Smuzhiyun 		.nr_regions	= 2,
616*4882a593Smuzhiyun 		.regions	= {
617*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
618*4882a593Smuzhiyun 			ERASEINFO(0x02000,8)
619*4882a593Smuzhiyun 		}
620*4882a593Smuzhiyun 	}, {
621*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
622*4882a593Smuzhiyun 		.dev_id		= AT49BV32X,
623*4882a593Smuzhiyun 		.name		= "Atmel AT49BV32X",
624*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
625*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x0AAA,	/* ???? */
626*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
627*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
628*4882a593Smuzhiyun 		.nr_regions	= 2,
629*4882a593Smuzhiyun 		.regions	= {
630*4882a593Smuzhiyun 			ERASEINFO(0x02000,8),
631*4882a593Smuzhiyun 			ERASEINFO(0x10000,63)
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 	}, {
634*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ATMEL,
635*4882a593Smuzhiyun 		.dev_id		= AT49BV32XT,
636*4882a593Smuzhiyun 		.name		= "Atmel AT49BV32XT",
637*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
638*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x0AAA,	/* ???? */
639*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
640*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
641*4882a593Smuzhiyun 		.nr_regions	= 2,
642*4882a593Smuzhiyun 		.regions	= {
643*4882a593Smuzhiyun 			ERASEINFO(0x10000,63),
644*4882a593Smuzhiyun 			ERASEINFO(0x02000,8)
645*4882a593Smuzhiyun 		}
646*4882a593Smuzhiyun 	}, {
647*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_EON,
648*4882a593Smuzhiyun 		.dev_id		= EN29LV400AT,
649*4882a593Smuzhiyun 		.name		= "Eon EN29LV400AT",
650*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
651*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
652*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
653*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
654*4882a593Smuzhiyun 		.nr_regions	= 4,
655*4882a593Smuzhiyun 		.regions	= {
656*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
657*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
658*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
659*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
660*4882a593Smuzhiyun 		}
661*4882a593Smuzhiyun 	}, {
662*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_EON,
663*4882a593Smuzhiyun 		.dev_id		= EN29LV400AB,
664*4882a593Smuzhiyun 		.name		= "Eon EN29LV400AB",
665*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
666*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
667*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
668*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
669*4882a593Smuzhiyun 		.nr_regions	= 4,
670*4882a593Smuzhiyun 		.regions	= {
671*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
672*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
673*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
674*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
675*4882a593Smuzhiyun 		}
676*4882a593Smuzhiyun 	}, {
677*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_EON,
678*4882a593Smuzhiyun 		.dev_id		= EN29SL800BT,
679*4882a593Smuzhiyun 		.name		= "Eon EN29SL800BT",
680*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
681*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
682*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
683*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
684*4882a593Smuzhiyun 		.nr_regions	= 4,
685*4882a593Smuzhiyun 		.regions	= {
686*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
687*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
688*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
689*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 	}, {
692*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_EON,
693*4882a593Smuzhiyun 		.dev_id		= EN29SL800BB,
694*4882a593Smuzhiyun 		.name		= "Eon EN29SL800BB",
695*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
696*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
697*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
698*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
699*4882a593Smuzhiyun 		.nr_regions	= 4,
700*4882a593Smuzhiyun 		.regions	= {
701*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
702*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
703*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
704*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 	}, {
707*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
708*4882a593Smuzhiyun 		.dev_id		= MBM29F040C,
709*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29F040C",
710*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
711*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
712*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
713*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
714*4882a593Smuzhiyun 		.nr_regions	= 1,
715*4882a593Smuzhiyun 		.regions	= {
716*4882a593Smuzhiyun 			ERASEINFO(0x10000,8)
717*4882a593Smuzhiyun 		}
718*4882a593Smuzhiyun 	}, {
719*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
720*4882a593Smuzhiyun 		.dev_id		= MBM29F800BA,
721*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29F800BA",
722*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
723*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
724*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
725*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
726*4882a593Smuzhiyun 		.nr_regions	= 4,
727*4882a593Smuzhiyun 		.regions	= {
728*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
729*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
730*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
731*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}, {
734*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
735*4882a593Smuzhiyun 		.dev_id		= MBM29LV650UE,
736*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV650UE",
737*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
738*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_DONT_CARE,
739*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
740*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
741*4882a593Smuzhiyun 		.nr_regions	= 1,
742*4882a593Smuzhiyun 		.regions	= {
743*4882a593Smuzhiyun 			ERASEINFO(0x10000,128)
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 	}, {
746*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
747*4882a593Smuzhiyun 		.dev_id		= MBM29LV320TE,
748*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV320TE",
749*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
750*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
751*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
752*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
753*4882a593Smuzhiyun 		.nr_regions	= 2,
754*4882a593Smuzhiyun 		.regions	= {
755*4882a593Smuzhiyun 			ERASEINFO(0x10000,63),
756*4882a593Smuzhiyun 			ERASEINFO(0x02000,8)
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 	}, {
759*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
760*4882a593Smuzhiyun 		.dev_id		= MBM29LV320BE,
761*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV320BE",
762*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
763*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
764*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
765*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
766*4882a593Smuzhiyun 		.nr_regions	= 2,
767*4882a593Smuzhiyun 		.regions	= {
768*4882a593Smuzhiyun 			ERASEINFO(0x02000,8),
769*4882a593Smuzhiyun 			ERASEINFO(0x10000,63)
770*4882a593Smuzhiyun 		}
771*4882a593Smuzhiyun 	}, {
772*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
773*4882a593Smuzhiyun 		.dev_id		= MBM29LV160TE,
774*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV160TE",
775*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
776*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
777*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
778*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
779*4882a593Smuzhiyun 		.nr_regions	= 4,
780*4882a593Smuzhiyun 		.regions	= {
781*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
782*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
783*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
784*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
785*4882a593Smuzhiyun 		}
786*4882a593Smuzhiyun 	}, {
787*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
788*4882a593Smuzhiyun 		.dev_id		= MBM29LV160BE,
789*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV160BE",
790*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
791*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
792*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
793*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
794*4882a593Smuzhiyun 		.nr_regions	= 4,
795*4882a593Smuzhiyun 		.regions	= {
796*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
797*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
798*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
799*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 	}, {
802*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
803*4882a593Smuzhiyun 		.dev_id		= MBM29LV800BA,
804*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV800BA",
805*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
806*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
807*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
808*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
809*4882a593Smuzhiyun 		.nr_regions	= 4,
810*4882a593Smuzhiyun 		.regions	= {
811*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
812*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
813*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
814*4882a593Smuzhiyun 			ERASEINFO(0x10000,15)
815*4882a593Smuzhiyun 		}
816*4882a593Smuzhiyun 	}, {
817*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
818*4882a593Smuzhiyun 		.dev_id		= MBM29LV800TA,
819*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV800TA",
820*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
821*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
822*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
823*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
824*4882a593Smuzhiyun 		.nr_regions	= 4,
825*4882a593Smuzhiyun 		.regions	= {
826*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
827*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
828*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
829*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
830*4882a593Smuzhiyun 		}
831*4882a593Smuzhiyun 	}, {
832*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
833*4882a593Smuzhiyun 		.dev_id		= MBM29LV400BC,
834*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV400BC",
835*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
836*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
837*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
838*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
839*4882a593Smuzhiyun 		.nr_regions	= 4,
840*4882a593Smuzhiyun 		.regions	= {
841*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
842*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
843*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
844*4882a593Smuzhiyun 			ERASEINFO(0x10000,7)
845*4882a593Smuzhiyun 		}
846*4882a593Smuzhiyun 	}, {
847*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_FUJITSU,
848*4882a593Smuzhiyun 		.dev_id		= MBM29LV400TC,
849*4882a593Smuzhiyun 		.name		= "Fujitsu MBM29LV400TC",
850*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
851*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
852*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
853*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
854*4882a593Smuzhiyun 		.nr_regions	= 4,
855*4882a593Smuzhiyun 		.regions	= {
856*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
857*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
858*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
859*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 	}, {
862*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_HYUNDAI,
863*4882a593Smuzhiyun 		.dev_id		= HY29F002T,
864*4882a593Smuzhiyun 		.name		= "Hyundai HY29F002T",
865*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
866*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
867*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
868*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
869*4882a593Smuzhiyun 		.nr_regions	= 4,
870*4882a593Smuzhiyun 		.regions	= {
871*4882a593Smuzhiyun 			ERASEINFO(0x10000,3),
872*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
873*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
874*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 	}, {
877*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
878*4882a593Smuzhiyun 		.dev_id		= I28F004B3B,
879*4882a593Smuzhiyun 		.name		= "Intel 28F004B3B",
880*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
881*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
882*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
883*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
884*4882a593Smuzhiyun 		.nr_regions	= 2,
885*4882a593Smuzhiyun 		.regions	= {
886*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
887*4882a593Smuzhiyun 			ERASEINFO(0x10000, 7),
888*4882a593Smuzhiyun 		}
889*4882a593Smuzhiyun 	}, {
890*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
891*4882a593Smuzhiyun 		.dev_id		= I28F004B3T,
892*4882a593Smuzhiyun 		.name		= "Intel 28F004B3T",
893*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
894*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
895*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
896*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
897*4882a593Smuzhiyun 		.nr_regions	= 2,
898*4882a593Smuzhiyun 		.regions	= {
899*4882a593Smuzhiyun 			ERASEINFO(0x10000, 7),
900*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
901*4882a593Smuzhiyun 		}
902*4882a593Smuzhiyun 	}, {
903*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
904*4882a593Smuzhiyun 		.dev_id		= I28F400B3B,
905*4882a593Smuzhiyun 		.name		= "Intel 28F400B3B",
906*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
907*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
908*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
909*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
910*4882a593Smuzhiyun 		.nr_regions	= 2,
911*4882a593Smuzhiyun 		.regions	= {
912*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
913*4882a593Smuzhiyun 			ERASEINFO(0x10000, 7),
914*4882a593Smuzhiyun 		}
915*4882a593Smuzhiyun 	}, {
916*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
917*4882a593Smuzhiyun 		.dev_id		= I28F400B3T,
918*4882a593Smuzhiyun 		.name		= "Intel 28F400B3T",
919*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
920*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
921*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
922*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
923*4882a593Smuzhiyun 		.nr_regions	= 2,
924*4882a593Smuzhiyun 		.regions	= {
925*4882a593Smuzhiyun 			ERASEINFO(0x10000, 7),
926*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
927*4882a593Smuzhiyun 		}
928*4882a593Smuzhiyun 	}, {
929*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
930*4882a593Smuzhiyun 		.dev_id		= I28F008B3B,
931*4882a593Smuzhiyun 		.name		= "Intel 28F008B3B",
932*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
933*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
934*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
935*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
936*4882a593Smuzhiyun 		.nr_regions	= 2,
937*4882a593Smuzhiyun 		.regions	= {
938*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
939*4882a593Smuzhiyun 			ERASEINFO(0x10000, 15),
940*4882a593Smuzhiyun 		}
941*4882a593Smuzhiyun 	}, {
942*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
943*4882a593Smuzhiyun 		.dev_id		= I28F008B3T,
944*4882a593Smuzhiyun 		.name		= "Intel 28F008B3T",
945*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
946*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
947*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
948*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
949*4882a593Smuzhiyun 		.nr_regions	= 2,
950*4882a593Smuzhiyun 		.regions	= {
951*4882a593Smuzhiyun 			ERASEINFO(0x10000, 15),
952*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
953*4882a593Smuzhiyun 		}
954*4882a593Smuzhiyun 	}, {
955*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
956*4882a593Smuzhiyun 		.dev_id		= I28F008S5,
957*4882a593Smuzhiyun 		.name		= "Intel 28F008S5",
958*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
959*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
960*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
961*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
962*4882a593Smuzhiyun 		.nr_regions	= 1,
963*4882a593Smuzhiyun 		.regions	= {
964*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
965*4882a593Smuzhiyun 		}
966*4882a593Smuzhiyun 	}, {
967*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
968*4882a593Smuzhiyun 		.dev_id		= I28F016S5,
969*4882a593Smuzhiyun 		.name		= "Intel 28F016S5",
970*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
971*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
972*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
973*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
974*4882a593Smuzhiyun 		.nr_regions	= 1,
975*4882a593Smuzhiyun 		.regions	= {
976*4882a593Smuzhiyun 			ERASEINFO(0x10000,32),
977*4882a593Smuzhiyun 		}
978*4882a593Smuzhiyun 	}, {
979*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
980*4882a593Smuzhiyun 		.dev_id		= I28F008SA,
981*4882a593Smuzhiyun 		.name		= "Intel 28F008SA",
982*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
983*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
984*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
985*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
986*4882a593Smuzhiyun 		.nr_regions	= 1,
987*4882a593Smuzhiyun 		.regions	= {
988*4882a593Smuzhiyun 			ERASEINFO(0x10000, 16),
989*4882a593Smuzhiyun 		}
990*4882a593Smuzhiyun 	}, {
991*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
992*4882a593Smuzhiyun 		.dev_id		= I28F800B3B,
993*4882a593Smuzhiyun 		.name		= "Intel 28F800B3B",
994*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
995*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
996*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
997*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
998*4882a593Smuzhiyun 		.nr_regions	= 2,
999*4882a593Smuzhiyun 		.regions	= {
1000*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1001*4882a593Smuzhiyun 			ERASEINFO(0x10000, 15),
1002*4882a593Smuzhiyun 		}
1003*4882a593Smuzhiyun 	}, {
1004*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1005*4882a593Smuzhiyun 		.dev_id		= I28F800B3T,
1006*4882a593Smuzhiyun 		.name		= "Intel 28F800B3T",
1007*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1008*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1009*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1010*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1011*4882a593Smuzhiyun 		.nr_regions	= 2,
1012*4882a593Smuzhiyun 		.regions	= {
1013*4882a593Smuzhiyun 			ERASEINFO(0x10000, 15),
1014*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1015*4882a593Smuzhiyun 		}
1016*4882a593Smuzhiyun 	}, {
1017*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1018*4882a593Smuzhiyun 		.dev_id		= I28F016B3B,
1019*4882a593Smuzhiyun 		.name		= "Intel 28F016B3B",
1020*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1021*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1022*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1023*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1024*4882a593Smuzhiyun 		.nr_regions	= 2,
1025*4882a593Smuzhiyun 		.regions	= {
1026*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1027*4882a593Smuzhiyun 			ERASEINFO(0x10000, 31),
1028*4882a593Smuzhiyun 		}
1029*4882a593Smuzhiyun 	}, {
1030*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1031*4882a593Smuzhiyun 		.dev_id		= I28F016S3,
1032*4882a593Smuzhiyun 		.name		= "Intel I28F016S3",
1033*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1034*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1035*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1036*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1037*4882a593Smuzhiyun 		.nr_regions	= 1,
1038*4882a593Smuzhiyun 		.regions	= {
1039*4882a593Smuzhiyun 			ERASEINFO(0x10000, 32),
1040*4882a593Smuzhiyun 		}
1041*4882a593Smuzhiyun 	}, {
1042*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1043*4882a593Smuzhiyun 		.dev_id		= I28F016B3T,
1044*4882a593Smuzhiyun 		.name		= "Intel 28F016B3T",
1045*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1046*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1047*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1048*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1049*4882a593Smuzhiyun 		.nr_regions	= 2,
1050*4882a593Smuzhiyun 		.regions	= {
1051*4882a593Smuzhiyun 			ERASEINFO(0x10000, 31),
1052*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1053*4882a593Smuzhiyun 		}
1054*4882a593Smuzhiyun 	}, {
1055*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1056*4882a593Smuzhiyun 		.dev_id		= I28F160B3B,
1057*4882a593Smuzhiyun 		.name		= "Intel 28F160B3B",
1058*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1059*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1060*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1061*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1062*4882a593Smuzhiyun 		.nr_regions	= 2,
1063*4882a593Smuzhiyun 		.regions	= {
1064*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1065*4882a593Smuzhiyun 			ERASEINFO(0x10000, 31),
1066*4882a593Smuzhiyun 		}
1067*4882a593Smuzhiyun 	}, {
1068*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1069*4882a593Smuzhiyun 		.dev_id		= I28F160B3T,
1070*4882a593Smuzhiyun 		.name		= "Intel 28F160B3T",
1071*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1072*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1073*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1074*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1075*4882a593Smuzhiyun 		.nr_regions	= 2,
1076*4882a593Smuzhiyun 		.regions	= {
1077*4882a593Smuzhiyun 			ERASEINFO(0x10000, 31),
1078*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1079*4882a593Smuzhiyun 		}
1080*4882a593Smuzhiyun 	}, {
1081*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1082*4882a593Smuzhiyun 		.dev_id		= I28F320B3B,
1083*4882a593Smuzhiyun 		.name		= "Intel 28F320B3B",
1084*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1085*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1086*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1087*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1088*4882a593Smuzhiyun 		.nr_regions	= 2,
1089*4882a593Smuzhiyun 		.regions	= {
1090*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1091*4882a593Smuzhiyun 			ERASEINFO(0x10000, 63),
1092*4882a593Smuzhiyun 		}
1093*4882a593Smuzhiyun 	}, {
1094*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1095*4882a593Smuzhiyun 		.dev_id		= I28F320B3T,
1096*4882a593Smuzhiyun 		.name		= "Intel 28F320B3T",
1097*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1098*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1099*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1100*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1101*4882a593Smuzhiyun 		.nr_regions	= 2,
1102*4882a593Smuzhiyun 		.regions	= {
1103*4882a593Smuzhiyun 			ERASEINFO(0x10000, 63),
1104*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1105*4882a593Smuzhiyun 		}
1106*4882a593Smuzhiyun 	}, {
1107*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1108*4882a593Smuzhiyun 		.dev_id		= I28F640B3B,
1109*4882a593Smuzhiyun 		.name		= "Intel 28F640B3B",
1110*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1111*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1112*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1113*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1114*4882a593Smuzhiyun 		.nr_regions	= 2,
1115*4882a593Smuzhiyun 		.regions	= {
1116*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1117*4882a593Smuzhiyun 			ERASEINFO(0x10000, 127),
1118*4882a593Smuzhiyun 		}
1119*4882a593Smuzhiyun 	}, {
1120*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1121*4882a593Smuzhiyun 		.dev_id		= I28F640B3T,
1122*4882a593Smuzhiyun 		.name		= "Intel 28F640B3T",
1123*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1124*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1125*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1126*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1127*4882a593Smuzhiyun 		.nr_regions	= 2,
1128*4882a593Smuzhiyun 		.regions	= {
1129*4882a593Smuzhiyun 			ERASEINFO(0x10000, 127),
1130*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 	}, {
1133*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1134*4882a593Smuzhiyun 		.dev_id		= I28F640C3B,
1135*4882a593Smuzhiyun 		.name		= "Intel 28F640C3B",
1136*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1137*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1138*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1139*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_STD,
1140*4882a593Smuzhiyun 		.nr_regions	= 2,
1141*4882a593Smuzhiyun 		.regions	= {
1142*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1143*4882a593Smuzhiyun 			ERASEINFO(0x10000, 127),
1144*4882a593Smuzhiyun 		}
1145*4882a593Smuzhiyun 	}, {
1146*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1147*4882a593Smuzhiyun 		.dev_id		= I82802AB,
1148*4882a593Smuzhiyun 		.name		= "Intel 82802AB",
1149*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1150*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1151*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1152*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1153*4882a593Smuzhiyun 		.nr_regions	= 1,
1154*4882a593Smuzhiyun 		.regions	= {
1155*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
1156*4882a593Smuzhiyun 		}
1157*4882a593Smuzhiyun 	}, {
1158*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_INTEL,
1159*4882a593Smuzhiyun 		.dev_id		= I82802AC,
1160*4882a593Smuzhiyun 		.name		= "Intel 82802AC",
1161*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1162*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1163*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1164*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1165*4882a593Smuzhiyun 		.nr_regions	= 1,
1166*4882a593Smuzhiyun 		.regions	= {
1167*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
1168*4882a593Smuzhiyun 		}
1169*4882a593Smuzhiyun 	}, {
1170*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1171*4882a593Smuzhiyun 		.dev_id		= MX29LV040C,
1172*4882a593Smuzhiyun 		.name		= "Macronix MX29LV040C",
1173*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1174*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1175*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1176*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1177*4882a593Smuzhiyun 		.nr_regions	= 1,
1178*4882a593Smuzhiyun 		.regions	= {
1179*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 	}, {
1182*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1183*4882a593Smuzhiyun 		.dev_id		= MX29LV160T,
1184*4882a593Smuzhiyun 		.name		= "MXIC MX29LV160T",
1185*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1186*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1187*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1188*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1189*4882a593Smuzhiyun 		.nr_regions	= 4,
1190*4882a593Smuzhiyun 		.regions	= {
1191*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
1192*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1193*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1194*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
1195*4882a593Smuzhiyun 		}
1196*4882a593Smuzhiyun 	}, {
1197*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_NEC,
1198*4882a593Smuzhiyun 		.dev_id		= UPD29F064115,
1199*4882a593Smuzhiyun 		.name		= "NEC uPD29F064115",
1200*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1201*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1202*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1203*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1204*4882a593Smuzhiyun 		.nr_regions	= 3,
1205*4882a593Smuzhiyun 		.regions	= {
1206*4882a593Smuzhiyun 			ERASEINFO(0x2000,8),
1207*4882a593Smuzhiyun 			ERASEINFO(0x10000,126),
1208*4882a593Smuzhiyun 			ERASEINFO(0x2000,8),
1209*4882a593Smuzhiyun 		}
1210*4882a593Smuzhiyun 	}, {
1211*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1212*4882a593Smuzhiyun 		.dev_id		= MX29LV160B,
1213*4882a593Smuzhiyun 		.name		= "MXIC MX29LV160B",
1214*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1215*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1216*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1217*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1218*4882a593Smuzhiyun 		.nr_regions	= 4,
1219*4882a593Smuzhiyun 		.regions	= {
1220*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1221*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1222*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1223*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
1224*4882a593Smuzhiyun 		}
1225*4882a593Smuzhiyun 	}, {
1226*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1227*4882a593Smuzhiyun 		.dev_id		= MX29F040,
1228*4882a593Smuzhiyun 		.name		= "Macronix MX29F040",
1229*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1230*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1231*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1232*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1233*4882a593Smuzhiyun 		.nr_regions	= 1,
1234*4882a593Smuzhiyun 		.regions	= {
1235*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
1236*4882a593Smuzhiyun 		}
1237*4882a593Smuzhiyun 	}, {
1238*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1239*4882a593Smuzhiyun 		.dev_id		= MX29F016,
1240*4882a593Smuzhiyun 		.name		= "Macronix MX29F016",
1241*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1242*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1243*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1244*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1245*4882a593Smuzhiyun 		.nr_regions	= 1,
1246*4882a593Smuzhiyun 		.regions	= {
1247*4882a593Smuzhiyun 			ERASEINFO(0x10000,32),
1248*4882a593Smuzhiyun 		}
1249*4882a593Smuzhiyun 	}, {
1250*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1251*4882a593Smuzhiyun 		.dev_id		= MX29F004T,
1252*4882a593Smuzhiyun 		.name		= "Macronix MX29F004T",
1253*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1254*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1255*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1256*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1257*4882a593Smuzhiyun 		.nr_regions	= 4,
1258*4882a593Smuzhiyun 		.regions	= {
1259*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
1260*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1261*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1262*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1263*4882a593Smuzhiyun 		}
1264*4882a593Smuzhiyun 	}, {
1265*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1266*4882a593Smuzhiyun 		.dev_id		= MX29F004B,
1267*4882a593Smuzhiyun 		.name		= "Macronix MX29F004B",
1268*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1269*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1270*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1271*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1272*4882a593Smuzhiyun 		.nr_regions	= 4,
1273*4882a593Smuzhiyun 		.regions	= {
1274*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1275*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1276*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1277*4882a593Smuzhiyun 			ERASEINFO(0x10000,7),
1278*4882a593Smuzhiyun 		}
1279*4882a593Smuzhiyun 	}, {
1280*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_MACRONIX,
1281*4882a593Smuzhiyun 		.dev_id		= MX29F002T,
1282*4882a593Smuzhiyun 		.name		= "Macronix MX29F002T",
1283*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1284*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1285*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1286*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1287*4882a593Smuzhiyun 		.nr_regions	= 4,
1288*4882a593Smuzhiyun 		.regions	= {
1289*4882a593Smuzhiyun 			ERASEINFO(0x10000,3),
1290*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1291*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1292*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1293*4882a593Smuzhiyun 		}
1294*4882a593Smuzhiyun 	}, {
1295*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_PMC,
1296*4882a593Smuzhiyun 		.dev_id		= PM49FL002,
1297*4882a593Smuzhiyun 		.name		= "PMC Pm49FL002",
1298*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1299*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1300*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1301*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1302*4882a593Smuzhiyun 		.nr_regions	= 1,
1303*4882a593Smuzhiyun 		.regions	= {
1304*4882a593Smuzhiyun 			ERASEINFO( 0x01000, 64 )
1305*4882a593Smuzhiyun 		}
1306*4882a593Smuzhiyun 	}, {
1307*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_PMC,
1308*4882a593Smuzhiyun 		.dev_id		= PM49FL004,
1309*4882a593Smuzhiyun 		.name		= "PMC Pm49FL004",
1310*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1311*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1312*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1313*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1314*4882a593Smuzhiyun 		.nr_regions	= 1,
1315*4882a593Smuzhiyun 		.regions	= {
1316*4882a593Smuzhiyun 			ERASEINFO( 0x01000, 128 )
1317*4882a593Smuzhiyun 		}
1318*4882a593Smuzhiyun 	}, {
1319*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_PMC,
1320*4882a593Smuzhiyun 		.dev_id		= PM49FL008,
1321*4882a593Smuzhiyun 		.name		= "PMC Pm49FL008",
1322*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1323*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1324*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1325*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1326*4882a593Smuzhiyun 		.nr_regions	= 1,
1327*4882a593Smuzhiyun 		.regions	= {
1328*4882a593Smuzhiyun 			ERASEINFO( 0x01000, 256 )
1329*4882a593Smuzhiyun 		}
1330*4882a593Smuzhiyun 	}, {
1331*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SHARP,
1332*4882a593Smuzhiyun 		.dev_id		= LH28F640BF,
1333*4882a593Smuzhiyun 		.name		= "LH28F640BF",
1334*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1335*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1336*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1337*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1338*4882a593Smuzhiyun 		.nr_regions	= 2,
1339*4882a593Smuzhiyun 		.regions	= {
1340*4882a593Smuzhiyun 			ERASEINFO(0x10000, 127),
1341*4882a593Smuzhiyun 			ERASEINFO(0x02000, 8),
1342*4882a593Smuzhiyun 		}
1343*4882a593Smuzhiyun 	}, {
1344*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1345*4882a593Smuzhiyun 		.dev_id		= SST39LF512,
1346*4882a593Smuzhiyun 		.name		= "SST 39LF512",
1347*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1348*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1349*4882a593Smuzhiyun 		.dev_size	= SIZE_64KiB,
1350*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1351*4882a593Smuzhiyun 		.nr_regions	= 1,
1352*4882a593Smuzhiyun 		.regions	= {
1353*4882a593Smuzhiyun 			ERASEINFO(0x01000,16),
1354*4882a593Smuzhiyun 		}
1355*4882a593Smuzhiyun 	}, {
1356*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1357*4882a593Smuzhiyun 		.dev_id		= SST39LF010,
1358*4882a593Smuzhiyun 		.name		= "SST 39LF010",
1359*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1360*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1361*4882a593Smuzhiyun 		.dev_size	= SIZE_128KiB,
1362*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1363*4882a593Smuzhiyun 		.nr_regions	= 1,
1364*4882a593Smuzhiyun 		.regions	= {
1365*4882a593Smuzhiyun 			ERASEINFO(0x01000,32),
1366*4882a593Smuzhiyun 		}
1367*4882a593Smuzhiyun 	}, {
1368*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1369*4882a593Smuzhiyun 		.dev_id		= SST29EE020,
1370*4882a593Smuzhiyun 		.name		= "SST 29EE020",
1371*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1372*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1373*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1374*4882a593Smuzhiyun 		.cmd_set	= P_ID_SST_PAGE,
1375*4882a593Smuzhiyun 		.nr_regions	= 1,
1376*4882a593Smuzhiyun 		.regions = {ERASEINFO(0x01000,64),
1377*4882a593Smuzhiyun 		}
1378*4882a593Smuzhiyun 	}, {
1379*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1380*4882a593Smuzhiyun 		.dev_id		= SST29LE020,
1381*4882a593Smuzhiyun 		.name		= "SST 29LE020",
1382*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1383*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1384*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1385*4882a593Smuzhiyun 		.cmd_set	= P_ID_SST_PAGE,
1386*4882a593Smuzhiyun 		.nr_regions	= 1,
1387*4882a593Smuzhiyun 		.regions = {ERASEINFO(0x01000,64),
1388*4882a593Smuzhiyun 		}
1389*4882a593Smuzhiyun 	}, {
1390*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1391*4882a593Smuzhiyun 		.dev_id		= SST39LF020,
1392*4882a593Smuzhiyun 		.name		= "SST 39LF020",
1393*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1394*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1395*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1396*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1397*4882a593Smuzhiyun 		.nr_regions	= 1,
1398*4882a593Smuzhiyun 		.regions	= {
1399*4882a593Smuzhiyun 			ERASEINFO(0x01000,64),
1400*4882a593Smuzhiyun 		}
1401*4882a593Smuzhiyun 	}, {
1402*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1403*4882a593Smuzhiyun 		.dev_id		= SST39LF040,
1404*4882a593Smuzhiyun 		.name		= "SST 39LF040",
1405*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1406*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1407*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1408*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1409*4882a593Smuzhiyun 		.nr_regions	= 1,
1410*4882a593Smuzhiyun 		.regions	= {
1411*4882a593Smuzhiyun 			ERASEINFO(0x01000,128),
1412*4882a593Smuzhiyun 		}
1413*4882a593Smuzhiyun 	}, {
1414*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1415*4882a593Smuzhiyun 		.dev_id		= SST39SF010A,
1416*4882a593Smuzhiyun 		.name		= "SST 39SF010A",
1417*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1418*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1419*4882a593Smuzhiyun 		.dev_size	= SIZE_128KiB,
1420*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1421*4882a593Smuzhiyun 		.nr_regions	= 1,
1422*4882a593Smuzhiyun 		.regions	= {
1423*4882a593Smuzhiyun 			ERASEINFO(0x01000,32),
1424*4882a593Smuzhiyun 		}
1425*4882a593Smuzhiyun 	}, {
1426*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1427*4882a593Smuzhiyun 		.dev_id		= SST39SF020A,
1428*4882a593Smuzhiyun 		.name		= "SST 39SF020A",
1429*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1430*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1431*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1432*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1433*4882a593Smuzhiyun 		.nr_regions	= 1,
1434*4882a593Smuzhiyun 		.regions	= {
1435*4882a593Smuzhiyun 			ERASEINFO(0x01000,64),
1436*4882a593Smuzhiyun 		}
1437*4882a593Smuzhiyun 	}, {
1438*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1439*4882a593Smuzhiyun 		.dev_id		= SST39SF040,
1440*4882a593Smuzhiyun 		.name		= "SST 39SF040",
1441*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1442*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1443*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1444*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1445*4882a593Smuzhiyun 		.nr_regions	= 1,
1446*4882a593Smuzhiyun 		.regions	= {
1447*4882a593Smuzhiyun 			ERASEINFO(0x01000,128),
1448*4882a593Smuzhiyun 		}
1449*4882a593Smuzhiyun 	}, {
1450*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1451*4882a593Smuzhiyun 		.dev_id		= SST49LF040B,
1452*4882a593Smuzhiyun 		.name		= "SST 49LF040B",
1453*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1454*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1455*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1456*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1457*4882a593Smuzhiyun 		.nr_regions	= 1,
1458*4882a593Smuzhiyun 		.regions	= {
1459*4882a593Smuzhiyun 			ERASEINFO(0x01000,128),
1460*4882a593Smuzhiyun 		}
1461*4882a593Smuzhiyun 	}, {
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1464*4882a593Smuzhiyun 		.dev_id		= SST49LF004B,
1465*4882a593Smuzhiyun 		.name		= "SST 49LF004B",
1466*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1467*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1468*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1469*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1470*4882a593Smuzhiyun 		.nr_regions	= 1,
1471*4882a593Smuzhiyun 		.regions	= {
1472*4882a593Smuzhiyun 			ERASEINFO(0x01000,128),
1473*4882a593Smuzhiyun 		}
1474*4882a593Smuzhiyun 	}, {
1475*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1476*4882a593Smuzhiyun 		.dev_id		= SST49LF008A,
1477*4882a593Smuzhiyun 		.name		= "SST 49LF008A",
1478*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1479*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1480*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1481*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1482*4882a593Smuzhiyun 		.nr_regions	= 1,
1483*4882a593Smuzhiyun 		.regions	= {
1484*4882a593Smuzhiyun 			ERASEINFO(0x01000,256),
1485*4882a593Smuzhiyun 		}
1486*4882a593Smuzhiyun 	}, {
1487*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1488*4882a593Smuzhiyun 		.dev_id		= SST49LF030A,
1489*4882a593Smuzhiyun 		.name		= "SST 49LF030A",
1490*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1491*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1492*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1493*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1494*4882a593Smuzhiyun 		.nr_regions	= 1,
1495*4882a593Smuzhiyun 		.regions	= {
1496*4882a593Smuzhiyun 			ERASEINFO(0x01000,96),
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 	}, {
1499*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1500*4882a593Smuzhiyun 		.dev_id		= SST49LF040A,
1501*4882a593Smuzhiyun 		.name		= "SST 49LF040A",
1502*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1503*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1504*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1505*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1506*4882a593Smuzhiyun 		.nr_regions	= 1,
1507*4882a593Smuzhiyun 		.regions	= {
1508*4882a593Smuzhiyun 			ERASEINFO(0x01000,128),
1509*4882a593Smuzhiyun 		}
1510*4882a593Smuzhiyun 	}, {
1511*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1512*4882a593Smuzhiyun 		.dev_id		= SST49LF080A,
1513*4882a593Smuzhiyun 		.name		= "SST 49LF080A",
1514*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1515*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1516*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1517*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1518*4882a593Smuzhiyun 		.nr_regions	= 1,
1519*4882a593Smuzhiyun 		.regions	= {
1520*4882a593Smuzhiyun 			ERASEINFO(0x01000,256),
1521*4882a593Smuzhiyun 		}
1522*4882a593Smuzhiyun 	}, {
1523*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,     /* should be CFI */
1524*4882a593Smuzhiyun 		.dev_id		= SST39LF160,
1525*4882a593Smuzhiyun 		.name		= "SST 39LF160",
1526*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1527*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1528*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1529*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1530*4882a593Smuzhiyun 		.nr_regions	= 2,
1531*4882a593Smuzhiyun 		.regions	= {
1532*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1533*4882a593Smuzhiyun 			ERASEINFO(0x1000,256)
1534*4882a593Smuzhiyun 		}
1535*4882a593Smuzhiyun 	}, {
1536*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,     /* should be CFI */
1537*4882a593Smuzhiyun 		.dev_id		= SST39VF1601,
1538*4882a593Smuzhiyun 		.name		= "SST 39VF1601",
1539*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1540*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1541*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1542*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1543*4882a593Smuzhiyun 		.nr_regions	= 2,
1544*4882a593Smuzhiyun 		.regions	= {
1545*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1546*4882a593Smuzhiyun 			ERASEINFO(0x1000,256)
1547*4882a593Smuzhiyun 		}
1548*4882a593Smuzhiyun 	}, {
1549*4882a593Smuzhiyun 		/* CFI is broken: reports AMD_STD, but needs custom uaddr */
1550*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1551*4882a593Smuzhiyun 		.dev_id		= SST39WF1601,
1552*4882a593Smuzhiyun 		.name		= "SST 39WF1601",
1553*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1554*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1555*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1556*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1557*4882a593Smuzhiyun 		.nr_regions	= 2,
1558*4882a593Smuzhiyun 		.regions	= {
1559*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1560*4882a593Smuzhiyun 			ERASEINFO(0x1000,256)
1561*4882a593Smuzhiyun 		}
1562*4882a593Smuzhiyun 	}, {
1563*4882a593Smuzhiyun 		/* CFI is broken: reports AMD_STD, but needs custom uaddr */
1564*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1565*4882a593Smuzhiyun 		.dev_id		= SST39WF1602,
1566*4882a593Smuzhiyun 		.name		= "SST 39WF1602",
1567*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1568*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1569*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1570*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1571*4882a593Smuzhiyun 		.nr_regions	= 2,
1572*4882a593Smuzhiyun 		.regions	= {
1573*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1574*4882a593Smuzhiyun 			ERASEINFO(0x1000,256)
1575*4882a593Smuzhiyun 		}
1576*4882a593Smuzhiyun 	}, {
1577*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,     /* should be CFI */
1578*4882a593Smuzhiyun 		.dev_id		= SST39VF3201,
1579*4882a593Smuzhiyun 		.name		= "SST 39VF3201",
1580*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1581*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0xAAAA_0x5555,
1582*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1583*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1584*4882a593Smuzhiyun 		.nr_regions	= 4,
1585*4882a593Smuzhiyun 		.regions	= {
1586*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1587*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1588*4882a593Smuzhiyun 			ERASEINFO(0x1000,256),
1589*4882a593Smuzhiyun 			ERASEINFO(0x1000,256)
1590*4882a593Smuzhiyun 		}
1591*4882a593Smuzhiyun 	}, {
1592*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_SST,
1593*4882a593Smuzhiyun 		.dev_id		= SST36VF3203,
1594*4882a593Smuzhiyun 		.name		= "SST 36VF3203",
1595*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1596*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1597*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1598*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1599*4882a593Smuzhiyun 		.nr_regions	= 1,
1600*4882a593Smuzhiyun 		.regions	= {
1601*4882a593Smuzhiyun 			ERASEINFO(0x10000,64),
1602*4882a593Smuzhiyun 		}
1603*4882a593Smuzhiyun 	}, {
1604*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1605*4882a593Smuzhiyun 		.dev_id		= M29F800AB,
1606*4882a593Smuzhiyun 		.name		= "ST M29F800AB",
1607*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1608*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1609*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1610*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1611*4882a593Smuzhiyun 		.nr_regions	= 4,
1612*4882a593Smuzhiyun 		.regions	= {
1613*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1614*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1615*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1616*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
1617*4882a593Smuzhiyun 		}
1618*4882a593Smuzhiyun 	}, {
1619*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,	/* FIXME - CFI device? */
1620*4882a593Smuzhiyun 		.dev_id		= M29W800DT,
1621*4882a593Smuzhiyun 		.name		= "ST M29W800DT",
1622*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1623*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1624*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1625*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1626*4882a593Smuzhiyun 		.nr_regions	= 4,
1627*4882a593Smuzhiyun 		.regions	= {
1628*4882a593Smuzhiyun 			ERASEINFO(0x10000,15),
1629*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1630*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1631*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
1632*4882a593Smuzhiyun 		}
1633*4882a593Smuzhiyun 	}, {
1634*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,	/* FIXME - CFI device? */
1635*4882a593Smuzhiyun 		.dev_id		= M29W800DB,
1636*4882a593Smuzhiyun 		.name		= "ST M29W800DB",
1637*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1638*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1639*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1640*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1641*4882a593Smuzhiyun 		.nr_regions	= 4,
1642*4882a593Smuzhiyun 		.regions	= {
1643*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1644*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1645*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1646*4882a593Smuzhiyun 			ERASEINFO(0x10000,15)
1647*4882a593Smuzhiyun 		}
1648*4882a593Smuzhiyun 	},  {
1649*4882a593Smuzhiyun 		.mfr_id         = CFI_MFR_ST,
1650*4882a593Smuzhiyun 		.dev_id         = M29W400DT,
1651*4882a593Smuzhiyun 		.name           = "ST M29W400DT",
1652*4882a593Smuzhiyun 		.devtypes       = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1653*4882a593Smuzhiyun 		.uaddr          = MTD_UADDR_0x0AAA_0x0555,
1654*4882a593Smuzhiyun 		.dev_size       = SIZE_512KiB,
1655*4882a593Smuzhiyun 		.cmd_set        = P_ID_AMD_STD,
1656*4882a593Smuzhiyun 		.nr_regions     = 4,
1657*4882a593Smuzhiyun 		.regions        = {
1658*4882a593Smuzhiyun 			ERASEINFO(0x04000,7),
1659*4882a593Smuzhiyun 			ERASEINFO(0x02000,1),
1660*4882a593Smuzhiyun 			ERASEINFO(0x08000,2),
1661*4882a593Smuzhiyun 			ERASEINFO(0x10000,1)
1662*4882a593Smuzhiyun 		}
1663*4882a593Smuzhiyun 	}, {
1664*4882a593Smuzhiyun 		.mfr_id         = CFI_MFR_ST,
1665*4882a593Smuzhiyun 		.dev_id         = M29W400DB,
1666*4882a593Smuzhiyun 		.name           = "ST M29W400DB",
1667*4882a593Smuzhiyun 		.devtypes       = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1668*4882a593Smuzhiyun 		.uaddr          = MTD_UADDR_0x0AAA_0x0555,
1669*4882a593Smuzhiyun 		.dev_size       = SIZE_512KiB,
1670*4882a593Smuzhiyun 		.cmd_set        = P_ID_AMD_STD,
1671*4882a593Smuzhiyun 		.nr_regions     = 4,
1672*4882a593Smuzhiyun 		.regions        = {
1673*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1674*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1675*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1676*4882a593Smuzhiyun 			ERASEINFO(0x10000,7)
1677*4882a593Smuzhiyun 		}
1678*4882a593Smuzhiyun 	}, {
1679*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,	/* FIXME - CFI device? */
1680*4882a593Smuzhiyun 		.dev_id		= M29W160DT,
1681*4882a593Smuzhiyun 		.name		= "ST M29W160DT",
1682*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1683*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,	/* ???? */
1684*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1685*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1686*4882a593Smuzhiyun 		.nr_regions	= 4,
1687*4882a593Smuzhiyun 		.regions	= {
1688*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
1689*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1690*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1691*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
1692*4882a593Smuzhiyun 		}
1693*4882a593Smuzhiyun 	}, {
1694*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,	/* FIXME - CFI device? */
1695*4882a593Smuzhiyun 		.dev_id		= M29W160DB,
1696*4882a593Smuzhiyun 		.name		= "ST M29W160DB",
1697*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1698*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,	/* ???? */
1699*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1700*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1701*4882a593Smuzhiyun 		.nr_regions	= 4,
1702*4882a593Smuzhiyun 		.regions	= {
1703*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1704*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1705*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1706*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
1707*4882a593Smuzhiyun 		}
1708*4882a593Smuzhiyun 	}, {
1709*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1710*4882a593Smuzhiyun 		.dev_id		= M29W040B,
1711*4882a593Smuzhiyun 		.name		= "ST M29W040B",
1712*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1713*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0555_0x02AA,
1714*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1715*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1716*4882a593Smuzhiyun 		.nr_regions	= 1,
1717*4882a593Smuzhiyun 		.regions	= {
1718*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
1719*4882a593Smuzhiyun 		}
1720*4882a593Smuzhiyun 	}, {
1721*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1722*4882a593Smuzhiyun 		.dev_id		= M50FW040,
1723*4882a593Smuzhiyun 		.name		= "ST M50FW040",
1724*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1725*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1726*4882a593Smuzhiyun 		.dev_size	= SIZE_512KiB,
1727*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1728*4882a593Smuzhiyun 		.nr_regions	= 1,
1729*4882a593Smuzhiyun 		.regions	= {
1730*4882a593Smuzhiyun 			ERASEINFO(0x10000,8),
1731*4882a593Smuzhiyun 		}
1732*4882a593Smuzhiyun 	}, {
1733*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1734*4882a593Smuzhiyun 		.dev_id		= M50FW080,
1735*4882a593Smuzhiyun 		.name		= "ST M50FW080",
1736*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1737*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1738*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1739*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1740*4882a593Smuzhiyun 		.nr_regions	= 1,
1741*4882a593Smuzhiyun 		.regions	= {
1742*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
1743*4882a593Smuzhiyun 		}
1744*4882a593Smuzhiyun 	}, {
1745*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1746*4882a593Smuzhiyun 		.dev_id		= M50FW016,
1747*4882a593Smuzhiyun 		.name		= "ST M50FW016",
1748*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1749*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1750*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1751*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1752*4882a593Smuzhiyun 		.nr_regions	= 1,
1753*4882a593Smuzhiyun 		.regions	= {
1754*4882a593Smuzhiyun 			ERASEINFO(0x10000,32),
1755*4882a593Smuzhiyun 		}
1756*4882a593Smuzhiyun 	}, {
1757*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1758*4882a593Smuzhiyun 		.dev_id		= M50LPW080,
1759*4882a593Smuzhiyun 		.name		= "ST M50LPW080",
1760*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1761*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1762*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1763*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1764*4882a593Smuzhiyun 		.nr_regions	= 1,
1765*4882a593Smuzhiyun 		.regions	= {
1766*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
1767*4882a593Smuzhiyun 		},
1768*4882a593Smuzhiyun 	}, {
1769*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1770*4882a593Smuzhiyun 		.dev_id		= M50FLW080A,
1771*4882a593Smuzhiyun 		.name		= "ST M50FLW080A",
1772*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1773*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1774*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1775*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1776*4882a593Smuzhiyun 		.nr_regions	= 4,
1777*4882a593Smuzhiyun 		.regions	= {
1778*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1779*4882a593Smuzhiyun 			ERASEINFO(0x10000,13),
1780*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1781*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1782*4882a593Smuzhiyun 		}
1783*4882a593Smuzhiyun 	}, {
1784*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_ST,
1785*4882a593Smuzhiyun 		.dev_id		= M50FLW080B,
1786*4882a593Smuzhiyun 		.name		= "ST M50FLW080B",
1787*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1788*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_UNNECESSARY,
1789*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1790*4882a593Smuzhiyun 		.cmd_set	= P_ID_INTEL_EXT,
1791*4882a593Smuzhiyun 		.nr_regions	= 4,
1792*4882a593Smuzhiyun 		.regions	= {
1793*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1794*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1795*4882a593Smuzhiyun 			ERASEINFO(0x10000,13),
1796*4882a593Smuzhiyun 			ERASEINFO(0x1000,16),
1797*4882a593Smuzhiyun 		}
1798*4882a593Smuzhiyun 	}, {
1799*4882a593Smuzhiyun 		.mfr_id		= 0xff00 | CFI_MFR_ST,
1800*4882a593Smuzhiyun 		.dev_id		= 0xff00 | PSD4256G6V,
1801*4882a593Smuzhiyun 		.name		= "ST PSD4256G6V",
1802*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16,
1803*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0554,
1804*4882a593Smuzhiyun 		.dev_size	= SIZE_1MiB,
1805*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1806*4882a593Smuzhiyun 		.nr_regions	= 1,
1807*4882a593Smuzhiyun 		.regions	= {
1808*4882a593Smuzhiyun 			ERASEINFO(0x10000,16),
1809*4882a593Smuzhiyun 		}
1810*4882a593Smuzhiyun 	}, {
1811*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1812*4882a593Smuzhiyun 		.dev_id		= TC58FVT160,
1813*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVT160",
1814*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1815*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1816*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1817*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1818*4882a593Smuzhiyun 		.nr_regions	= 4,
1819*4882a593Smuzhiyun 		.regions	= {
1820*4882a593Smuzhiyun 			ERASEINFO(0x10000,31),
1821*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1822*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1823*4882a593Smuzhiyun 			ERASEINFO(0x04000,1)
1824*4882a593Smuzhiyun 		}
1825*4882a593Smuzhiyun 	}, {
1826*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1827*4882a593Smuzhiyun 		.dev_id		= TC58FVB160,
1828*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVB160",
1829*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1830*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1831*4882a593Smuzhiyun 		.dev_size	= SIZE_2MiB,
1832*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1833*4882a593Smuzhiyun 		.nr_regions	= 4,
1834*4882a593Smuzhiyun 		.regions	= {
1835*4882a593Smuzhiyun 			ERASEINFO(0x04000,1),
1836*4882a593Smuzhiyun 			ERASEINFO(0x02000,2),
1837*4882a593Smuzhiyun 			ERASEINFO(0x08000,1),
1838*4882a593Smuzhiyun 			ERASEINFO(0x10000,31)
1839*4882a593Smuzhiyun 		}
1840*4882a593Smuzhiyun 	}, {
1841*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1842*4882a593Smuzhiyun 		.dev_id		= TC58FVB321,
1843*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVB321",
1844*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1845*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1846*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1847*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1848*4882a593Smuzhiyun 		.nr_regions	= 2,
1849*4882a593Smuzhiyun 		.regions	= {
1850*4882a593Smuzhiyun 			ERASEINFO(0x02000,8),
1851*4882a593Smuzhiyun 			ERASEINFO(0x10000,63)
1852*4882a593Smuzhiyun 		}
1853*4882a593Smuzhiyun 	}, {
1854*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1855*4882a593Smuzhiyun 		.dev_id		= TC58FVT321,
1856*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVT321",
1857*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1858*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1859*4882a593Smuzhiyun 		.dev_size	= SIZE_4MiB,
1860*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1861*4882a593Smuzhiyun 		.nr_regions	= 2,
1862*4882a593Smuzhiyun 		.regions	= {
1863*4882a593Smuzhiyun 			ERASEINFO(0x10000,63),
1864*4882a593Smuzhiyun 			ERASEINFO(0x02000,8)
1865*4882a593Smuzhiyun 		}
1866*4882a593Smuzhiyun 	}, {
1867*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1868*4882a593Smuzhiyun 		.dev_id		= TC58FVB641,
1869*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVB641",
1870*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1871*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1872*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1873*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1874*4882a593Smuzhiyun 		.nr_regions	= 2,
1875*4882a593Smuzhiyun 		.regions	= {
1876*4882a593Smuzhiyun 			ERASEINFO(0x02000,8),
1877*4882a593Smuzhiyun 			ERASEINFO(0x10000,127)
1878*4882a593Smuzhiyun 		}
1879*4882a593Smuzhiyun 	}, {
1880*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_TOSHIBA,
1881*4882a593Smuzhiyun 		.dev_id		= TC58FVT641,
1882*4882a593Smuzhiyun 		.name		= "Toshiba TC58FVT641",
1883*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
1884*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x0AAA_0x0555,
1885*4882a593Smuzhiyun 		.dev_size	= SIZE_8MiB,
1886*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1887*4882a593Smuzhiyun 		.nr_regions	= 2,
1888*4882a593Smuzhiyun 		.regions	= {
1889*4882a593Smuzhiyun 			ERASEINFO(0x10000,127),
1890*4882a593Smuzhiyun 			ERASEINFO(0x02000,8)
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 	}, {
1893*4882a593Smuzhiyun 		.mfr_id		= CFI_MFR_WINBOND,
1894*4882a593Smuzhiyun 		.dev_id		= W49V002A,
1895*4882a593Smuzhiyun 		.name		= "Winbond W49V002A",
1896*4882a593Smuzhiyun 		.devtypes	= CFI_DEVICETYPE_X8,
1897*4882a593Smuzhiyun 		.uaddr		= MTD_UADDR_0x5555_0x2AAA,
1898*4882a593Smuzhiyun 		.dev_size	= SIZE_256KiB,
1899*4882a593Smuzhiyun 		.cmd_set	= P_ID_AMD_STD,
1900*4882a593Smuzhiyun 		.nr_regions	= 4,
1901*4882a593Smuzhiyun 		.regions	= {
1902*4882a593Smuzhiyun 			ERASEINFO(0x10000, 3),
1903*4882a593Smuzhiyun 			ERASEINFO(0x08000, 1),
1904*4882a593Smuzhiyun 			ERASEINFO(0x02000, 2),
1905*4882a593Smuzhiyun 			ERASEINFO(0x04000, 1),
1906*4882a593Smuzhiyun 		}
1907*4882a593Smuzhiyun 	}
1908*4882a593Smuzhiyun };
1909*4882a593Smuzhiyun 
jedec_read_mfr(struct map_info * map,uint32_t base,struct cfi_private * cfi)1910*4882a593Smuzhiyun static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
1911*4882a593Smuzhiyun 	struct cfi_private *cfi)
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun 	map_word result;
1914*4882a593Smuzhiyun 	unsigned long mask;
1915*4882a593Smuzhiyun 	int bank = 0;
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	/* According to JEDEC "Standard Manufacturer's Identification Code"
1918*4882a593Smuzhiyun 	 * (http://www.jedec.org/download/search/jep106W.pdf)
1919*4882a593Smuzhiyun 	 * several first banks can contain 0x7f instead of actual ID
1920*4882a593Smuzhiyun 	 */
1921*4882a593Smuzhiyun 	do {
1922*4882a593Smuzhiyun 		uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8), map, cfi);
1923*4882a593Smuzhiyun 		mask = (1 << (cfi->device_type * 8)) - 1;
1924*4882a593Smuzhiyun 		if (ofs >= map->size)
1925*4882a593Smuzhiyun 			return 0;
1926*4882a593Smuzhiyun 		result = map_read(map, base + ofs);
1927*4882a593Smuzhiyun 		bank++;
1928*4882a593Smuzhiyun 	} while ((result.x[0] & mask) == CFI_MFR_CONTINUATION);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	return result.x[0] & mask;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
jedec_read_id(struct map_info * map,uint32_t base,struct cfi_private * cfi)1933*4882a593Smuzhiyun static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
1934*4882a593Smuzhiyun 	struct cfi_private *cfi)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun 	map_word result;
1937*4882a593Smuzhiyun 	unsigned long mask;
1938*4882a593Smuzhiyun 	u32 ofs = cfi_build_cmd_addr(1, map, cfi);
1939*4882a593Smuzhiyun 	mask = (1 << (cfi->device_type * 8)) -1;
1940*4882a593Smuzhiyun 	result = map_read(map, base + ofs);
1941*4882a593Smuzhiyun 	return result.x[0] & mask;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun 
jedec_reset(u32 base,struct map_info * map,struct cfi_private * cfi)1944*4882a593Smuzhiyun static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
1945*4882a593Smuzhiyun {
1946*4882a593Smuzhiyun 	/* Reset */
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* after checking the datasheets for SST, MACRONIX and ATMEL
1949*4882a593Smuzhiyun 	 * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
1950*4882a593Smuzhiyun 	 * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
1951*4882a593Smuzhiyun 	 * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
1952*4882a593Smuzhiyun 	 * as they will ignore the writes and don't care what address
1953*4882a593Smuzhiyun 	 * the F0 is written to */
1954*4882a593Smuzhiyun 	if (cfi->addr_unlock1) {
1955*4882a593Smuzhiyun 		pr_debug( "reset unlock called %x %x \n",
1956*4882a593Smuzhiyun 		       cfi->addr_unlock1,cfi->addr_unlock2);
1957*4882a593Smuzhiyun 		cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
1958*4882a593Smuzhiyun 		cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
1959*4882a593Smuzhiyun 	}
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
1962*4882a593Smuzhiyun 	/* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
1963*4882a593Smuzhiyun 	 * so ensure we're in read mode.  Send both the Intel and the AMD command
1964*4882a593Smuzhiyun 	 * for this.  Intel uses 0xff for this, AMD uses 0xff for NOP, so
1965*4882a593Smuzhiyun 	 * this should be safe.
1966*4882a593Smuzhiyun 	 */
1967*4882a593Smuzhiyun 	cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
1968*4882a593Smuzhiyun 	/* FIXME - should have reset delay before continuing */
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 
cfi_jedec_setup(struct map_info * map,struct cfi_private * cfi,int index)1972*4882a593Smuzhiyun static int cfi_jedec_setup(struct map_info *map, struct cfi_private *cfi, int index)
1973*4882a593Smuzhiyun {
1974*4882a593Smuzhiyun 	int i,num_erase_regions;
1975*4882a593Smuzhiyun 	uint8_t uaddr;
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	if (!(jedec_table[index].devtypes & cfi->device_type)) {
1978*4882a593Smuzhiyun 		pr_debug("Rejecting potential %s with incompatible %d-bit device type\n",
1979*4882a593Smuzhiyun 		      jedec_table[index].name, 4 * (1<<cfi->device_type));
1980*4882a593Smuzhiyun 		return 0;
1981*4882a593Smuzhiyun 	}
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	num_erase_regions = jedec_table[index].nr_regions;
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
1988*4882a593Smuzhiyun 	if (!cfi->cfiq) {
1989*4882a593Smuzhiyun 		//xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
1990*4882a593Smuzhiyun 		return 0;
1991*4882a593Smuzhiyun 	}
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	memset(cfi->cfiq, 0, sizeof(struct cfi_ident));
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	cfi->cfiq->P_ID = jedec_table[index].cmd_set;
1996*4882a593Smuzhiyun 	cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
1997*4882a593Smuzhiyun 	cfi->cfiq->DevSize = jedec_table[index].dev_size;
1998*4882a593Smuzhiyun 	cfi->cfi_mode = CFI_MODE_JEDEC;
1999*4882a593Smuzhiyun 	cfi->sector_erase_cmd = CMD(0x30);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	for (i=0; i<num_erase_regions; i++){
2002*4882a593Smuzhiyun 		cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
2003*4882a593Smuzhiyun 	}
2004*4882a593Smuzhiyun 	cfi->cmdset_priv = NULL;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	/* This may be redundant for some cases, but it doesn't hurt */
2007*4882a593Smuzhiyun 	cfi->mfr = jedec_table[index].mfr_id;
2008*4882a593Smuzhiyun 	cfi->id = jedec_table[index].dev_id;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	uaddr = jedec_table[index].uaddr;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	/* The table has unlock addresses in _bytes_, and we try not to let
2013*4882a593Smuzhiyun 	   our brains explode when we see the datasheets talking about address
2014*4882a593Smuzhiyun 	   lines numbered from A-1 to A18. The CFI table has unlock addresses
2015*4882a593Smuzhiyun 	   in device-words according to the mode the device is connected in */
2016*4882a593Smuzhiyun 	cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / cfi->device_type;
2017*4882a593Smuzhiyun 	cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / cfi->device_type;
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	return 1;	/* ok */
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun /*
2024*4882a593Smuzhiyun  * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
2025*4882a593Smuzhiyun  * the mapped address, unlock addresses, and proper chip ID.  This function
2026*4882a593Smuzhiyun  * attempts to minimize errors.  It is doubtfull that this probe will ever
2027*4882a593Smuzhiyun  * be perfect - consequently there should be some module parameters that
2028*4882a593Smuzhiyun  * could be manually specified to force the chip info.
2029*4882a593Smuzhiyun  */
jedec_match(uint32_t base,struct map_info * map,struct cfi_private * cfi,const struct amd_flash_info * finfo)2030*4882a593Smuzhiyun static inline int jedec_match( uint32_t base,
2031*4882a593Smuzhiyun 			       struct map_info *map,
2032*4882a593Smuzhiyun 			       struct cfi_private *cfi,
2033*4882a593Smuzhiyun 			       const struct amd_flash_info *finfo )
2034*4882a593Smuzhiyun {
2035*4882a593Smuzhiyun 	int rc = 0;           /* failure until all tests pass */
2036*4882a593Smuzhiyun 	u32 mfr, id;
2037*4882a593Smuzhiyun 	uint8_t uaddr;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/*
2040*4882a593Smuzhiyun 	 * The IDs must match.  For X16 and X32 devices operating in
2041*4882a593Smuzhiyun 	 * a lower width ( X8 or X16 ), the device ID's are usually just
2042*4882a593Smuzhiyun 	 * the lower byte(s) of the larger device ID for wider mode.  If
2043*4882a593Smuzhiyun 	 * a part is found that doesn't fit this assumption (device id for
2044*4882a593Smuzhiyun 	 * smaller width mode is completely unrealated to full-width mode)
2045*4882a593Smuzhiyun 	 * then the jedec_table[] will have to be augmented with the IDs
2046*4882a593Smuzhiyun 	 * for different widths.
2047*4882a593Smuzhiyun 	 */
2048*4882a593Smuzhiyun 	switch (cfi->device_type) {
2049*4882a593Smuzhiyun 	case CFI_DEVICETYPE_X8:
2050*4882a593Smuzhiyun 		mfr = (uint8_t)finfo->mfr_id;
2051*4882a593Smuzhiyun 		id = (uint8_t)finfo->dev_id;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 		/* bjd: it seems that if we do this, we can end up
2054*4882a593Smuzhiyun 		 * detecting 16bit flashes as an 8bit device, even though
2055*4882a593Smuzhiyun 		 * there aren't.
2056*4882a593Smuzhiyun 		 */
2057*4882a593Smuzhiyun 		if (finfo->dev_id > 0xff) {
2058*4882a593Smuzhiyun 			pr_debug("%s(): ID is not 8bit\n",
2059*4882a593Smuzhiyun 			       __func__);
2060*4882a593Smuzhiyun 			goto match_done;
2061*4882a593Smuzhiyun 		}
2062*4882a593Smuzhiyun 		break;
2063*4882a593Smuzhiyun 	case CFI_DEVICETYPE_X16:
2064*4882a593Smuzhiyun 		mfr = (uint16_t)finfo->mfr_id;
2065*4882a593Smuzhiyun 		id = (uint16_t)finfo->dev_id;
2066*4882a593Smuzhiyun 		break;
2067*4882a593Smuzhiyun 	case CFI_DEVICETYPE_X32:
2068*4882a593Smuzhiyun 		mfr = (uint16_t)finfo->mfr_id;
2069*4882a593Smuzhiyun 		id = (uint32_t)finfo->dev_id;
2070*4882a593Smuzhiyun 		break;
2071*4882a593Smuzhiyun 	default:
2072*4882a593Smuzhiyun 		printk(KERN_WARNING
2073*4882a593Smuzhiyun 		       "MTD %s(): Unsupported device type %d\n",
2074*4882a593Smuzhiyun 		       __func__, cfi->device_type);
2075*4882a593Smuzhiyun 		goto match_done;
2076*4882a593Smuzhiyun 	}
2077*4882a593Smuzhiyun 	if ( cfi->mfr != mfr || cfi->id != id ) {
2078*4882a593Smuzhiyun 		goto match_done;
2079*4882a593Smuzhiyun 	}
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	/* the part size must fit in the memory window */
2082*4882a593Smuzhiyun 	pr_debug("MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
2083*4882a593Smuzhiyun 	       __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
2084*4882a593Smuzhiyun 	if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
2085*4882a593Smuzhiyun 		pr_debug("MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
2086*4882a593Smuzhiyun 		       __func__, finfo->mfr_id, finfo->dev_id,
2087*4882a593Smuzhiyun 		       1 << finfo->dev_size );
2088*4882a593Smuzhiyun 		goto match_done;
2089*4882a593Smuzhiyun 	}
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	if (! (finfo->devtypes & cfi->device_type))
2092*4882a593Smuzhiyun 		goto match_done;
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	uaddr = finfo->uaddr;
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	pr_debug("MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
2097*4882a593Smuzhiyun 	       __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
2098*4882a593Smuzhiyun 	if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
2099*4882a593Smuzhiyun 	     && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
2100*4882a593Smuzhiyun 		  unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
2101*4882a593Smuzhiyun 		pr_debug("MTD %s(): 0x%.4x 0x%.4x did not match\n",
2102*4882a593Smuzhiyun 			__func__,
2103*4882a593Smuzhiyun 			unlock_addrs[uaddr].addr1,
2104*4882a593Smuzhiyun 			unlock_addrs[uaddr].addr2);
2105*4882a593Smuzhiyun 		goto match_done;
2106*4882a593Smuzhiyun 	}
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	/*
2109*4882a593Smuzhiyun 	 * Make sure the ID's disappear when the device is taken out of
2110*4882a593Smuzhiyun 	 * ID mode.  The only time this should fail when it should succeed
2111*4882a593Smuzhiyun 	 * is when the ID's are written as data to the same
2112*4882a593Smuzhiyun 	 * addresses.  For this rare and unfortunate case the chip
2113*4882a593Smuzhiyun 	 * cannot be probed correctly.
2114*4882a593Smuzhiyun 	 * FIXME - write a driver that takes all of the chip info as
2115*4882a593Smuzhiyun 	 * module parameters, doesn't probe but forces a load.
2116*4882a593Smuzhiyun 	 */
2117*4882a593Smuzhiyun 	pr_debug("MTD %s(): check ID's disappear when not in ID mode\n",
2118*4882a593Smuzhiyun 	       __func__ );
2119*4882a593Smuzhiyun 	jedec_reset( base, map, cfi );
2120*4882a593Smuzhiyun 	mfr = jedec_read_mfr( map, base, cfi );
2121*4882a593Smuzhiyun 	id = jedec_read_id( map, base, cfi );
2122*4882a593Smuzhiyun 	if ( mfr == cfi->mfr && id == cfi->id ) {
2123*4882a593Smuzhiyun 		pr_debug("MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
2124*4882a593Smuzhiyun 		       "You might need to manually specify JEDEC parameters.\n",
2125*4882a593Smuzhiyun 			__func__, cfi->mfr, cfi->id );
2126*4882a593Smuzhiyun 		goto match_done;
2127*4882a593Smuzhiyun 	}
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	/* all tests passed - mark  as success */
2130*4882a593Smuzhiyun 	rc = 1;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	/*
2133*4882a593Smuzhiyun 	 * Put the device back in ID mode - only need to do this if we
2134*4882a593Smuzhiyun 	 * were truly frobbing a real device.
2135*4882a593Smuzhiyun 	 */
2136*4882a593Smuzhiyun 	pr_debug("MTD %s(): return to ID mode\n", __func__ );
2137*4882a593Smuzhiyun 	if (cfi->addr_unlock1) {
2138*4882a593Smuzhiyun 		cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
2139*4882a593Smuzhiyun 		cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
2140*4882a593Smuzhiyun 	}
2141*4882a593Smuzhiyun 	cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
2142*4882a593Smuzhiyun 	/* FIXME - should have a delay before continuing */
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun  match_done:
2145*4882a593Smuzhiyun 	return rc;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 
jedec_probe_chip(struct map_info * map,__u32 base,unsigned long * chip_map,struct cfi_private * cfi)2149*4882a593Smuzhiyun static int jedec_probe_chip(struct map_info *map, __u32 base,
2150*4882a593Smuzhiyun 			    unsigned long *chip_map, struct cfi_private *cfi)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	int i;
2153*4882a593Smuzhiyun 	enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
2154*4882a593Smuzhiyun 	u32 probe_offset1, probe_offset2;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun  retry:
2157*4882a593Smuzhiyun 	if (!cfi->numchips) {
2158*4882a593Smuzhiyun 		uaddr_idx++;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 		if (MTD_UADDR_UNNECESSARY == uaddr_idx)
2161*4882a593Smuzhiyun 			return 0;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 		cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
2164*4882a593Smuzhiyun 		cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	/* Make certain we aren't probing past the end of map */
2168*4882a593Smuzhiyun 	if (base >= map->size) {
2169*4882a593Smuzhiyun 		printk(KERN_NOTICE
2170*4882a593Smuzhiyun 			"Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
2171*4882a593Smuzhiyun 			base, map->size -1);
2172*4882a593Smuzhiyun 		return 0;
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	}
2175*4882a593Smuzhiyun 	/* Ensure the unlock addresses we try stay inside the map */
2176*4882a593Smuzhiyun 	probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, map, cfi);
2177*4882a593Smuzhiyun 	probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, map, cfi);
2178*4882a593Smuzhiyun 	if (	((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
2179*4882a593Smuzhiyun 		((base + probe_offset2 + map_bankwidth(map)) >= map->size))
2180*4882a593Smuzhiyun 		goto retry;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	/* Reset */
2183*4882a593Smuzhiyun 	jedec_reset(base, map, cfi);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	/* Autoselect Mode */
2186*4882a593Smuzhiyun 	if(cfi->addr_unlock1) {
2187*4882a593Smuzhiyun 		cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
2188*4882a593Smuzhiyun 		cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
2189*4882a593Smuzhiyun 	}
2190*4882a593Smuzhiyun 	cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
2191*4882a593Smuzhiyun 	/* FIXME - should have a delay before continuing */
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (!cfi->numchips) {
2194*4882a593Smuzhiyun 		/* This is the first time we're called. Set up the CFI
2195*4882a593Smuzhiyun 		   stuff accordingly and return */
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 		cfi->mfr = jedec_read_mfr(map, base, cfi);
2198*4882a593Smuzhiyun 		cfi->id = jedec_read_id(map, base, cfi);
2199*4882a593Smuzhiyun 		pr_debug("Search for id:(%02x %02x) interleave(%d) type(%d)\n",
2200*4882a593Smuzhiyun 			cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
2201*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
2202*4882a593Smuzhiyun 			if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
2203*4882a593Smuzhiyun 				pr_debug("MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
2204*4882a593Smuzhiyun 				       __func__, cfi->mfr, cfi->id,
2205*4882a593Smuzhiyun 				       cfi->addr_unlock1, cfi->addr_unlock2 );
2206*4882a593Smuzhiyun 				if (!cfi_jedec_setup(map, cfi, i))
2207*4882a593Smuzhiyun 					return 0;
2208*4882a593Smuzhiyun 				goto ok_out;
2209*4882a593Smuzhiyun 			}
2210*4882a593Smuzhiyun 		}
2211*4882a593Smuzhiyun 		goto retry;
2212*4882a593Smuzhiyun 	} else {
2213*4882a593Smuzhiyun 		uint16_t mfr;
2214*4882a593Smuzhiyun 		uint16_t id;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 		/* Make sure it is a chip of the same manufacturer and id */
2217*4882a593Smuzhiyun 		mfr = jedec_read_mfr(map, base, cfi);
2218*4882a593Smuzhiyun 		id = jedec_read_id(map, base, cfi);
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 		if ((mfr != cfi->mfr) || (id != cfi->id)) {
2221*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
2222*4882a593Smuzhiyun 			       map->name, mfr, id, base);
2223*4882a593Smuzhiyun 			jedec_reset(base, map, cfi);
2224*4882a593Smuzhiyun 			return 0;
2225*4882a593Smuzhiyun 		}
2226*4882a593Smuzhiyun 	}
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	/* Check each previous chip locations to see if it's an alias */
2229*4882a593Smuzhiyun 	for (i=0; i < (base >> cfi->chipshift); i++) {
2230*4882a593Smuzhiyun 		unsigned long start;
2231*4882a593Smuzhiyun 		if(!test_bit(i, chip_map)) {
2232*4882a593Smuzhiyun 			continue; /* Skip location; no valid chip at this address */
2233*4882a593Smuzhiyun 		}
2234*4882a593Smuzhiyun 		start = i << cfi->chipshift;
2235*4882a593Smuzhiyun 		if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
2236*4882a593Smuzhiyun 		    jedec_read_id(map, start, cfi) == cfi->id) {
2237*4882a593Smuzhiyun 			/* Eep. This chip also looks like it's in autoselect mode.
2238*4882a593Smuzhiyun 			   Is it an alias for the new one? */
2239*4882a593Smuzhiyun 			jedec_reset(start, map, cfi);
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 			/* If the device IDs go away, it's an alias */
2242*4882a593Smuzhiyun 			if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
2243*4882a593Smuzhiyun 			    jedec_read_id(map, base, cfi) != cfi->id) {
2244*4882a593Smuzhiyun 				printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
2245*4882a593Smuzhiyun 				       map->name, base, start);
2246*4882a593Smuzhiyun 				return 0;
2247*4882a593Smuzhiyun 			}
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 			/* Yes, it's actually got the device IDs as data. Most
2250*4882a593Smuzhiyun 			 * unfortunate. Stick the new chip in read mode
2251*4882a593Smuzhiyun 			 * too and if it's the same, assume it's an alias. */
2252*4882a593Smuzhiyun 			/* FIXME: Use other modes to do a proper check */
2253*4882a593Smuzhiyun 			jedec_reset(base, map, cfi);
2254*4882a593Smuzhiyun 			if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
2255*4882a593Smuzhiyun 			    jedec_read_id(map, base, cfi) == cfi->id) {
2256*4882a593Smuzhiyun 				printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
2257*4882a593Smuzhiyun 				       map->name, base, start);
2258*4882a593Smuzhiyun 				return 0;
2259*4882a593Smuzhiyun 			}
2260*4882a593Smuzhiyun 		}
2261*4882a593Smuzhiyun 	}
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	/* OK, if we got to here, then none of the previous chips appear to
2264*4882a593Smuzhiyun 	   be aliases for the current one. */
2265*4882a593Smuzhiyun 	set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
2266*4882a593Smuzhiyun 	cfi->numchips++;
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun ok_out:
2269*4882a593Smuzhiyun 	/* Put it back into Read Mode */
2270*4882a593Smuzhiyun 	jedec_reset(base, map, cfi);
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
2273*4882a593Smuzhiyun 	       map->name, cfi_interleave(cfi), cfi->device_type*8, base,
2274*4882a593Smuzhiyun 	       map->bankwidth*8);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	return 1;
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun static struct chip_probe jedec_chip_probe = {
2280*4882a593Smuzhiyun 	.name = "JEDEC",
2281*4882a593Smuzhiyun 	.probe_chip = jedec_probe_chip
2282*4882a593Smuzhiyun };
2283*4882a593Smuzhiyun 
jedec_probe(struct map_info * map)2284*4882a593Smuzhiyun static struct mtd_info *jedec_probe(struct map_info *map)
2285*4882a593Smuzhiyun {
2286*4882a593Smuzhiyun 	/*
2287*4882a593Smuzhiyun 	 * Just use the generic probe stuff to call our CFI-specific
2288*4882a593Smuzhiyun 	 * chip_probe routine in all the possible permutations, etc.
2289*4882a593Smuzhiyun 	 */
2290*4882a593Smuzhiyun 	return mtd_do_chip_probe(map, &jedec_chip_probe);
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun static struct mtd_chip_driver jedec_chipdrv = {
2294*4882a593Smuzhiyun 	.probe	= jedec_probe,
2295*4882a593Smuzhiyun 	.name	= "jedec_probe",
2296*4882a593Smuzhiyun 	.module	= THIS_MODULE
2297*4882a593Smuzhiyun };
2298*4882a593Smuzhiyun 
jedec_probe_init(void)2299*4882a593Smuzhiyun static int __init jedec_probe_init(void)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	register_mtd_chip_driver(&jedec_chipdrv);
2302*4882a593Smuzhiyun 	return 0;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun 
jedec_probe_exit(void)2305*4882a593Smuzhiyun static void __exit jedec_probe_exit(void)
2306*4882a593Smuzhiyun {
2307*4882a593Smuzhiyun 	unregister_mtd_chip_driver(&jedec_chipdrv);
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun module_init(jedec_probe_init);
2311*4882a593Smuzhiyun module_exit(jedec_probe_exit);
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2314*4882a593Smuzhiyun MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
2315*4882a593Smuzhiyun MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");
2316