1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/mmc/host/via-sdmmc.c - VIA SD/MMC Card Reader driver
4*4882a593Smuzhiyun * Copyright (c) 2008, VIA Technologies Inc. All Rights Reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/pci.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/highmem.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/mmc/host.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define DRV_NAME "via_sdmmc"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_VIA_9530 0x9530
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define VIA_CRDR_SDC_OFF 0x200
21*4882a593Smuzhiyun #define VIA_CRDR_DDMA_OFF 0x400
22*4882a593Smuzhiyun #define VIA_CRDR_PCICTRL_OFF 0x600
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define VIA_CRDR_MIN_CLOCK 375000
25*4882a593Smuzhiyun #define VIA_CRDR_MAX_CLOCK 48000000
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * PCI registers
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define VIA_CRDR_PCI_WORK_MODE 0x40
32*4882a593Smuzhiyun #define VIA_CRDR_PCI_DBG_MODE 0x41
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * SDC MMIO Registers
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL 0x0
39*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_START 0x01
40*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_WRITE 0x04
41*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_SINGLE_WR 0x10
42*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_SINGLE_RD 0x20
43*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_MULTI_WR 0x30
44*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_MULTI_RD 0x40
45*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_STOP 0x70
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_RSP_NONE 0x0
48*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_RSP_R1 0x10000
49*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_RSP_R2 0x20000
50*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_RSP_R3 0x30000
51*4882a593Smuzhiyun #define VIA_CRDR_SDCTRL_RSP_R1B 0x90000
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define VIA_CRDR_SDCARG 0x4
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define VIA_CRDR_SDBUSMODE 0x8
56*4882a593Smuzhiyun #define VIA_CRDR_SDMODE_4BIT 0x02
57*4882a593Smuzhiyun #define VIA_CRDR_SDMODE_CLK_ON 0x40
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define VIA_CRDR_SDBLKLEN 0xc
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Bit 0 -Bit 10 : Block length. So, the maximum block length should be 2048.
62*4882a593Smuzhiyun * Bit 11 - Bit 13 : Reserved.
63*4882a593Smuzhiyun * GPIDET : Select GPI pin to detect card, GPI means CR_CD# in top design.
64*4882a593Smuzhiyun * INTEN : Enable SD host interrupt.
65*4882a593Smuzhiyun * Bit 16 - Bit 31 : Block count. So, the maximun block count should be 65536.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun #define VIA_CRDR_SDBLKLEN_GPIDET 0x2000
68*4882a593Smuzhiyun #define VIA_CRDR_SDBLKLEN_INTEN 0x8000
69*4882a593Smuzhiyun #define VIA_CRDR_MAX_BLOCK_COUNT 65536
70*4882a593Smuzhiyun #define VIA_CRDR_MAX_BLOCK_LENGTH 2048
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define VIA_CRDR_SDRESP0 0x10
73*4882a593Smuzhiyun #define VIA_CRDR_SDRESP1 0x14
74*4882a593Smuzhiyun #define VIA_CRDR_SDRESP2 0x18
75*4882a593Smuzhiyun #define VIA_CRDR_SDRESP3 0x1c
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define VIA_CRDR_SDCURBLKCNT 0x20
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK 0x24
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * MBDIE : Multiple Blocks transfer Done Interrupt Enable
82*4882a593Smuzhiyun * BDDIE : Block Data transfer Done Interrupt Enable
83*4882a593Smuzhiyun * CIRIE : Card Insertion or Removal Interrupt Enable
84*4882a593Smuzhiyun * CRDIE : Command-Response transfer Done Interrupt Enable
85*4882a593Smuzhiyun * CRTOIE : Command-Response response TimeOut Interrupt Enable
86*4882a593Smuzhiyun * ASCRDIE : Auto Stop Command-Response transfer Done Interrupt Enable
87*4882a593Smuzhiyun * DTIE : Data access Timeout Interrupt Enable
88*4882a593Smuzhiyun * SCIE : reSponse CRC error Interrupt Enable
89*4882a593Smuzhiyun * RCIE : Read data CRC error Interrupt Enable
90*4882a593Smuzhiyun * WCIE : Write data CRC error Interrupt Enable
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_MBDIE 0x10
93*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_BDDIE 0x20
94*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_CIRIE 0x80
95*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_CRDIE 0x200
96*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_CRTOIE 0x400
97*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_ASCRDIE 0x800
98*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_DTIE 0x1000
99*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_SCIE 0x2000
100*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_RCIE 0x4000
101*4882a593Smuzhiyun #define VIA_CRDR_SDINTMASK_WCIE 0x8000
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define VIA_CRDR_SDACTIVE_INTMASK \
104*4882a593Smuzhiyun (VIA_CRDR_SDINTMASK_MBDIE | VIA_CRDR_SDINTMASK_CIRIE \
105*4882a593Smuzhiyun | VIA_CRDR_SDINTMASK_CRDIE | VIA_CRDR_SDINTMASK_CRTOIE \
106*4882a593Smuzhiyun | VIA_CRDR_SDINTMASK_DTIE | VIA_CRDR_SDINTMASK_SCIE \
107*4882a593Smuzhiyun | VIA_CRDR_SDINTMASK_RCIE | VIA_CRDR_SDINTMASK_WCIE)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define VIA_CRDR_SDSTATUS 0x28
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * CECC : Reserved
112*4882a593Smuzhiyun * WP : SD card Write Protect status
113*4882a593Smuzhiyun * SLOTD : Reserved
114*4882a593Smuzhiyun * SLOTG : SD SLOT status(Gpi pin status)
115*4882a593Smuzhiyun * MBD : Multiple Blocks transfer Done interrupt status
116*4882a593Smuzhiyun * BDD : Block Data transfer Done interrupt status
117*4882a593Smuzhiyun * CD : Reserved
118*4882a593Smuzhiyun * CIR : Card Insertion or Removal interrupt detected on GPI pin
119*4882a593Smuzhiyun * IO : Reserved
120*4882a593Smuzhiyun * CRD : Command-Response transfer Done interrupt status
121*4882a593Smuzhiyun * CRTO : Command-Response response TimeOut interrupt status
122*4882a593Smuzhiyun * ASCRDIE : Auto Stop Command-Response transfer Done interrupt status
123*4882a593Smuzhiyun * DT : Data access Timeout interrupt status
124*4882a593Smuzhiyun * SC : reSponse CRC error interrupt status
125*4882a593Smuzhiyun * RC : Read data CRC error interrupt status
126*4882a593Smuzhiyun * WC : Write data CRC error interrupt status
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CECC 0x01
129*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_WP 0x02
130*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_SLOTD 0x04
131*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_SLOTG 0x08
132*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_MBD 0x10
133*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_BDD 0x20
134*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CD 0x40
135*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CIR 0x80
136*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_IO 0x100
137*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CRD 0x200
138*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CRTO 0x400
139*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_ASCRDIE 0x800
140*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_DT 0x1000
141*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_SC 0x2000
142*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_RC 0x4000
143*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_WC 0x8000
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_IGN_MASK\
146*4882a593Smuzhiyun (VIA_CRDR_SDSTS_BDD | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_IO)
147*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_INT_MASK \
148*4882a593Smuzhiyun (VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_BDD | VIA_CRDR_SDSTS_CD \
149*4882a593Smuzhiyun | VIA_CRDR_SDSTS_CIR | VIA_CRDR_SDSTS_IO | VIA_CRDR_SDSTS_CRD \
150*4882a593Smuzhiyun | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_DT \
151*4882a593Smuzhiyun | VIA_CRDR_SDSTS_SC | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
152*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_W1C_MASK \
153*4882a593Smuzhiyun (VIA_CRDR_SDSTS_CECC | VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_BDD \
154*4882a593Smuzhiyun | VIA_CRDR_SDSTS_CD | VIA_CRDR_SDSTS_CIR | VIA_CRDR_SDSTS_CRD \
155*4882a593Smuzhiyun | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_ASCRDIE | VIA_CRDR_SDSTS_DT \
156*4882a593Smuzhiyun | VIA_CRDR_SDSTS_SC | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
157*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CMD_MASK \
158*4882a593Smuzhiyun (VIA_CRDR_SDSTS_CRD | VIA_CRDR_SDSTS_CRTO | VIA_CRDR_SDSTS_SC)
159*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_DATA_MASK\
160*4882a593Smuzhiyun (VIA_CRDR_SDSTS_MBD | VIA_CRDR_SDSTS_DT \
161*4882a593Smuzhiyun | VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC)
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define VIA_CRDR_SDSTATUS2 0x2a
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * CFE : Enable SD host automatic Clock FReezing
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun #define VIA_CRDR_SDSTS_CFE 0x80
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define VIA_CRDR_SDRSPTMO 0x2C
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define VIA_CRDR_SDCLKSEL 0x30
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define VIA_CRDR_SDEXTCTRL 0x34
174*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_AUTOSTOP_SD 0x01
175*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_SHIFT_9 0x02
176*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_MMC_8BIT 0x04
177*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_RELD_BLK 0x08
178*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_BAD_CMDA 0x10
179*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_BAD_DATA 0x20
180*4882a593Smuzhiyun #define VIS_CRDR_SDEXTCTRL_AUTOSTOP_SPI 0x40
181*4882a593Smuzhiyun #define VIA_CRDR_SDEXTCTRL_HISPD 0x80
182*4882a593Smuzhiyun /* 0x38-0xFF reserved */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * Data DMA Control Registers
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define VIA_CRDR_DMABASEADD 0x0
189*4882a593Smuzhiyun #define VIA_CRDR_DMACOUNTER 0x4
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define VIA_CRDR_DMACTRL 0x8
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * DIR :Transaction Direction
194*4882a593Smuzhiyun * 0 : From card to memory
195*4882a593Smuzhiyun * 1 : From memory to card
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun #define VIA_CRDR_DMACTRL_DIR 0x100
198*4882a593Smuzhiyun #define VIA_CRDR_DMACTRL_ENIRQ 0x10000
199*4882a593Smuzhiyun #define VIA_CRDR_DMACTRL_SFTRST 0x1000000
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define VIA_CRDR_DMASTS 0xc
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define VIA_CRDR_DMASTART 0x10
204*4882a593Smuzhiyun /*0x14-0xFF reserved*/
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * PCI Control Registers
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*0x0 - 0x1 reserved*/
211*4882a593Smuzhiyun #define VIA_CRDR_PCICLKGATT 0x2
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * SFTRST :
214*4882a593Smuzhiyun * 0 : Soft reset all the controller and it will be de-asserted automatically
215*4882a593Smuzhiyun * 1 : Soft reset is de-asserted
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun #define VIA_CRDR_PCICLKGATT_SFTRST 0x01
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * 3V3 : Pad power select
220*4882a593Smuzhiyun * 0 : 1.8V
221*4882a593Smuzhiyun * 1 : 3.3V
222*4882a593Smuzhiyun * NOTE : No mater what the actual value should be, this bit always
223*4882a593Smuzhiyun * read as 0. This is a hardware bug.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun #define VIA_CRDR_PCICLKGATT_3V3 0x10
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * PAD_PWRON : Pad Power on/off select
228*4882a593Smuzhiyun * 0 : Power off
229*4882a593Smuzhiyun * 1 : Power on
230*4882a593Smuzhiyun * NOTE : No mater what the actual value should be, this bit always
231*4882a593Smuzhiyun * read as 0. This is a hardware bug.
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun #define VIA_CRDR_PCICLKGATT_PAD_PWRON 0x20
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define VIA_CRDR_PCISDCCLK 0x5
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define VIA_CRDR_PCIDMACLK 0x7
238*4882a593Smuzhiyun #define VIA_CRDR_PCIDMACLK_SDC 0x2
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define VIA_CRDR_PCIINTCTRL 0x8
241*4882a593Smuzhiyun #define VIA_CRDR_PCIINTCTRL_SDCIRQEN 0x04
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define VIA_CRDR_PCIINTSTATUS 0x9
244*4882a593Smuzhiyun #define VIA_CRDR_PCIINTSTATUS_SDC 0x04
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL 0xa
247*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_NO 0x0
248*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_32US 0x1
249*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_256US 0x2
250*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_1024US 0x3
251*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_256MS 0x4
252*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_512MS 0x5
253*4882a593Smuzhiyun #define VIA_CRDR_PCITMOCTRL_1024MS 0x6
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*0xB-0xFF reserved*/
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun enum PCI_HOST_CLK_CONTROL {
258*4882a593Smuzhiyun PCI_CLK_375K = 0x03,
259*4882a593Smuzhiyun PCI_CLK_8M = 0x04,
260*4882a593Smuzhiyun PCI_CLK_12M = 0x00,
261*4882a593Smuzhiyun PCI_CLK_16M = 0x05,
262*4882a593Smuzhiyun PCI_CLK_24M = 0x01,
263*4882a593Smuzhiyun PCI_CLK_33M = 0x06,
264*4882a593Smuzhiyun PCI_CLK_48M = 0x02
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun struct sdhcreg {
268*4882a593Smuzhiyun u32 sdcontrol_reg;
269*4882a593Smuzhiyun u32 sdcmdarg_reg;
270*4882a593Smuzhiyun u32 sdbusmode_reg;
271*4882a593Smuzhiyun u32 sdblklen_reg;
272*4882a593Smuzhiyun u32 sdresp_reg[4];
273*4882a593Smuzhiyun u32 sdcurblkcnt_reg;
274*4882a593Smuzhiyun u32 sdintmask_reg;
275*4882a593Smuzhiyun u32 sdstatus_reg;
276*4882a593Smuzhiyun u32 sdrsptmo_reg;
277*4882a593Smuzhiyun u32 sdclksel_reg;
278*4882a593Smuzhiyun u32 sdextctrl_reg;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct pcictrlreg {
282*4882a593Smuzhiyun u8 reserve[2];
283*4882a593Smuzhiyun u8 pciclkgat_reg;
284*4882a593Smuzhiyun u8 pcinfcclk_reg;
285*4882a593Smuzhiyun u8 pcimscclk_reg;
286*4882a593Smuzhiyun u8 pcisdclk_reg;
287*4882a593Smuzhiyun u8 pcicaclk_reg;
288*4882a593Smuzhiyun u8 pcidmaclk_reg;
289*4882a593Smuzhiyun u8 pciintctrl_reg;
290*4882a593Smuzhiyun u8 pciintstatus_reg;
291*4882a593Smuzhiyun u8 pcitmoctrl_reg;
292*4882a593Smuzhiyun u8 Resv;
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun struct via_crdr_mmc_host {
296*4882a593Smuzhiyun struct mmc_host *mmc;
297*4882a593Smuzhiyun struct mmc_request *mrq;
298*4882a593Smuzhiyun struct mmc_command *cmd;
299*4882a593Smuzhiyun struct mmc_data *data;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun void __iomem *mmiobase;
302*4882a593Smuzhiyun void __iomem *sdhc_mmiobase;
303*4882a593Smuzhiyun void __iomem *ddma_mmiobase;
304*4882a593Smuzhiyun void __iomem *pcictrl_mmiobase;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun struct pcictrlreg pm_pcictrl_reg;
307*4882a593Smuzhiyun struct sdhcreg pm_sdhc_reg;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct work_struct carddet_work;
310*4882a593Smuzhiyun struct tasklet_struct finish_tasklet;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct timer_list timer;
313*4882a593Smuzhiyun spinlock_t lock;
314*4882a593Smuzhiyun u8 power;
315*4882a593Smuzhiyun int reject;
316*4882a593Smuzhiyun unsigned int quirks;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* some devices need a very long delay for power to stabilize */
320*4882a593Smuzhiyun #define VIA_CRDR_QUIRK_300MS_PWRDELAY 0x0001
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define VIA_CMD_TIMEOUT_MS 1000
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const struct pci_device_id via_ids[] = {
325*4882a593Smuzhiyun {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_9530,
326*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0,},
327*4882a593Smuzhiyun {0,}
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, via_ids);
331*4882a593Smuzhiyun
via_print_sdchc(struct via_crdr_mmc_host * host)332*4882a593Smuzhiyun static void via_print_sdchc(struct via_crdr_mmc_host *host)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun void __iomem *addrbase = host->sdhc_mmiobase;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun pr_debug("SDC MMIO Registers:\n");
337*4882a593Smuzhiyun pr_debug("SDCONTROL=%08x, SDCMDARG=%08x, SDBUSMODE=%08x\n",
338*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDCTRL),
339*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDCARG),
340*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDBUSMODE));
341*4882a593Smuzhiyun pr_debug("SDBLKLEN=%08x, SDCURBLKCNT=%08x, SDINTMASK=%08x\n",
342*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDBLKLEN),
343*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDCURBLKCNT),
344*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDINTMASK));
345*4882a593Smuzhiyun pr_debug("SDSTATUS=%08x, SDCLKSEL=%08x, SDEXTCTRL=%08x\n",
346*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDSTATUS),
347*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDCLKSEL),
348*4882a593Smuzhiyun readl(addrbase + VIA_CRDR_SDEXTCTRL));
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
via_print_pcictrl(struct via_crdr_mmc_host * host)351*4882a593Smuzhiyun static void via_print_pcictrl(struct via_crdr_mmc_host *host)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun void __iomem *addrbase = host->pcictrl_mmiobase;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun pr_debug("PCI Control Registers:\n");
356*4882a593Smuzhiyun pr_debug("PCICLKGATT=%02x, PCISDCCLK=%02x, PCIDMACLK=%02x\n",
357*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCICLKGATT),
358*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCISDCCLK),
359*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCIDMACLK));
360*4882a593Smuzhiyun pr_debug("PCIINTCTRL=%02x, PCIINTSTATUS=%02x\n",
361*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCIINTCTRL),
362*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCIINTSTATUS));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
via_save_pcictrlreg(struct via_crdr_mmc_host * host)365*4882a593Smuzhiyun static void via_save_pcictrlreg(struct via_crdr_mmc_host *host)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct pcictrlreg *pm_pcictrl_reg;
368*4882a593Smuzhiyun void __iomem *addrbase;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun pm_pcictrl_reg = &(host->pm_pcictrl_reg);
371*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun pm_pcictrl_reg->pciclkgat_reg = readb(addrbase + VIA_CRDR_PCICLKGATT);
374*4882a593Smuzhiyun pm_pcictrl_reg->pciclkgat_reg |=
375*4882a593Smuzhiyun VIA_CRDR_PCICLKGATT_3V3 | VIA_CRDR_PCICLKGATT_PAD_PWRON;
376*4882a593Smuzhiyun pm_pcictrl_reg->pcisdclk_reg = readb(addrbase + VIA_CRDR_PCISDCCLK);
377*4882a593Smuzhiyun pm_pcictrl_reg->pcidmaclk_reg = readb(addrbase + VIA_CRDR_PCIDMACLK);
378*4882a593Smuzhiyun pm_pcictrl_reg->pciintctrl_reg = readb(addrbase + VIA_CRDR_PCIINTCTRL);
379*4882a593Smuzhiyun pm_pcictrl_reg->pciintstatus_reg =
380*4882a593Smuzhiyun readb(addrbase + VIA_CRDR_PCIINTSTATUS);
381*4882a593Smuzhiyun pm_pcictrl_reg->pcitmoctrl_reg = readb(addrbase + VIA_CRDR_PCITMOCTRL);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
via_restore_pcictrlreg(struct via_crdr_mmc_host * host)384*4882a593Smuzhiyun static void via_restore_pcictrlreg(struct via_crdr_mmc_host *host)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct pcictrlreg *pm_pcictrl_reg;
387*4882a593Smuzhiyun void __iomem *addrbase;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun pm_pcictrl_reg = &(host->pm_pcictrl_reg);
390*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pciclkgat_reg, addrbase + VIA_CRDR_PCICLKGATT);
393*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pcisdclk_reg, addrbase + VIA_CRDR_PCISDCCLK);
394*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pcidmaclk_reg, addrbase + VIA_CRDR_PCIDMACLK);
395*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pciintctrl_reg, addrbase + VIA_CRDR_PCIINTCTRL);
396*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pciintstatus_reg,
397*4882a593Smuzhiyun addrbase + VIA_CRDR_PCIINTSTATUS);
398*4882a593Smuzhiyun writeb(pm_pcictrl_reg->pcitmoctrl_reg, addrbase + VIA_CRDR_PCITMOCTRL);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
via_save_sdcreg(struct via_crdr_mmc_host * host)401*4882a593Smuzhiyun static void via_save_sdcreg(struct via_crdr_mmc_host *host)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct sdhcreg *pm_sdhc_reg;
404*4882a593Smuzhiyun void __iomem *addrbase;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun pm_sdhc_reg = &(host->pm_sdhc_reg);
407*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun pm_sdhc_reg->sdcontrol_reg = readl(addrbase + VIA_CRDR_SDCTRL);
410*4882a593Smuzhiyun pm_sdhc_reg->sdcmdarg_reg = readl(addrbase + VIA_CRDR_SDCARG);
411*4882a593Smuzhiyun pm_sdhc_reg->sdbusmode_reg = readl(addrbase + VIA_CRDR_SDBUSMODE);
412*4882a593Smuzhiyun pm_sdhc_reg->sdblklen_reg = readl(addrbase + VIA_CRDR_SDBLKLEN);
413*4882a593Smuzhiyun pm_sdhc_reg->sdcurblkcnt_reg = readl(addrbase + VIA_CRDR_SDCURBLKCNT);
414*4882a593Smuzhiyun pm_sdhc_reg->sdintmask_reg = readl(addrbase + VIA_CRDR_SDINTMASK);
415*4882a593Smuzhiyun pm_sdhc_reg->sdstatus_reg = readl(addrbase + VIA_CRDR_SDSTATUS);
416*4882a593Smuzhiyun pm_sdhc_reg->sdrsptmo_reg = readl(addrbase + VIA_CRDR_SDRSPTMO);
417*4882a593Smuzhiyun pm_sdhc_reg->sdclksel_reg = readl(addrbase + VIA_CRDR_SDCLKSEL);
418*4882a593Smuzhiyun pm_sdhc_reg->sdextctrl_reg = readl(addrbase + VIA_CRDR_SDEXTCTRL);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
via_restore_sdcreg(struct via_crdr_mmc_host * host)421*4882a593Smuzhiyun static void via_restore_sdcreg(struct via_crdr_mmc_host *host)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct sdhcreg *pm_sdhc_reg;
424*4882a593Smuzhiyun void __iomem *addrbase;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun pm_sdhc_reg = &(host->pm_sdhc_reg);
427*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun writel(pm_sdhc_reg->sdcontrol_reg, addrbase + VIA_CRDR_SDCTRL);
430*4882a593Smuzhiyun writel(pm_sdhc_reg->sdcmdarg_reg, addrbase + VIA_CRDR_SDCARG);
431*4882a593Smuzhiyun writel(pm_sdhc_reg->sdbusmode_reg, addrbase + VIA_CRDR_SDBUSMODE);
432*4882a593Smuzhiyun writel(pm_sdhc_reg->sdblklen_reg, addrbase + VIA_CRDR_SDBLKLEN);
433*4882a593Smuzhiyun writel(pm_sdhc_reg->sdcurblkcnt_reg, addrbase + VIA_CRDR_SDCURBLKCNT);
434*4882a593Smuzhiyun writel(pm_sdhc_reg->sdintmask_reg, addrbase + VIA_CRDR_SDINTMASK);
435*4882a593Smuzhiyun writel(pm_sdhc_reg->sdstatus_reg, addrbase + VIA_CRDR_SDSTATUS);
436*4882a593Smuzhiyun writel(pm_sdhc_reg->sdrsptmo_reg, addrbase + VIA_CRDR_SDRSPTMO);
437*4882a593Smuzhiyun writel(pm_sdhc_reg->sdclksel_reg, addrbase + VIA_CRDR_SDCLKSEL);
438*4882a593Smuzhiyun writel(pm_sdhc_reg->sdextctrl_reg, addrbase + VIA_CRDR_SDEXTCTRL);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
via_pwron_sleep(struct via_crdr_mmc_host * sdhost)441*4882a593Smuzhiyun static void via_pwron_sleep(struct via_crdr_mmc_host *sdhost)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun if (sdhost->quirks & VIA_CRDR_QUIRK_300MS_PWRDELAY)
444*4882a593Smuzhiyun msleep(300);
445*4882a593Smuzhiyun else
446*4882a593Smuzhiyun msleep(3);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
via_set_ddma(struct via_crdr_mmc_host * host,dma_addr_t dmaaddr,u32 count,int dir,int enirq)449*4882a593Smuzhiyun static void via_set_ddma(struct via_crdr_mmc_host *host,
450*4882a593Smuzhiyun dma_addr_t dmaaddr, u32 count, int dir, int enirq)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun void __iomem *addrbase;
453*4882a593Smuzhiyun u32 ctrl_data = 0;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (enirq)
456*4882a593Smuzhiyun ctrl_data |= VIA_CRDR_DMACTRL_ENIRQ;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (dir)
459*4882a593Smuzhiyun ctrl_data |= VIA_CRDR_DMACTRL_DIR;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun addrbase = host->ddma_mmiobase;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun writel(dmaaddr, addrbase + VIA_CRDR_DMABASEADD);
464*4882a593Smuzhiyun writel(count, addrbase + VIA_CRDR_DMACOUNTER);
465*4882a593Smuzhiyun writel(ctrl_data, addrbase + VIA_CRDR_DMACTRL);
466*4882a593Smuzhiyun writel(0x01, addrbase + VIA_CRDR_DMASTART);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* It seems that our DMA can not work normally with 375kHz clock */
469*4882a593Smuzhiyun /* FIXME: don't brute-force 8MHz but use PIO at 375kHz !! */
470*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
471*4882a593Smuzhiyun if (readb(addrbase + VIA_CRDR_PCISDCCLK) == PCI_CLK_375K) {
472*4882a593Smuzhiyun dev_info(host->mmc->parent, "forcing card speed to 8MHz\n");
473*4882a593Smuzhiyun writeb(PCI_CLK_8M, addrbase + VIA_CRDR_PCISDCCLK);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
via_sdc_preparedata(struct via_crdr_mmc_host * host,struct mmc_data * data)477*4882a593Smuzhiyun static void via_sdc_preparedata(struct via_crdr_mmc_host *host,
478*4882a593Smuzhiyun struct mmc_data *data)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun void __iomem *addrbase;
481*4882a593Smuzhiyun u32 blk_reg;
482*4882a593Smuzhiyun int count;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun WARN_ON(host->data);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Sanity checks */
487*4882a593Smuzhiyun BUG_ON(data->blksz > host->mmc->max_blk_size);
488*4882a593Smuzhiyun BUG_ON(data->blocks > host->mmc->max_blk_count);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun host->data = data;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
493*4882a593Smuzhiyun ((data->flags & MMC_DATA_READ) ?
494*4882a593Smuzhiyun PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
495*4882a593Smuzhiyun BUG_ON(count != 1);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun via_set_ddma(host, sg_dma_address(data->sg), sg_dma_len(data->sg),
498*4882a593Smuzhiyun (data->flags & MMC_DATA_WRITE) ? 1 : 0, 1);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun blk_reg = data->blksz - 1;
503*4882a593Smuzhiyun blk_reg |= VIA_CRDR_SDBLKLEN_GPIDET | VIA_CRDR_SDBLKLEN_INTEN;
504*4882a593Smuzhiyun blk_reg |= (data->blocks) << 16;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun writel(blk_reg, addrbase + VIA_CRDR_SDBLKLEN);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
via_sdc_get_response(struct via_crdr_mmc_host * host,struct mmc_command * cmd)509*4882a593Smuzhiyun static void via_sdc_get_response(struct via_crdr_mmc_host *host,
510*4882a593Smuzhiyun struct mmc_command *cmd)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun void __iomem *addrbase = host->sdhc_mmiobase;
513*4882a593Smuzhiyun u32 dwdata0 = readl(addrbase + VIA_CRDR_SDRESP0);
514*4882a593Smuzhiyun u32 dwdata1 = readl(addrbase + VIA_CRDR_SDRESP1);
515*4882a593Smuzhiyun u32 dwdata2 = readl(addrbase + VIA_CRDR_SDRESP2);
516*4882a593Smuzhiyun u32 dwdata3 = readl(addrbase + VIA_CRDR_SDRESP3);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
519*4882a593Smuzhiyun cmd->resp[0] = ((u8) (dwdata1)) |
520*4882a593Smuzhiyun (((u8) (dwdata0 >> 24)) << 8) |
521*4882a593Smuzhiyun (((u8) (dwdata0 >> 16)) << 16) |
522*4882a593Smuzhiyun (((u8) (dwdata0 >> 8)) << 24);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun cmd->resp[1] = ((u8) (dwdata2)) |
525*4882a593Smuzhiyun (((u8) (dwdata1 >> 24)) << 8) |
526*4882a593Smuzhiyun (((u8) (dwdata1 >> 16)) << 16) |
527*4882a593Smuzhiyun (((u8) (dwdata1 >> 8)) << 24);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun cmd->resp[2] = ((u8) (dwdata3)) |
530*4882a593Smuzhiyun (((u8) (dwdata2 >> 24)) << 8) |
531*4882a593Smuzhiyun (((u8) (dwdata2 >> 16)) << 16) |
532*4882a593Smuzhiyun (((u8) (dwdata2 >> 8)) << 24);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun cmd->resp[3] = 0xff |
535*4882a593Smuzhiyun ((((u8) (dwdata3 >> 24))) << 8) |
536*4882a593Smuzhiyun (((u8) (dwdata3 >> 16)) << 16) |
537*4882a593Smuzhiyun (((u8) (dwdata3 >> 8)) << 24);
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun dwdata0 >>= 8;
540*4882a593Smuzhiyun cmd->resp[0] = ((dwdata0 & 0xff) << 24) |
541*4882a593Smuzhiyun (((dwdata0 >> 8) & 0xff) << 16) |
542*4882a593Smuzhiyun (((dwdata0 >> 16) & 0xff) << 8) | (dwdata1 & 0xff);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun dwdata1 >>= 8;
545*4882a593Smuzhiyun cmd->resp[1] = ((dwdata1 & 0xff) << 24) |
546*4882a593Smuzhiyun (((dwdata1 >> 8) & 0xff) << 16) |
547*4882a593Smuzhiyun (((dwdata1 >> 16) & 0xff) << 8);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
via_sdc_send_command(struct via_crdr_mmc_host * host,struct mmc_command * cmd)551*4882a593Smuzhiyun static void via_sdc_send_command(struct via_crdr_mmc_host *host,
552*4882a593Smuzhiyun struct mmc_command *cmd)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun void __iomem *addrbase;
555*4882a593Smuzhiyun struct mmc_data *data;
556*4882a593Smuzhiyun unsigned int timeout_ms;
557*4882a593Smuzhiyun u32 cmdctrl = 0;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun WARN_ON(host->cmd);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun data = cmd->data;
562*4882a593Smuzhiyun host->cmd = cmd;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun timeout_ms = cmd->busy_timeout ? cmd->busy_timeout : VIA_CMD_TIMEOUT_MS;
565*4882a593Smuzhiyun mod_timer(&host->timer, jiffies + msecs_to_jiffies(timeout_ms));
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /*Command index*/
568*4882a593Smuzhiyun cmdctrl = cmd->opcode << 8;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*Response type*/
571*4882a593Smuzhiyun switch (mmc_resp_type(cmd)) {
572*4882a593Smuzhiyun case MMC_RSP_NONE:
573*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_RSP_NONE;
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case MMC_RSP_R1:
576*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_RSP_R1;
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun case MMC_RSP_R1B:
579*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_RSP_R1B;
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun case MMC_RSP_R2:
582*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_RSP_R2;
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case MMC_RSP_R3:
585*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_RSP_R3;
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun default:
588*4882a593Smuzhiyun pr_err("%s: cmd->flag is not valid\n", mmc_hostname(host->mmc));
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (!(cmd->data))
593*4882a593Smuzhiyun goto nodata;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun via_sdc_preparedata(host, data);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /*Command control*/
598*4882a593Smuzhiyun if (data->blocks > 1) {
599*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
600*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_WRITE;
601*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_MULTI_WR;
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_MULTI_RD;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
607*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_WRITE;
608*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_SINGLE_WR;
609*4882a593Smuzhiyun } else {
610*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_SINGLE_RD;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun nodata:
615*4882a593Smuzhiyun if (cmd == host->mrq->stop)
616*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_STOP;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun cmdctrl |= VIA_CRDR_SDCTRL_START;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
621*4882a593Smuzhiyun writel(cmd->arg, addrbase + VIA_CRDR_SDCARG);
622*4882a593Smuzhiyun writel(cmdctrl, addrbase + VIA_CRDR_SDCTRL);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
via_sdc_finish_data(struct via_crdr_mmc_host * host)625*4882a593Smuzhiyun static void via_sdc_finish_data(struct via_crdr_mmc_host *host)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct mmc_data *data;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun BUG_ON(!host->data);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun data = host->data;
632*4882a593Smuzhiyun host->data = NULL;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (data->error)
635*4882a593Smuzhiyun data->bytes_xfered = 0;
636*4882a593Smuzhiyun else
637*4882a593Smuzhiyun data->bytes_xfered = data->blocks * data->blksz;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
640*4882a593Smuzhiyun ((data->flags & MMC_DATA_READ) ?
641*4882a593Smuzhiyun PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (data->stop)
644*4882a593Smuzhiyun via_sdc_send_command(host, data->stop);
645*4882a593Smuzhiyun else
646*4882a593Smuzhiyun tasklet_schedule(&host->finish_tasklet);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
via_sdc_finish_command(struct via_crdr_mmc_host * host)649*4882a593Smuzhiyun static void via_sdc_finish_command(struct via_crdr_mmc_host *host)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun via_sdc_get_response(host, host->cmd);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun host->cmd->error = 0;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (!host->cmd->data)
656*4882a593Smuzhiyun tasklet_schedule(&host->finish_tasklet);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun host->cmd = NULL;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
via_sdc_request(struct mmc_host * mmc,struct mmc_request * mrq)661*4882a593Smuzhiyun static void via_sdc_request(struct mmc_host *mmc, struct mmc_request *mrq)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun void __iomem *addrbase;
664*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
665*4882a593Smuzhiyun unsigned long flags;
666*4882a593Smuzhiyun u16 status;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun host = mmc_priv(mmc);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
673*4882a593Smuzhiyun writeb(VIA_CRDR_PCIDMACLK_SDC, addrbase + VIA_CRDR_PCIDMACLK);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun status = readw(host->sdhc_mmiobase + VIA_CRDR_SDSTATUS);
676*4882a593Smuzhiyun status &= VIA_CRDR_SDSTS_W1C_MASK;
677*4882a593Smuzhiyun writew(status, host->sdhc_mmiobase + VIA_CRDR_SDSTATUS);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun WARN_ON(host->mrq != NULL);
680*4882a593Smuzhiyun host->mrq = mrq;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun status = readw(host->sdhc_mmiobase + VIA_CRDR_SDSTATUS);
683*4882a593Smuzhiyun if (!(status & VIA_CRDR_SDSTS_SLOTG) || host->reject) {
684*4882a593Smuzhiyun host->mrq->cmd->error = -ENOMEDIUM;
685*4882a593Smuzhiyun tasklet_schedule(&host->finish_tasklet);
686*4882a593Smuzhiyun } else {
687*4882a593Smuzhiyun via_sdc_send_command(host, mrq->cmd);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
via_sdc_set_power(struct via_crdr_mmc_host * host,unsigned short power,unsigned int on)693*4882a593Smuzhiyun static void via_sdc_set_power(struct via_crdr_mmc_host *host,
694*4882a593Smuzhiyun unsigned short power, unsigned int on)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun unsigned long flags;
697*4882a593Smuzhiyun u8 gatt;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun host->power = (1 << power);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun gatt = readb(host->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
704*4882a593Smuzhiyun if (host->power == MMC_VDD_165_195)
705*4882a593Smuzhiyun gatt &= ~VIA_CRDR_PCICLKGATT_3V3;
706*4882a593Smuzhiyun else
707*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_3V3;
708*4882a593Smuzhiyun if (on)
709*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_PAD_PWRON;
710*4882a593Smuzhiyun else
711*4882a593Smuzhiyun gatt &= ~VIA_CRDR_PCICLKGATT_PAD_PWRON;
712*4882a593Smuzhiyun writeb(gatt, host->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun via_pwron_sleep(host);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
via_sdc_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)719*4882a593Smuzhiyun static void via_sdc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
722*4882a593Smuzhiyun unsigned long flags;
723*4882a593Smuzhiyun void __iomem *addrbase;
724*4882a593Smuzhiyun u32 org_data, sdextctrl;
725*4882a593Smuzhiyun u8 clock;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun host = mmc_priv(mmc);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
732*4882a593Smuzhiyun org_data = readl(addrbase + VIA_CRDR_SDBUSMODE);
733*4882a593Smuzhiyun sdextctrl = readl(addrbase + VIA_CRDR_SDEXTCTRL);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (ios->bus_width == MMC_BUS_WIDTH_1)
736*4882a593Smuzhiyun org_data &= ~VIA_CRDR_SDMODE_4BIT;
737*4882a593Smuzhiyun else
738*4882a593Smuzhiyun org_data |= VIA_CRDR_SDMODE_4BIT;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (ios->power_mode == MMC_POWER_OFF)
741*4882a593Smuzhiyun org_data &= ~VIA_CRDR_SDMODE_CLK_ON;
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun org_data |= VIA_CRDR_SDMODE_CLK_ON;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_SD_HS)
746*4882a593Smuzhiyun sdextctrl |= VIA_CRDR_SDEXTCTRL_HISPD;
747*4882a593Smuzhiyun else
748*4882a593Smuzhiyun sdextctrl &= ~VIA_CRDR_SDEXTCTRL_HISPD;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun writel(org_data, addrbase + VIA_CRDR_SDBUSMODE);
751*4882a593Smuzhiyun writel(sdextctrl, addrbase + VIA_CRDR_SDEXTCTRL);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (ios->clock >= 48000000)
754*4882a593Smuzhiyun clock = PCI_CLK_48M;
755*4882a593Smuzhiyun else if (ios->clock >= 33000000)
756*4882a593Smuzhiyun clock = PCI_CLK_33M;
757*4882a593Smuzhiyun else if (ios->clock >= 24000000)
758*4882a593Smuzhiyun clock = PCI_CLK_24M;
759*4882a593Smuzhiyun else if (ios->clock >= 16000000)
760*4882a593Smuzhiyun clock = PCI_CLK_16M;
761*4882a593Smuzhiyun else if (ios->clock >= 12000000)
762*4882a593Smuzhiyun clock = PCI_CLK_12M;
763*4882a593Smuzhiyun else if (ios->clock >= 8000000)
764*4882a593Smuzhiyun clock = PCI_CLK_8M;
765*4882a593Smuzhiyun else
766*4882a593Smuzhiyun clock = PCI_CLK_375K;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
769*4882a593Smuzhiyun if (readb(addrbase + VIA_CRDR_PCISDCCLK) != clock)
770*4882a593Smuzhiyun writeb(clock, addrbase + VIA_CRDR_PCISDCCLK);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (ios->power_mode != MMC_POWER_OFF)
775*4882a593Smuzhiyun via_sdc_set_power(host, ios->vdd, 1);
776*4882a593Smuzhiyun else
777*4882a593Smuzhiyun via_sdc_set_power(host, ios->vdd, 0);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
via_sdc_get_ro(struct mmc_host * mmc)780*4882a593Smuzhiyun static int via_sdc_get_ro(struct mmc_host *mmc)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
783*4882a593Smuzhiyun unsigned long flags;
784*4882a593Smuzhiyun u16 status;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun host = mmc_priv(mmc);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun status = readw(host->sdhc_mmiobase + VIA_CRDR_SDSTATUS);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return !(status & VIA_CRDR_SDSTS_WP);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static const struct mmc_host_ops via_sdc_ops = {
798*4882a593Smuzhiyun .request = via_sdc_request,
799*4882a593Smuzhiyun .set_ios = via_sdc_set_ios,
800*4882a593Smuzhiyun .get_ro = via_sdc_get_ro,
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun
via_reset_pcictrl(struct via_crdr_mmc_host * host)803*4882a593Smuzhiyun static void via_reset_pcictrl(struct via_crdr_mmc_host *host)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun unsigned long flags;
806*4882a593Smuzhiyun u8 gatt;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun via_save_pcictrlreg(host);
811*4882a593Smuzhiyun via_save_sdcreg(host);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun gatt = VIA_CRDR_PCICLKGATT_PAD_PWRON;
816*4882a593Smuzhiyun if (host->power == MMC_VDD_165_195)
817*4882a593Smuzhiyun gatt &= VIA_CRDR_PCICLKGATT_3V3;
818*4882a593Smuzhiyun else
819*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_3V3;
820*4882a593Smuzhiyun writeb(gatt, host->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
821*4882a593Smuzhiyun via_pwron_sleep(host);
822*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_SFTRST;
823*4882a593Smuzhiyun writeb(gatt, host->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
824*4882a593Smuzhiyun msleep(3);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun via_restore_pcictrlreg(host);
829*4882a593Smuzhiyun via_restore_sdcreg(host);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
via_sdc_cmd_isr(struct via_crdr_mmc_host * host,u16 intmask)834*4882a593Smuzhiyun static void via_sdc_cmd_isr(struct via_crdr_mmc_host *host, u16 intmask)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun BUG_ON(intmask == 0);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (!host->cmd) {
839*4882a593Smuzhiyun pr_err("%s: Got command interrupt 0x%x even "
840*4882a593Smuzhiyun "though no command operation was in progress.\n",
841*4882a593Smuzhiyun mmc_hostname(host->mmc), intmask);
842*4882a593Smuzhiyun return;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (intmask & VIA_CRDR_SDSTS_CRTO)
846*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
847*4882a593Smuzhiyun else if (intmask & VIA_CRDR_SDSTS_SC)
848*4882a593Smuzhiyun host->cmd->error = -EILSEQ;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (host->cmd->error)
851*4882a593Smuzhiyun tasklet_schedule(&host->finish_tasklet);
852*4882a593Smuzhiyun else if (intmask & VIA_CRDR_SDSTS_CRD)
853*4882a593Smuzhiyun via_sdc_finish_command(host);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
via_sdc_data_isr(struct via_crdr_mmc_host * host,u16 intmask)856*4882a593Smuzhiyun static void via_sdc_data_isr(struct via_crdr_mmc_host *host, u16 intmask)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun BUG_ON(intmask == 0);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (!host->data)
861*4882a593Smuzhiyun return;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (intmask & VIA_CRDR_SDSTS_DT)
864*4882a593Smuzhiyun host->data->error = -ETIMEDOUT;
865*4882a593Smuzhiyun else if (intmask & (VIA_CRDR_SDSTS_RC | VIA_CRDR_SDSTS_WC))
866*4882a593Smuzhiyun host->data->error = -EILSEQ;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun via_sdc_finish_data(host);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
via_sdc_isr(int irq,void * dev_id)871*4882a593Smuzhiyun static irqreturn_t via_sdc_isr(int irq, void *dev_id)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct via_crdr_mmc_host *sdhost = dev_id;
874*4882a593Smuzhiyun void __iomem *addrbase;
875*4882a593Smuzhiyun u8 pci_status;
876*4882a593Smuzhiyun u16 sd_status;
877*4882a593Smuzhiyun irqreturn_t result;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (!sdhost)
880*4882a593Smuzhiyun return IRQ_NONE;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun spin_lock(&sdhost->lock);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun addrbase = sdhost->pcictrl_mmiobase;
885*4882a593Smuzhiyun pci_status = readb(addrbase + VIA_CRDR_PCIINTSTATUS);
886*4882a593Smuzhiyun if (!(pci_status & VIA_CRDR_PCIINTSTATUS_SDC)) {
887*4882a593Smuzhiyun result = IRQ_NONE;
888*4882a593Smuzhiyun goto out;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun addrbase = sdhost->sdhc_mmiobase;
892*4882a593Smuzhiyun sd_status = readw(addrbase + VIA_CRDR_SDSTATUS);
893*4882a593Smuzhiyun sd_status &= VIA_CRDR_SDSTS_INT_MASK;
894*4882a593Smuzhiyun sd_status &= ~VIA_CRDR_SDSTS_IGN_MASK;
895*4882a593Smuzhiyun if (!sd_status) {
896*4882a593Smuzhiyun result = IRQ_NONE;
897*4882a593Smuzhiyun goto out;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (sd_status & VIA_CRDR_SDSTS_CIR) {
901*4882a593Smuzhiyun writew(sd_status & VIA_CRDR_SDSTS_CIR,
902*4882a593Smuzhiyun addrbase + VIA_CRDR_SDSTATUS);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun schedule_work(&sdhost->carddet_work);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun sd_status &= ~VIA_CRDR_SDSTS_CIR;
908*4882a593Smuzhiyun if (sd_status & VIA_CRDR_SDSTS_CMD_MASK) {
909*4882a593Smuzhiyun writew(sd_status & VIA_CRDR_SDSTS_CMD_MASK,
910*4882a593Smuzhiyun addrbase + VIA_CRDR_SDSTATUS);
911*4882a593Smuzhiyun via_sdc_cmd_isr(sdhost, sd_status & VIA_CRDR_SDSTS_CMD_MASK);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun if (sd_status & VIA_CRDR_SDSTS_DATA_MASK) {
914*4882a593Smuzhiyun writew(sd_status & VIA_CRDR_SDSTS_DATA_MASK,
915*4882a593Smuzhiyun addrbase + VIA_CRDR_SDSTATUS);
916*4882a593Smuzhiyun via_sdc_data_isr(sdhost, sd_status & VIA_CRDR_SDSTS_DATA_MASK);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun sd_status &= ~(VIA_CRDR_SDSTS_CMD_MASK | VIA_CRDR_SDSTS_DATA_MASK);
920*4882a593Smuzhiyun if (sd_status) {
921*4882a593Smuzhiyun pr_err("%s: Unexpected interrupt 0x%x\n",
922*4882a593Smuzhiyun mmc_hostname(sdhost->mmc), sd_status);
923*4882a593Smuzhiyun writew(sd_status, addrbase + VIA_CRDR_SDSTATUS);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun result = IRQ_HANDLED;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun out:
929*4882a593Smuzhiyun spin_unlock(&sdhost->lock);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return result;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
via_sdc_timeout(struct timer_list * t)934*4882a593Smuzhiyun static void via_sdc_timeout(struct timer_list *t)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct via_crdr_mmc_host *sdhost;
937*4882a593Smuzhiyun unsigned long flags;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun sdhost = from_timer(sdhost, t, timer);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun spin_lock_irqsave(&sdhost->lock, flags);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (sdhost->mrq) {
944*4882a593Smuzhiyun pr_err("%s: Timeout waiting for hardware interrupt."
945*4882a593Smuzhiyun "cmd:0x%x\n", mmc_hostname(sdhost->mmc),
946*4882a593Smuzhiyun sdhost->mrq->cmd->opcode);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (sdhost->data) {
949*4882a593Smuzhiyun writel(VIA_CRDR_DMACTRL_SFTRST,
950*4882a593Smuzhiyun sdhost->ddma_mmiobase + VIA_CRDR_DMACTRL);
951*4882a593Smuzhiyun sdhost->data->error = -ETIMEDOUT;
952*4882a593Smuzhiyun via_sdc_finish_data(sdhost);
953*4882a593Smuzhiyun } else {
954*4882a593Smuzhiyun if (sdhost->cmd)
955*4882a593Smuzhiyun sdhost->cmd->error = -ETIMEDOUT;
956*4882a593Smuzhiyun else
957*4882a593Smuzhiyun sdhost->mrq->cmd->error = -ETIMEDOUT;
958*4882a593Smuzhiyun tasklet_schedule(&sdhost->finish_tasklet);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun spin_unlock_irqrestore(&sdhost->lock, flags);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
via_sdc_tasklet_finish(unsigned long param)965*4882a593Smuzhiyun static void via_sdc_tasklet_finish(unsigned long param)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
968*4882a593Smuzhiyun unsigned long flags;
969*4882a593Smuzhiyun struct mmc_request *mrq;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun host = (struct via_crdr_mmc_host *)param;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun del_timer(&host->timer);
976*4882a593Smuzhiyun mrq = host->mrq;
977*4882a593Smuzhiyun host->mrq = NULL;
978*4882a593Smuzhiyun host->cmd = NULL;
979*4882a593Smuzhiyun host->data = NULL;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun mmc_request_done(host->mmc, mrq);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
via_sdc_card_detect(struct work_struct * work)986*4882a593Smuzhiyun static void via_sdc_card_detect(struct work_struct *work)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
989*4882a593Smuzhiyun void __iomem *addrbase;
990*4882a593Smuzhiyun unsigned long flags;
991*4882a593Smuzhiyun u16 status;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun host = container_of(work, struct via_crdr_mmc_host, carddet_work);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun addrbase = host->ddma_mmiobase;
996*4882a593Smuzhiyun writel(VIA_CRDR_DMACTRL_SFTRST, addrbase + VIA_CRDR_DMACTRL);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun addrbase = host->pcictrl_mmiobase;
1001*4882a593Smuzhiyun writeb(VIA_CRDR_PCIDMACLK_SDC, addrbase + VIA_CRDR_PCIDMACLK);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
1004*4882a593Smuzhiyun status = readw(addrbase + VIA_CRDR_SDSTATUS);
1005*4882a593Smuzhiyun if (!(status & VIA_CRDR_SDSTS_SLOTG)) {
1006*4882a593Smuzhiyun if (host->mrq) {
1007*4882a593Smuzhiyun pr_err("%s: Card removed during transfer!\n",
1008*4882a593Smuzhiyun mmc_hostname(host->mmc));
1009*4882a593Smuzhiyun host->mrq->cmd->error = -ENOMEDIUM;
1010*4882a593Smuzhiyun tasklet_schedule(&host->finish_tasklet);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun via_reset_pcictrl(host);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun via_print_pcictrl(host);
1023*4882a593Smuzhiyun via_print_sdchc(host);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun mmc_detect_change(host->mmc, msecs_to_jiffies(500));
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
via_init_mmc_host(struct via_crdr_mmc_host * host)1028*4882a593Smuzhiyun static void via_init_mmc_host(struct via_crdr_mmc_host *host)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
1031*4882a593Smuzhiyun void __iomem *addrbase;
1032*4882a593Smuzhiyun u32 lenreg;
1033*4882a593Smuzhiyun u32 status;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun timer_setup(&host->timer, via_sdc_timeout, 0);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun spin_lock_init(&host->lock);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun mmc->f_min = VIA_CRDR_MIN_CLOCK;
1040*4882a593Smuzhiyun mmc->f_max = VIA_CRDR_MAX_CLOCK;
1041*4882a593Smuzhiyun mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
1042*4882a593Smuzhiyun mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED;
1043*4882a593Smuzhiyun mmc->ops = &via_sdc_ops;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /*Hardware cannot do scatter lists*/
1046*4882a593Smuzhiyun mmc->max_segs = 1;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun mmc->max_blk_size = VIA_CRDR_MAX_BLOCK_LENGTH;
1049*4882a593Smuzhiyun mmc->max_blk_count = VIA_CRDR_MAX_BLOCK_COUNT;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
1052*4882a593Smuzhiyun mmc->max_req_size = mmc->max_seg_size;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun INIT_WORK(&host->carddet_work, via_sdc_card_detect);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun tasklet_init(&host->finish_tasklet, via_sdc_tasklet_finish,
1057*4882a593Smuzhiyun (unsigned long)host);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
1060*4882a593Smuzhiyun writel(0x0, addrbase + VIA_CRDR_SDINTMASK);
1061*4882a593Smuzhiyun msleep(1);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun lenreg = VIA_CRDR_SDBLKLEN_GPIDET | VIA_CRDR_SDBLKLEN_INTEN;
1064*4882a593Smuzhiyun writel(lenreg, addrbase + VIA_CRDR_SDBLKLEN);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun status = readw(addrbase + VIA_CRDR_SDSTATUS);
1067*4882a593Smuzhiyun status &= VIA_CRDR_SDSTS_W1C_MASK;
1068*4882a593Smuzhiyun writew(status, addrbase + VIA_CRDR_SDSTATUS);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun status = readw(addrbase + VIA_CRDR_SDSTATUS2);
1071*4882a593Smuzhiyun status |= VIA_CRDR_SDSTS_CFE;
1072*4882a593Smuzhiyun writew(status, addrbase + VIA_CRDR_SDSTATUS2);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun writeb(0x0, addrbase + VIA_CRDR_SDEXTCTRL);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun writel(VIA_CRDR_SDACTIVE_INTMASK, addrbase + VIA_CRDR_SDINTMASK);
1077*4882a593Smuzhiyun msleep(1);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
via_sd_probe(struct pci_dev * pcidev,const struct pci_device_id * id)1080*4882a593Smuzhiyun static int via_sd_probe(struct pci_dev *pcidev,
1081*4882a593Smuzhiyun const struct pci_device_id *id)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct mmc_host *mmc;
1084*4882a593Smuzhiyun struct via_crdr_mmc_host *sdhost;
1085*4882a593Smuzhiyun u32 base, len;
1086*4882a593Smuzhiyun u8 gatt;
1087*4882a593Smuzhiyun int ret;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun pr_info(DRV_NAME
1090*4882a593Smuzhiyun ": VIA SDMMC controller found at %s [%04x:%04x] (rev %x)\n",
1091*4882a593Smuzhiyun pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device,
1092*4882a593Smuzhiyun (int)pcidev->revision);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun ret = pci_enable_device(pcidev);
1095*4882a593Smuzhiyun if (ret)
1096*4882a593Smuzhiyun return ret;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun ret = pci_request_regions(pcidev, DRV_NAME);
1099*4882a593Smuzhiyun if (ret)
1100*4882a593Smuzhiyun goto disable;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun pci_write_config_byte(pcidev, VIA_CRDR_PCI_WORK_MODE, 0);
1103*4882a593Smuzhiyun pci_write_config_byte(pcidev, VIA_CRDR_PCI_DBG_MODE, 0);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct via_crdr_mmc_host), &pcidev->dev);
1106*4882a593Smuzhiyun if (!mmc) {
1107*4882a593Smuzhiyun ret = -ENOMEM;
1108*4882a593Smuzhiyun goto release;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun sdhost = mmc_priv(mmc);
1112*4882a593Smuzhiyun sdhost->mmc = mmc;
1113*4882a593Smuzhiyun dev_set_drvdata(&pcidev->dev, sdhost);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun len = pci_resource_len(pcidev, 0);
1116*4882a593Smuzhiyun base = pci_resource_start(pcidev, 0);
1117*4882a593Smuzhiyun sdhost->mmiobase = ioremap(base, len);
1118*4882a593Smuzhiyun if (!sdhost->mmiobase) {
1119*4882a593Smuzhiyun ret = -ENOMEM;
1120*4882a593Smuzhiyun goto free_mmc_host;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun sdhost->sdhc_mmiobase =
1124*4882a593Smuzhiyun sdhost->mmiobase + VIA_CRDR_SDC_OFF;
1125*4882a593Smuzhiyun sdhost->ddma_mmiobase =
1126*4882a593Smuzhiyun sdhost->mmiobase + VIA_CRDR_DDMA_OFF;
1127*4882a593Smuzhiyun sdhost->pcictrl_mmiobase =
1128*4882a593Smuzhiyun sdhost->mmiobase + VIA_CRDR_PCICTRL_OFF;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun sdhost->power = MMC_VDD_165_195;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun gatt = VIA_CRDR_PCICLKGATT_3V3 | VIA_CRDR_PCICLKGATT_PAD_PWRON;
1133*4882a593Smuzhiyun writeb(gatt, sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1134*4882a593Smuzhiyun via_pwron_sleep(sdhost);
1135*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_SFTRST;
1136*4882a593Smuzhiyun writeb(gatt, sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1137*4882a593Smuzhiyun msleep(3);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun via_init_mmc_host(sdhost);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun ret =
1142*4882a593Smuzhiyun request_irq(pcidev->irq, via_sdc_isr, IRQF_SHARED, DRV_NAME,
1143*4882a593Smuzhiyun sdhost);
1144*4882a593Smuzhiyun if (ret)
1145*4882a593Smuzhiyun goto unmap;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun writeb(VIA_CRDR_PCIINTCTRL_SDCIRQEN,
1148*4882a593Smuzhiyun sdhost->pcictrl_mmiobase + VIA_CRDR_PCIINTCTRL);
1149*4882a593Smuzhiyun writeb(VIA_CRDR_PCITMOCTRL_1024MS,
1150*4882a593Smuzhiyun sdhost->pcictrl_mmiobase + VIA_CRDR_PCITMOCTRL);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* device-specific quirks */
1153*4882a593Smuzhiyun if (pcidev->subsystem_vendor == PCI_VENDOR_ID_LENOVO &&
1154*4882a593Smuzhiyun pcidev->subsystem_device == 0x3891)
1155*4882a593Smuzhiyun sdhost->quirks = VIA_CRDR_QUIRK_300MS_PWRDELAY;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun mmc_add_host(mmc);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun return 0;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun unmap:
1162*4882a593Smuzhiyun iounmap(sdhost->mmiobase);
1163*4882a593Smuzhiyun free_mmc_host:
1164*4882a593Smuzhiyun dev_set_drvdata(&pcidev->dev, NULL);
1165*4882a593Smuzhiyun mmc_free_host(mmc);
1166*4882a593Smuzhiyun release:
1167*4882a593Smuzhiyun pci_release_regions(pcidev);
1168*4882a593Smuzhiyun disable:
1169*4882a593Smuzhiyun pci_disable_device(pcidev);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun return ret;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
via_sd_remove(struct pci_dev * pcidev)1174*4882a593Smuzhiyun static void via_sd_remove(struct pci_dev *pcidev)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct via_crdr_mmc_host *sdhost = pci_get_drvdata(pcidev);
1177*4882a593Smuzhiyun unsigned long flags;
1178*4882a593Smuzhiyun u8 gatt;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun spin_lock_irqsave(&sdhost->lock, flags);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Ensure we don't accept more commands from mmc layer */
1183*4882a593Smuzhiyun sdhost->reject = 1;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Disable generating further interrupts */
1186*4882a593Smuzhiyun writeb(0x0, sdhost->pcictrl_mmiobase + VIA_CRDR_PCIINTCTRL);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (sdhost->mrq) {
1189*4882a593Smuzhiyun pr_err("%s: Controller removed during "
1190*4882a593Smuzhiyun "transfer\n", mmc_hostname(sdhost->mmc));
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* make sure all DMA is stopped */
1193*4882a593Smuzhiyun writel(VIA_CRDR_DMACTRL_SFTRST,
1194*4882a593Smuzhiyun sdhost->ddma_mmiobase + VIA_CRDR_DMACTRL);
1195*4882a593Smuzhiyun sdhost->mrq->cmd->error = -ENOMEDIUM;
1196*4882a593Smuzhiyun if (sdhost->mrq->stop)
1197*4882a593Smuzhiyun sdhost->mrq->stop->error = -ENOMEDIUM;
1198*4882a593Smuzhiyun tasklet_schedule(&sdhost->finish_tasklet);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun spin_unlock_irqrestore(&sdhost->lock, flags);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun mmc_remove_host(sdhost->mmc);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun free_irq(pcidev->irq, sdhost);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun del_timer_sync(&sdhost->timer);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun tasklet_kill(&sdhost->finish_tasklet);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* switch off power */
1211*4882a593Smuzhiyun gatt = readb(sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1212*4882a593Smuzhiyun gatt &= ~VIA_CRDR_PCICLKGATT_PAD_PWRON;
1213*4882a593Smuzhiyun writeb(gatt, sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun iounmap(sdhost->mmiobase);
1216*4882a593Smuzhiyun dev_set_drvdata(&pcidev->dev, NULL);
1217*4882a593Smuzhiyun mmc_free_host(sdhost->mmc);
1218*4882a593Smuzhiyun pci_release_regions(pcidev);
1219*4882a593Smuzhiyun pci_disable_device(pcidev);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun pr_info(DRV_NAME
1222*4882a593Smuzhiyun ": VIA SDMMC controller at %s [%04x:%04x] has been removed\n",
1223*4882a593Smuzhiyun pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
via_init_sdc_pm(struct via_crdr_mmc_host * host)1226*4882a593Smuzhiyun static void __maybe_unused via_init_sdc_pm(struct via_crdr_mmc_host *host)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct sdhcreg *pm_sdhcreg;
1229*4882a593Smuzhiyun void __iomem *addrbase;
1230*4882a593Smuzhiyun u32 lenreg;
1231*4882a593Smuzhiyun u16 status;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun pm_sdhcreg = &(host->pm_sdhc_reg);
1234*4882a593Smuzhiyun addrbase = host->sdhc_mmiobase;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun writel(0x0, addrbase + VIA_CRDR_SDINTMASK);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun lenreg = VIA_CRDR_SDBLKLEN_GPIDET | VIA_CRDR_SDBLKLEN_INTEN;
1239*4882a593Smuzhiyun writel(lenreg, addrbase + VIA_CRDR_SDBLKLEN);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun status = readw(addrbase + VIA_CRDR_SDSTATUS);
1242*4882a593Smuzhiyun status &= VIA_CRDR_SDSTS_W1C_MASK;
1243*4882a593Smuzhiyun writew(status, addrbase + VIA_CRDR_SDSTATUS);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun status = readw(addrbase + VIA_CRDR_SDSTATUS2);
1246*4882a593Smuzhiyun status |= VIA_CRDR_SDSTS_CFE;
1247*4882a593Smuzhiyun writew(status, addrbase + VIA_CRDR_SDSTATUS2);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun writel(pm_sdhcreg->sdcontrol_reg, addrbase + VIA_CRDR_SDCTRL);
1250*4882a593Smuzhiyun writel(pm_sdhcreg->sdcmdarg_reg, addrbase + VIA_CRDR_SDCARG);
1251*4882a593Smuzhiyun writel(pm_sdhcreg->sdintmask_reg, addrbase + VIA_CRDR_SDINTMASK);
1252*4882a593Smuzhiyun writel(pm_sdhcreg->sdrsptmo_reg, addrbase + VIA_CRDR_SDRSPTMO);
1253*4882a593Smuzhiyun writel(pm_sdhcreg->sdclksel_reg, addrbase + VIA_CRDR_SDCLKSEL);
1254*4882a593Smuzhiyun writel(pm_sdhcreg->sdextctrl_reg, addrbase + VIA_CRDR_SDEXTCTRL);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun via_print_pcictrl(host);
1257*4882a593Smuzhiyun via_print_sdchc(host);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
via_sd_suspend(struct device * dev)1260*4882a593Smuzhiyun static int __maybe_unused via_sd_suspend(struct device *dev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct via_crdr_mmc_host *host;
1263*4882a593Smuzhiyun unsigned long flags;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun host = dev_get_drvdata(dev);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
1268*4882a593Smuzhiyun via_save_pcictrlreg(host);
1269*4882a593Smuzhiyun via_save_sdcreg(host);
1270*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun device_wakeup_enable(dev);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun return 0;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
via_sd_resume(struct device * dev)1277*4882a593Smuzhiyun static int __maybe_unused via_sd_resume(struct device *dev)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun struct via_crdr_mmc_host *sdhost;
1280*4882a593Smuzhiyun int ret = 0;
1281*4882a593Smuzhiyun u8 gatt;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun sdhost = dev_get_drvdata(dev);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun gatt = VIA_CRDR_PCICLKGATT_PAD_PWRON;
1286*4882a593Smuzhiyun if (sdhost->power == MMC_VDD_165_195)
1287*4882a593Smuzhiyun gatt &= ~VIA_CRDR_PCICLKGATT_3V3;
1288*4882a593Smuzhiyun else
1289*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_3V3;
1290*4882a593Smuzhiyun writeb(gatt, sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1291*4882a593Smuzhiyun via_pwron_sleep(sdhost);
1292*4882a593Smuzhiyun gatt |= VIA_CRDR_PCICLKGATT_SFTRST;
1293*4882a593Smuzhiyun writeb(gatt, sdhost->pcictrl_mmiobase + VIA_CRDR_PCICLKGATT);
1294*4882a593Smuzhiyun msleep(3);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun msleep(100);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun via_restore_pcictrlreg(sdhost);
1299*4882a593Smuzhiyun via_init_sdc_pm(sdhost);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun return ret;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(via_sd_pm_ops, via_sd_suspend, via_sd_resume);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun static struct pci_driver via_sd_driver = {
1307*4882a593Smuzhiyun .name = DRV_NAME,
1308*4882a593Smuzhiyun .id_table = via_ids,
1309*4882a593Smuzhiyun .probe = via_sd_probe,
1310*4882a593Smuzhiyun .remove = via_sd_remove,
1311*4882a593Smuzhiyun .driver.pm = &via_sd_pm_ops,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun module_pci_driver(via_sd_driver);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1317*4882a593Smuzhiyun MODULE_AUTHOR("VIA Technologies Inc.");
1318*4882a593Smuzhiyun MODULE_DESCRIPTION("VIA SD/MMC Card Interface driver");
1319