1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Toshiba PCI Secure Digital Host Controller Interface driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Ondrej Zary 6*4882a593Smuzhiyun * Copyright (C) 2007 Richard Betts, All Rights Reserved. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Based on asic3_mmc.c Copyright (c) 2005 SDG Systems, LLC 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define HCLK 33000000 /* 33 MHz (PCI clock) */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define SD_PCICFG_CLKSTOP 0x40 /* 0x1f = clock controller, 0 = stop */ 14*4882a593Smuzhiyun #define SD_PCICFG_GATEDCLK 0x41 /* Gated clock */ 15*4882a593Smuzhiyun #define SD_PCICFG_CLKMODE 0x42 /* Control clock of SD controller */ 16*4882a593Smuzhiyun #define SD_PCICFG_PINSTATUS 0x44 /* R/O: read status of SD pins */ 17*4882a593Smuzhiyun #define SD_PCICFG_POWER1 0x48 18*4882a593Smuzhiyun #define SD_PCICFG_POWER2 0x49 19*4882a593Smuzhiyun #define SD_PCICFG_POWER3 0x4a 20*4882a593Smuzhiyun #define SD_PCICFG_CARDDETECT 0x4c 21*4882a593Smuzhiyun #define SD_PCICFG_SLOTS 0x50 /* R/O: define support slot number */ 22*4882a593Smuzhiyun #define SD_PCICFG_EXTGATECLK1 0xf0 /* Could be used for gated clock */ 23*4882a593Smuzhiyun #define SD_PCICFG_EXTGATECLK2 0xf1 /* Could be used for gated clock */ 24*4882a593Smuzhiyun #define SD_PCICFG_EXTGATECLK3 0xf9 /* Bit 1: double buffer/single buffer */ 25*4882a593Smuzhiyun #define SD_PCICFG_SDLED_ENABLE1 0xfa 26*4882a593Smuzhiyun #define SD_PCICFG_SDLED_ENABLE2 0xfe 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define SD_PCICFG_CLKMODE_DIV_DISABLE BIT(0) 29*4882a593Smuzhiyun #define SD_PCICFG_CLKSTOP_ENABLE_ALL 0x1f 30*4882a593Smuzhiyun #define SD_PCICFG_LED_ENABLE1_START 0x12 31*4882a593Smuzhiyun #define SD_PCICFG_LED_ENABLE2_START 0x80 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SD_PCICFG_PWR1_33V 0x08 /* Set for 3.3 volts */ 34*4882a593Smuzhiyun #define SD_PCICFG_PWR1_OFF 0x00 /* Turn off power */ 35*4882a593Smuzhiyun #define SD_PCICFG_PWR2_AUTO 0x02 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define SD_CMD 0x00 /* also for SDIO */ 38*4882a593Smuzhiyun #define SD_ARG0 0x04 /* also for SDIO */ 39*4882a593Smuzhiyun #define SD_ARG1 0x06 /* also for SDIO */ 40*4882a593Smuzhiyun #define SD_STOPINTERNAL 0x08 41*4882a593Smuzhiyun #define SD_BLOCKCOUNT 0x0a /* also for SDIO */ 42*4882a593Smuzhiyun #define SD_RESPONSE0 0x0c /* also for SDIO */ 43*4882a593Smuzhiyun #define SD_RESPONSE1 0x0e /* also for SDIO */ 44*4882a593Smuzhiyun #define SD_RESPONSE2 0x10 /* also for SDIO */ 45*4882a593Smuzhiyun #define SD_RESPONSE3 0x12 /* also for SDIO */ 46*4882a593Smuzhiyun #define SD_RESPONSE4 0x14 /* also for SDIO */ 47*4882a593Smuzhiyun #define SD_RESPONSE5 0x16 /* also for SDIO */ 48*4882a593Smuzhiyun #define SD_RESPONSE6 0x18 /* also for SDIO */ 49*4882a593Smuzhiyun #define SD_RESPONSE7 0x1a /* also for SDIO */ 50*4882a593Smuzhiyun #define SD_CARDSTATUS 0x1c /* also for SDIO */ 51*4882a593Smuzhiyun #define SD_BUFFERCTRL 0x1e /* also for SDIO */ 52*4882a593Smuzhiyun #define SD_INTMASKCARD 0x20 /* also for SDIO */ 53*4882a593Smuzhiyun #define SD_INTMASKBUFFER 0x22 /* also for SDIO */ 54*4882a593Smuzhiyun #define SD_CARDCLOCKCTRL 0x24 55*4882a593Smuzhiyun #define SD_CARDXFERDATALEN 0x26 /* also for SDIO */ 56*4882a593Smuzhiyun #define SD_CARDOPTIONSETUP 0x28 /* also for SDIO */ 57*4882a593Smuzhiyun #define SD_ERRORSTATUS0 0x2c /* also for SDIO */ 58*4882a593Smuzhiyun #define SD_ERRORSTATUS1 0x2e /* also for SDIO */ 59*4882a593Smuzhiyun #define SD_DATAPORT 0x30 /* also for SDIO */ 60*4882a593Smuzhiyun #define SD_TRANSACTIONCTRL 0x34 /* also for SDIO */ 61*4882a593Smuzhiyun #define SD_SOFTWARERESET 0xe0 /* also for SDIO */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* registers above marked "also for SDIO" and all SDIO registers below can be 64*4882a593Smuzhiyun * accessed at SDIO_BASE + reg address */ 65*4882a593Smuzhiyun #define SDIO_BASE 0x100 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define SDIO_CARDPORTSEL 0x02 68*4882a593Smuzhiyun #define SDIO_CARDINTCTRL 0x36 69*4882a593Smuzhiyun #define SDIO_CLOCKNWAITCTRL 0x38 70*4882a593Smuzhiyun #define SDIO_HOSTINFORMATION 0x3a 71*4882a593Smuzhiyun #define SDIO_ERRORCTRL 0x3c 72*4882a593Smuzhiyun #define SDIO_LEDCTRL 0x3e 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define SD_TRANSCTL_SET BIT(8) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define SD_CARDCLK_DIV_DISABLE BIT(15) 77*4882a593Smuzhiyun #define SD_CARDCLK_ENABLE_CLOCK BIT(8) 78*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_512 BIT(7) 79*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_256 BIT(6) 80*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_128 BIT(5) 81*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_64 BIT(4) 82*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_32 BIT(3) 83*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_16 BIT(2) 84*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_8 BIT(1) 85*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_4 BIT(0) 86*4882a593Smuzhiyun #define SD_CARDCLK_CLK_DIV_2 0 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define SD_CARDOPT_REQUIRED 0x000e 89*4882a593Smuzhiyun #define SD_CARDOPT_DATA_RESP_TIMEOUT(x) (((x) & 0x0f) << 4) /* 4 bits */ 90*4882a593Smuzhiyun #define SD_CARDOPT_C2_MODULE_ABSENT BIT(14) 91*4882a593Smuzhiyun #define SD_CARDOPT_DATA_XFR_WIDTH_1 (1 << 15) 92*4882a593Smuzhiyun #define SD_CARDOPT_DATA_XFR_WIDTH_4 (0 << 15) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define SD_CMD_TYPE_CMD (0 << 6) 95*4882a593Smuzhiyun #define SD_CMD_TYPE_ACMD (1 << 6) 96*4882a593Smuzhiyun #define SD_CMD_TYPE_AUTHEN (2 << 6) 97*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_NONE (3 << 8) 98*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R1 (4 << 8) 99*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R1B (5 << 8) 100*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R2 (6 << 8) 101*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R3 (7 << 8) 102*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R6 (4 << 8) 103*4882a593Smuzhiyun #define SD_CMD_RESP_TYPE_EXT_R7 (4 << 8) 104*4882a593Smuzhiyun #define SD_CMD_DATA_PRESENT BIT(11) 105*4882a593Smuzhiyun #define SD_CMD_TRANSFER_READ BIT(12) 106*4882a593Smuzhiyun #define SD_CMD_MULTI_BLOCK BIT(13) 107*4882a593Smuzhiyun #define SD_CMD_SECURITY_CMD BIT(14) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define SD_STOPINT_ISSUE_CMD12 BIT(0) 110*4882a593Smuzhiyun #define SD_STOPINT_AUTO_ISSUE_CMD12 BIT(8) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define SD_CARD_RESP_END BIT(0) 113*4882a593Smuzhiyun #define SD_CARD_RW_END BIT(2) 114*4882a593Smuzhiyun #define SD_CARD_CARD_REMOVED_0 BIT(3) 115*4882a593Smuzhiyun #define SD_CARD_CARD_INSERTED_0 BIT(4) 116*4882a593Smuzhiyun #define SD_CARD_PRESENT_0 BIT(5) 117*4882a593Smuzhiyun #define SD_CARD_UNK6 BIT(6) 118*4882a593Smuzhiyun #define SD_CARD_WRITE_PROTECT BIT(7) 119*4882a593Smuzhiyun #define SD_CARD_CARD_REMOVED_3 BIT(8) 120*4882a593Smuzhiyun #define SD_CARD_CARD_INSERTED_3 BIT(9) 121*4882a593Smuzhiyun #define SD_CARD_PRESENT_3 BIT(10) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define SD_BUF_CMD_INDEX_ERR BIT(16) 124*4882a593Smuzhiyun #define SD_BUF_CRC_ERR BIT(17) 125*4882a593Smuzhiyun #define SD_BUF_STOP_BIT_END_ERR BIT(18) 126*4882a593Smuzhiyun #define SD_BUF_DATA_TIMEOUT BIT(19) 127*4882a593Smuzhiyun #define SD_BUF_OVERFLOW BIT(20) 128*4882a593Smuzhiyun #define SD_BUF_UNDERFLOW BIT(21) 129*4882a593Smuzhiyun #define SD_BUF_CMD_TIMEOUT BIT(22) 130*4882a593Smuzhiyun #define SD_BUF_UNK7 BIT(23) 131*4882a593Smuzhiyun #define SD_BUF_READ_ENABLE BIT(24) 132*4882a593Smuzhiyun #define SD_BUF_WRITE_ENABLE BIT(25) 133*4882a593Smuzhiyun #define SD_BUF_ILLEGAL_FUNCTION BIT(29) 134*4882a593Smuzhiyun #define SD_BUF_CMD_BUSY BIT(30) 135*4882a593Smuzhiyun #define SD_BUF_ILLEGAL_ACCESS BIT(31) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define SD_ERR0_RESP_CMD_ERR BIT(0) 138*4882a593Smuzhiyun #define SD_ERR0_RESP_NON_CMD12_END_BIT_ERR BIT(2) 139*4882a593Smuzhiyun #define SD_ERR0_RESP_CMD12_END_BIT_ERR BIT(3) 140*4882a593Smuzhiyun #define SD_ERR0_READ_DATA_END_BIT_ERR BIT(4) 141*4882a593Smuzhiyun #define SD_ERR0_WRITE_CRC_STATUS_END_BIT_ERR BIT(5) 142*4882a593Smuzhiyun #define SD_ERR0_RESP_NON_CMD12_CRC_ERR BIT(8) 143*4882a593Smuzhiyun #define SD_ERR0_RESP_CMD12_CRC_ERR BIT(9) 144*4882a593Smuzhiyun #define SD_ERR0_READ_DATA_CRC_ERR BIT(10) 145*4882a593Smuzhiyun #define SD_ERR0_WRITE_CMD_CRC_ERR BIT(11) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define SD_ERR1_NO_CMD_RESP BIT(16) 148*4882a593Smuzhiyun #define SD_ERR1_TIMEOUT_READ_DATA BIT(20) 149*4882a593Smuzhiyun #define SD_ERR1_TIMEOUT_CRS_STATUS BIT(21) 150*4882a593Smuzhiyun #define SD_ERR1_TIMEOUT_CRC_BUSY BIT(22) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define IRQ_DONT_CARE_BITS (SD_CARD_PRESENT_3 \ 153*4882a593Smuzhiyun | SD_CARD_WRITE_PROTECT \ 154*4882a593Smuzhiyun | SD_CARD_UNK6 \ 155*4882a593Smuzhiyun | SD_CARD_PRESENT_0 \ 156*4882a593Smuzhiyun | SD_BUF_UNK7 \ 157*4882a593Smuzhiyun | SD_BUF_CMD_BUSY) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun struct toshsd_host { 160*4882a593Smuzhiyun struct pci_dev *pdev; 161*4882a593Smuzhiyun struct mmc_host *mmc; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun spinlock_t lock; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun struct mmc_request *mrq;/* Current request */ 166*4882a593Smuzhiyun struct mmc_command *cmd;/* Current command */ 167*4882a593Smuzhiyun struct mmc_data *data; /* Current data request */ 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun struct sg_mapping_iter sg_miter; /* for PIO */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun void __iomem *ioaddr; /* mapped address */ 172*4882a593Smuzhiyun }; 173