1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for sunxi SD/MMC host controllers
4*4882a593Smuzhiyun * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
5*4882a593Smuzhiyun * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
6*4882a593Smuzhiyun * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
7*4882a593Smuzhiyun * (C) Copyright 2013-2014 David Lanzendörfer <david.lanzendoerfer@o2s.ch>
8*4882a593Smuzhiyun * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
9*4882a593Smuzhiyun * (C) Copyright 2017 Sootech SA
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clk/sunxi-ng.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/mmc/card.h>
22*4882a593Smuzhiyun #include <linux/mmc/core.h>
23*4882a593Smuzhiyun #include <linux/mmc/host.h>
24*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
25*4882a593Smuzhiyun #include <linux/mmc/sd.h>
26*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
27*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_platform.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/pm_runtime.h>
33*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
34*4882a593Smuzhiyun #include <linux/reset.h>
35*4882a593Smuzhiyun #include <linux/scatterlist.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun #include <linux/spinlock.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* register offset definitions */
40*4882a593Smuzhiyun #define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
41*4882a593Smuzhiyun #define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
42*4882a593Smuzhiyun #define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
43*4882a593Smuzhiyun #define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
44*4882a593Smuzhiyun #define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
45*4882a593Smuzhiyun #define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
46*4882a593Smuzhiyun #define SDXC_REG_CMDR (0x18) /* SMC Command Register */
47*4882a593Smuzhiyun #define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
48*4882a593Smuzhiyun #define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
49*4882a593Smuzhiyun #define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
50*4882a593Smuzhiyun #define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
51*4882a593Smuzhiyun #define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
52*4882a593Smuzhiyun #define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
53*4882a593Smuzhiyun #define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
54*4882a593Smuzhiyun #define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
55*4882a593Smuzhiyun #define SDXC_REG_STAS (0x3C) /* SMC Status Register */
56*4882a593Smuzhiyun #define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
57*4882a593Smuzhiyun #define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
58*4882a593Smuzhiyun #define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
59*4882a593Smuzhiyun #define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
60*4882a593Smuzhiyun #define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
61*4882a593Smuzhiyun #define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
62*4882a593Smuzhiyun #define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
63*4882a593Smuzhiyun #define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
64*4882a593Smuzhiyun #define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
65*4882a593Smuzhiyun #define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
66*4882a593Smuzhiyun #define SDXC_REG_CHDA (0x90)
67*4882a593Smuzhiyun #define SDXC_REG_CBDA (0x94)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* New registers introduced in A64 */
70*4882a593Smuzhiyun #define SDXC_REG_A12A 0x058 /* SMC Auto Command 12 Register */
71*4882a593Smuzhiyun #define SDXC_REG_SD_NTSR 0x05C /* SMC New Timing Set Register */
72*4882a593Smuzhiyun #define SDXC_REG_DRV_DL 0x140 /* Drive Delay Control Register */
73*4882a593Smuzhiyun #define SDXC_REG_SAMP_DL_REG 0x144 /* SMC sample delay control */
74*4882a593Smuzhiyun #define SDXC_REG_DS_DL_REG 0x148 /* SMC data strobe delay control */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define mmc_readl(host, reg) \
77*4882a593Smuzhiyun readl((host)->reg_base + SDXC_##reg)
78*4882a593Smuzhiyun #define mmc_writel(host, reg, value) \
79*4882a593Smuzhiyun writel((value), (host)->reg_base + SDXC_##reg)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* global control register bits */
82*4882a593Smuzhiyun #define SDXC_SOFT_RESET BIT(0)
83*4882a593Smuzhiyun #define SDXC_FIFO_RESET BIT(1)
84*4882a593Smuzhiyun #define SDXC_DMA_RESET BIT(2)
85*4882a593Smuzhiyun #define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
86*4882a593Smuzhiyun #define SDXC_DMA_ENABLE_BIT BIT(5)
87*4882a593Smuzhiyun #define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
88*4882a593Smuzhiyun #define SDXC_POSEDGE_LATCH_DATA BIT(9)
89*4882a593Smuzhiyun #define SDXC_DDR_MODE BIT(10)
90*4882a593Smuzhiyun #define SDXC_MEMORY_ACCESS_DONE BIT(29)
91*4882a593Smuzhiyun #define SDXC_ACCESS_DONE_DIRECT BIT(30)
92*4882a593Smuzhiyun #define SDXC_ACCESS_BY_AHB BIT(31)
93*4882a593Smuzhiyun #define SDXC_ACCESS_BY_DMA (0 << 31)
94*4882a593Smuzhiyun #define SDXC_HARDWARE_RESET \
95*4882a593Smuzhiyun (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* clock control bits */
98*4882a593Smuzhiyun #define SDXC_MASK_DATA0 BIT(31)
99*4882a593Smuzhiyun #define SDXC_CARD_CLOCK_ON BIT(16)
100*4882a593Smuzhiyun #define SDXC_LOW_POWER_ON BIT(17)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* bus width */
103*4882a593Smuzhiyun #define SDXC_WIDTH1 0
104*4882a593Smuzhiyun #define SDXC_WIDTH4 1
105*4882a593Smuzhiyun #define SDXC_WIDTH8 2
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* smc command bits */
108*4882a593Smuzhiyun #define SDXC_RESP_EXPIRE BIT(6)
109*4882a593Smuzhiyun #define SDXC_LONG_RESPONSE BIT(7)
110*4882a593Smuzhiyun #define SDXC_CHECK_RESPONSE_CRC BIT(8)
111*4882a593Smuzhiyun #define SDXC_DATA_EXPIRE BIT(9)
112*4882a593Smuzhiyun #define SDXC_WRITE BIT(10)
113*4882a593Smuzhiyun #define SDXC_SEQUENCE_MODE BIT(11)
114*4882a593Smuzhiyun #define SDXC_SEND_AUTO_STOP BIT(12)
115*4882a593Smuzhiyun #define SDXC_WAIT_PRE_OVER BIT(13)
116*4882a593Smuzhiyun #define SDXC_STOP_ABORT_CMD BIT(14)
117*4882a593Smuzhiyun #define SDXC_SEND_INIT_SEQUENCE BIT(15)
118*4882a593Smuzhiyun #define SDXC_UPCLK_ONLY BIT(21)
119*4882a593Smuzhiyun #define SDXC_READ_CEATA_DEV BIT(22)
120*4882a593Smuzhiyun #define SDXC_CCS_EXPIRE BIT(23)
121*4882a593Smuzhiyun #define SDXC_ENABLE_BIT_BOOT BIT(24)
122*4882a593Smuzhiyun #define SDXC_ALT_BOOT_OPTIONS BIT(25)
123*4882a593Smuzhiyun #define SDXC_BOOT_ACK_EXPIRE BIT(26)
124*4882a593Smuzhiyun #define SDXC_BOOT_ABORT BIT(27)
125*4882a593Smuzhiyun #define SDXC_VOLTAGE_SWITCH BIT(28)
126*4882a593Smuzhiyun #define SDXC_USE_HOLD_REGISTER BIT(29)
127*4882a593Smuzhiyun #define SDXC_START BIT(31)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* interrupt bits */
130*4882a593Smuzhiyun #define SDXC_RESP_ERROR BIT(1)
131*4882a593Smuzhiyun #define SDXC_COMMAND_DONE BIT(2)
132*4882a593Smuzhiyun #define SDXC_DATA_OVER BIT(3)
133*4882a593Smuzhiyun #define SDXC_TX_DATA_REQUEST BIT(4)
134*4882a593Smuzhiyun #define SDXC_RX_DATA_REQUEST BIT(5)
135*4882a593Smuzhiyun #define SDXC_RESP_CRC_ERROR BIT(6)
136*4882a593Smuzhiyun #define SDXC_DATA_CRC_ERROR BIT(7)
137*4882a593Smuzhiyun #define SDXC_RESP_TIMEOUT BIT(8)
138*4882a593Smuzhiyun #define SDXC_DATA_TIMEOUT BIT(9)
139*4882a593Smuzhiyun #define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
140*4882a593Smuzhiyun #define SDXC_FIFO_RUN_ERROR BIT(11)
141*4882a593Smuzhiyun #define SDXC_HARD_WARE_LOCKED BIT(12)
142*4882a593Smuzhiyun #define SDXC_START_BIT_ERROR BIT(13)
143*4882a593Smuzhiyun #define SDXC_AUTO_COMMAND_DONE BIT(14)
144*4882a593Smuzhiyun #define SDXC_END_BIT_ERROR BIT(15)
145*4882a593Smuzhiyun #define SDXC_SDIO_INTERRUPT BIT(16)
146*4882a593Smuzhiyun #define SDXC_CARD_INSERT BIT(30)
147*4882a593Smuzhiyun #define SDXC_CARD_REMOVE BIT(31)
148*4882a593Smuzhiyun #define SDXC_INTERRUPT_ERROR_BIT \
149*4882a593Smuzhiyun (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
150*4882a593Smuzhiyun SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
151*4882a593Smuzhiyun SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
152*4882a593Smuzhiyun #define SDXC_INTERRUPT_DONE_BIT \
153*4882a593Smuzhiyun (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
154*4882a593Smuzhiyun SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* status */
157*4882a593Smuzhiyun #define SDXC_RXWL_FLAG BIT(0)
158*4882a593Smuzhiyun #define SDXC_TXWL_FLAG BIT(1)
159*4882a593Smuzhiyun #define SDXC_FIFO_EMPTY BIT(2)
160*4882a593Smuzhiyun #define SDXC_FIFO_FULL BIT(3)
161*4882a593Smuzhiyun #define SDXC_CARD_PRESENT BIT(8)
162*4882a593Smuzhiyun #define SDXC_CARD_DATA_BUSY BIT(9)
163*4882a593Smuzhiyun #define SDXC_DATA_FSM_BUSY BIT(10)
164*4882a593Smuzhiyun #define SDXC_DMA_REQUEST BIT(31)
165*4882a593Smuzhiyun #define SDXC_FIFO_SIZE 16
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Function select */
168*4882a593Smuzhiyun #define SDXC_CEATA_ON (0xceaa << 16)
169*4882a593Smuzhiyun #define SDXC_SEND_IRQ_RESPONSE BIT(0)
170*4882a593Smuzhiyun #define SDXC_SDIO_READ_WAIT BIT(1)
171*4882a593Smuzhiyun #define SDXC_ABORT_READ_DATA BIT(2)
172*4882a593Smuzhiyun #define SDXC_SEND_CCSD BIT(8)
173*4882a593Smuzhiyun #define SDXC_SEND_AUTO_STOPCCSD BIT(9)
174*4882a593Smuzhiyun #define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* IDMA controller bus mod bit field */
177*4882a593Smuzhiyun #define SDXC_IDMAC_SOFT_RESET BIT(0)
178*4882a593Smuzhiyun #define SDXC_IDMAC_FIX_BURST BIT(1)
179*4882a593Smuzhiyun #define SDXC_IDMAC_IDMA_ON BIT(7)
180*4882a593Smuzhiyun #define SDXC_IDMAC_REFETCH_DES BIT(31)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* IDMA status bit field */
183*4882a593Smuzhiyun #define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
184*4882a593Smuzhiyun #define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
185*4882a593Smuzhiyun #define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
186*4882a593Smuzhiyun #define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
187*4882a593Smuzhiyun #define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
188*4882a593Smuzhiyun #define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
189*4882a593Smuzhiyun #define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
190*4882a593Smuzhiyun #define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
191*4882a593Smuzhiyun #define SDXC_IDMAC_IDLE (0 << 13)
192*4882a593Smuzhiyun #define SDXC_IDMAC_SUSPEND (1 << 13)
193*4882a593Smuzhiyun #define SDXC_IDMAC_DESC_READ (2 << 13)
194*4882a593Smuzhiyun #define SDXC_IDMAC_DESC_CHECK (3 << 13)
195*4882a593Smuzhiyun #define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
196*4882a593Smuzhiyun #define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
197*4882a593Smuzhiyun #define SDXC_IDMAC_READ (6 << 13)
198*4882a593Smuzhiyun #define SDXC_IDMAC_WRITE (7 << 13)
199*4882a593Smuzhiyun #define SDXC_IDMAC_DESC_CLOSE (8 << 13)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * If the idma-des-size-bits of property is ie 13, bufsize bits are:
203*4882a593Smuzhiyun * Bits 0-12: buf1 size
204*4882a593Smuzhiyun * Bits 13-25: buf2 size
205*4882a593Smuzhiyun * Bits 26-31: not used
206*4882a593Smuzhiyun * Since we only ever set buf1 size, we can simply store it directly.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
209*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
210*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
211*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
212*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
213*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
214*4882a593Smuzhiyun #define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define SDXC_CLK_400K 0
217*4882a593Smuzhiyun #define SDXC_CLK_25M 1
218*4882a593Smuzhiyun #define SDXC_CLK_50M 2
219*4882a593Smuzhiyun #define SDXC_CLK_50M_DDR 3
220*4882a593Smuzhiyun #define SDXC_CLK_50M_DDR_8BIT 4
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define SDXC_2X_TIMING_MODE BIT(31)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define SDXC_CAL_START BIT(15)
225*4882a593Smuzhiyun #define SDXC_CAL_DONE BIT(14)
226*4882a593Smuzhiyun #define SDXC_CAL_DL_SHIFT 8
227*4882a593Smuzhiyun #define SDXC_CAL_DL_SW_EN BIT(7)
228*4882a593Smuzhiyun #define SDXC_CAL_DL_SW_SHIFT 0
229*4882a593Smuzhiyun #define SDXC_CAL_DL_MASK 0x3f
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define SDXC_CAL_TIMEOUT 3 /* in seconds, 3s is enough*/
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct sunxi_mmc_clk_delay {
234*4882a593Smuzhiyun u32 output;
235*4882a593Smuzhiyun u32 sample;
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun struct sunxi_idma_des {
239*4882a593Smuzhiyun __le32 config;
240*4882a593Smuzhiyun __le32 buf_size;
241*4882a593Smuzhiyun __le32 buf_addr_ptr1;
242*4882a593Smuzhiyun __le32 buf_addr_ptr2;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct sunxi_mmc_cfg {
246*4882a593Smuzhiyun u32 idma_des_size_bits;
247*4882a593Smuzhiyun const struct sunxi_mmc_clk_delay *clk_delays;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* does the IP block support autocalibration? */
250*4882a593Smuzhiyun bool can_calibrate;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Does DATA0 needs to be masked while the clock is updated */
253*4882a593Smuzhiyun bool mask_data0;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * hardware only supports new timing mode, either due to lack of
257*4882a593Smuzhiyun * a mode switch in the clock controller, or the mmc controller
258*4882a593Smuzhiyun * is permanently configured in the new timing mode, without the
259*4882a593Smuzhiyun * NTSR mode switch.
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun bool needs_new_timings;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* clock hardware can switch between old and new timing modes */
264*4882a593Smuzhiyun bool ccu_has_timings_switch;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun struct sunxi_mmc_host {
268*4882a593Smuzhiyun struct device *dev;
269*4882a593Smuzhiyun struct mmc_host *mmc;
270*4882a593Smuzhiyun struct reset_control *reset;
271*4882a593Smuzhiyun const struct sunxi_mmc_cfg *cfg;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* IO mapping base */
274*4882a593Smuzhiyun void __iomem *reg_base;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* clock management */
277*4882a593Smuzhiyun struct clk *clk_ahb;
278*4882a593Smuzhiyun struct clk *clk_mmc;
279*4882a593Smuzhiyun struct clk *clk_sample;
280*4882a593Smuzhiyun struct clk *clk_output;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* irq */
283*4882a593Smuzhiyun spinlock_t lock;
284*4882a593Smuzhiyun int irq;
285*4882a593Smuzhiyun u32 int_sum;
286*4882a593Smuzhiyun u32 sdio_imask;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* dma */
289*4882a593Smuzhiyun dma_addr_t sg_dma;
290*4882a593Smuzhiyun void *sg_cpu;
291*4882a593Smuzhiyun bool wait_dma;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun struct mmc_request *mrq;
294*4882a593Smuzhiyun struct mmc_request *manual_stop_mrq;
295*4882a593Smuzhiyun int ferror;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* vqmmc */
298*4882a593Smuzhiyun bool vqmmc_enabled;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* timings */
301*4882a593Smuzhiyun bool use_new_timings;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
sunxi_mmc_reset_host(struct sunxi_mmc_host * host)304*4882a593Smuzhiyun static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun unsigned long expire = jiffies + msecs_to_jiffies(250);
307*4882a593Smuzhiyun u32 rval;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, SDXC_HARDWARE_RESET);
310*4882a593Smuzhiyun do {
311*4882a593Smuzhiyun rval = mmc_readl(host, REG_GCTRL);
312*4882a593Smuzhiyun } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (rval & SDXC_HARDWARE_RESET) {
315*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
316*4882a593Smuzhiyun return -EIO;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
sunxi_mmc_init_host(struct sunxi_mmc_host * host)322*4882a593Smuzhiyun static int sunxi_mmc_init_host(struct sunxi_mmc_host *host)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun u32 rval;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (sunxi_mmc_reset_host(host))
327*4882a593Smuzhiyun return -EIO;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * Burst 8 transfers, RX trigger level: 7, TX trigger level: 8
331*4882a593Smuzhiyun *
332*4882a593Smuzhiyun * TODO: sun9i has a larger FIFO and supports higher trigger values
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun mmc_writel(host, REG_FTRGL, 0x20070008);
335*4882a593Smuzhiyun /* Maximum timeout value */
336*4882a593Smuzhiyun mmc_writel(host, REG_TMOUT, 0xffffffff);
337*4882a593Smuzhiyun /* Unmask SDIO interrupt if needed */
338*4882a593Smuzhiyun mmc_writel(host, REG_IMASK, host->sdio_imask);
339*4882a593Smuzhiyun /* Clear all pending interrupts */
340*4882a593Smuzhiyun mmc_writel(host, REG_RINTR, 0xffffffff);
341*4882a593Smuzhiyun /* Debug register? undocumented */
342*4882a593Smuzhiyun mmc_writel(host, REG_DBGC, 0xdeb);
343*4882a593Smuzhiyun /* Enable CEATA support */
344*4882a593Smuzhiyun mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
345*4882a593Smuzhiyun /* Set DMA descriptor list base address */
346*4882a593Smuzhiyun mmc_writel(host, REG_DLBA, host->sg_dma);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun rval = mmc_readl(host, REG_GCTRL);
349*4882a593Smuzhiyun rval |= SDXC_INTERRUPT_ENABLE_BIT;
350*4882a593Smuzhiyun /* Undocumented, but found in Allwinner code */
351*4882a593Smuzhiyun rval &= ~SDXC_ACCESS_DONE_DIRECT;
352*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
sunxi_mmc_init_idma_des(struct sunxi_mmc_host * host,struct mmc_data * data)357*4882a593Smuzhiyun static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
358*4882a593Smuzhiyun struct mmc_data *data)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
361*4882a593Smuzhiyun dma_addr_t next_desc = host->sg_dma;
362*4882a593Smuzhiyun int i, max_len = (1 << host->cfg->idma_des_size_bits);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun for (i = 0; i < data->sg_len; i++) {
365*4882a593Smuzhiyun pdes[i].config = cpu_to_le32(SDXC_IDMAC_DES0_CH |
366*4882a593Smuzhiyun SDXC_IDMAC_DES0_OWN |
367*4882a593Smuzhiyun SDXC_IDMAC_DES0_DIC);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (data->sg[i].length == max_len)
370*4882a593Smuzhiyun pdes[i].buf_size = 0; /* 0 == max_len */
371*4882a593Smuzhiyun else
372*4882a593Smuzhiyun pdes[i].buf_size = cpu_to_le32(data->sg[i].length);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun next_desc += sizeof(struct sunxi_idma_des);
375*4882a593Smuzhiyun pdes[i].buf_addr_ptr1 =
376*4882a593Smuzhiyun cpu_to_le32(sg_dma_address(&data->sg[i]));
377*4882a593Smuzhiyun pdes[i].buf_addr_ptr2 = cpu_to_le32((u32)next_desc);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun pdes[0].config |= cpu_to_le32(SDXC_IDMAC_DES0_FD);
381*4882a593Smuzhiyun pdes[i - 1].config |= cpu_to_le32(SDXC_IDMAC_DES0_LD |
382*4882a593Smuzhiyun SDXC_IDMAC_DES0_ER);
383*4882a593Smuzhiyun pdes[i - 1].config &= cpu_to_le32(~SDXC_IDMAC_DES0_DIC);
384*4882a593Smuzhiyun pdes[i - 1].buf_addr_ptr2 = 0;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun * Avoid the io-store starting the idmac hitting io-mem before the
388*4882a593Smuzhiyun * descriptors hit the main-mem.
389*4882a593Smuzhiyun */
390*4882a593Smuzhiyun wmb();
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
sunxi_mmc_map_dma(struct sunxi_mmc_host * host,struct mmc_data * data)393*4882a593Smuzhiyun static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
394*4882a593Smuzhiyun struct mmc_data *data)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u32 i, dma_len;
397*4882a593Smuzhiyun struct scatterlist *sg;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
400*4882a593Smuzhiyun mmc_get_dma_dir(data));
401*4882a593Smuzhiyun if (dma_len == 0) {
402*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
403*4882a593Smuzhiyun return -ENOMEM;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun for_each_sg(data->sg, sg, data->sg_len, i) {
407*4882a593Smuzhiyun if (sg->offset & 3 || sg->length & 3) {
408*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc),
409*4882a593Smuzhiyun "unaligned scatterlist: os %x length %d\n",
410*4882a593Smuzhiyun sg->offset, sg->length);
411*4882a593Smuzhiyun return -EINVAL;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
sunxi_mmc_start_dma(struct sunxi_mmc_host * host,struct mmc_data * data)418*4882a593Smuzhiyun static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
419*4882a593Smuzhiyun struct mmc_data *data)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun u32 rval;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun sunxi_mmc_init_idma_des(host, data);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun rval = mmc_readl(host, REG_GCTRL);
426*4882a593Smuzhiyun rval |= SDXC_DMA_ENABLE_BIT;
427*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
428*4882a593Smuzhiyun rval |= SDXC_DMA_RESET;
429*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (!(data->flags & MMC_DATA_WRITE))
434*4882a593Smuzhiyun mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun mmc_writel(host, REG_DMAC,
437*4882a593Smuzhiyun SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
sunxi_mmc_send_manual_stop(struct sunxi_mmc_host * host,struct mmc_request * req)440*4882a593Smuzhiyun static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
441*4882a593Smuzhiyun struct mmc_request *req)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun u32 arg, cmd_val, ri;
444*4882a593Smuzhiyun unsigned long expire = jiffies + msecs_to_jiffies(1000);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
447*4882a593Smuzhiyun SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
450*4882a593Smuzhiyun cmd_val |= SD_IO_RW_DIRECT;
451*4882a593Smuzhiyun arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
452*4882a593Smuzhiyun ((req->cmd->arg >> 28) & 0x7);
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun cmd_val |= MMC_STOP_TRANSMISSION;
455*4882a593Smuzhiyun arg = 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun mmc_writel(host, REG_CARG, arg);
459*4882a593Smuzhiyun mmc_writel(host, REG_CMDR, cmd_val);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun do {
462*4882a593Smuzhiyun ri = mmc_readl(host, REG_RINTR);
463*4882a593Smuzhiyun } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
464*4882a593Smuzhiyun time_before(jiffies, expire));
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
467*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "send stop command failed\n");
468*4882a593Smuzhiyun if (req->stop)
469*4882a593Smuzhiyun req->stop->resp[0] = -ETIMEDOUT;
470*4882a593Smuzhiyun } else {
471*4882a593Smuzhiyun if (req->stop)
472*4882a593Smuzhiyun req->stop->resp[0] = mmc_readl(host, REG_RESP0);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun mmc_writel(host, REG_RINTR, 0xffff);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
sunxi_mmc_dump_errinfo(struct sunxi_mmc_host * host)478*4882a593Smuzhiyun static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct mmc_command *cmd = host->mrq->cmd;
481*4882a593Smuzhiyun struct mmc_data *data = host->mrq->data;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* For some cmds timeout is normal with sd/mmc cards */
484*4882a593Smuzhiyun if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
485*4882a593Smuzhiyun SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
486*4882a593Smuzhiyun cmd->opcode == SD_IO_RW_DIRECT))
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc),
490*4882a593Smuzhiyun "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
491*4882a593Smuzhiyun host->mmc->index, cmd->opcode,
492*4882a593Smuzhiyun data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
493*4882a593Smuzhiyun host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
494*4882a593Smuzhiyun host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
495*4882a593Smuzhiyun host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
496*4882a593Smuzhiyun host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
497*4882a593Smuzhiyun host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
498*4882a593Smuzhiyun host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
499*4882a593Smuzhiyun host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
500*4882a593Smuzhiyun host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
501*4882a593Smuzhiyun host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
502*4882a593Smuzhiyun );
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Called in interrupt context! */
sunxi_mmc_finalize_request(struct sunxi_mmc_host * host)506*4882a593Smuzhiyun static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct mmc_request *mrq = host->mrq;
509*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
510*4882a593Smuzhiyun u32 rval;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun mmc_writel(host, REG_IMASK, host->sdio_imask);
513*4882a593Smuzhiyun mmc_writel(host, REG_IDIE, 0);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
516*4882a593Smuzhiyun sunxi_mmc_dump_errinfo(host);
517*4882a593Smuzhiyun mrq->cmd->error = -ETIMEDOUT;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (data) {
520*4882a593Smuzhiyun data->error = -ETIMEDOUT;
521*4882a593Smuzhiyun host->manual_stop_mrq = mrq;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (mrq->stop)
525*4882a593Smuzhiyun mrq->stop->error = -ETIMEDOUT;
526*4882a593Smuzhiyun } else {
527*4882a593Smuzhiyun if (mrq->cmd->flags & MMC_RSP_136) {
528*4882a593Smuzhiyun mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
529*4882a593Smuzhiyun mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
530*4882a593Smuzhiyun mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
531*4882a593Smuzhiyun mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
532*4882a593Smuzhiyun } else {
533*4882a593Smuzhiyun mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (data)
537*4882a593Smuzhiyun data->bytes_xfered = data->blocks * data->blksz;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (data) {
541*4882a593Smuzhiyun mmc_writel(host, REG_IDST, 0x337);
542*4882a593Smuzhiyun mmc_writel(host, REG_DMAC, 0);
543*4882a593Smuzhiyun rval = mmc_readl(host, REG_GCTRL);
544*4882a593Smuzhiyun rval |= SDXC_DMA_RESET;
545*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
546*4882a593Smuzhiyun rval &= ~SDXC_DMA_ENABLE_BIT;
547*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
548*4882a593Smuzhiyun rval |= SDXC_FIFO_RESET;
549*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
550*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
551*4882a593Smuzhiyun mmc_get_dma_dir(data));
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mmc_writel(host, REG_RINTR, 0xffff);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun host->mrq = NULL;
557*4882a593Smuzhiyun host->int_sum = 0;
558*4882a593Smuzhiyun host->wait_dma = false;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
sunxi_mmc_irq(int irq,void * dev_id)563*4882a593Smuzhiyun static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct sunxi_mmc_host *host = dev_id;
566*4882a593Smuzhiyun struct mmc_request *mrq;
567*4882a593Smuzhiyun u32 msk_int, idma_int;
568*4882a593Smuzhiyun bool finalize = false;
569*4882a593Smuzhiyun bool sdio_int = false;
570*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun spin_lock(&host->lock);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun idma_int = mmc_readl(host, REG_IDST);
575*4882a593Smuzhiyun msk_int = mmc_readl(host, REG_MISTA);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
578*4882a593Smuzhiyun host->mrq, msk_int, idma_int);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun mrq = host->mrq;
581*4882a593Smuzhiyun if (mrq) {
582*4882a593Smuzhiyun if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
583*4882a593Smuzhiyun host->wait_dma = false;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun host->int_sum |= msk_int;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
588*4882a593Smuzhiyun if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
589*4882a593Smuzhiyun !(host->int_sum & SDXC_COMMAND_DONE))
590*4882a593Smuzhiyun mmc_writel(host, REG_IMASK,
591*4882a593Smuzhiyun host->sdio_imask | SDXC_COMMAND_DONE);
592*4882a593Smuzhiyun /* Don't wait for dma on error */
593*4882a593Smuzhiyun else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
594*4882a593Smuzhiyun finalize = true;
595*4882a593Smuzhiyun else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
596*4882a593Smuzhiyun !host->wait_dma)
597*4882a593Smuzhiyun finalize = true;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (msk_int & SDXC_SDIO_INTERRUPT)
601*4882a593Smuzhiyun sdio_int = true;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun mmc_writel(host, REG_RINTR, msk_int);
604*4882a593Smuzhiyun mmc_writel(host, REG_IDST, idma_int);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (finalize)
607*4882a593Smuzhiyun ret = sunxi_mmc_finalize_request(host);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun spin_unlock(&host->lock);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (finalize && ret == IRQ_HANDLED)
612*4882a593Smuzhiyun mmc_request_done(host->mmc, mrq);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (sdio_int)
615*4882a593Smuzhiyun mmc_signal_sdio_irq(host->mmc);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
sunxi_mmc_handle_manual_stop(int irq,void * dev_id)620*4882a593Smuzhiyun static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct sunxi_mmc_host *host = dev_id;
623*4882a593Smuzhiyun struct mmc_request *mrq;
624*4882a593Smuzhiyun unsigned long iflags;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, iflags);
627*4882a593Smuzhiyun mrq = host->manual_stop_mrq;
628*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, iflags);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (!mrq) {
631*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
632*4882a593Smuzhiyun return IRQ_HANDLED;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun * We will never have more than one outstanding request,
639*4882a593Smuzhiyun * and we do not complete the request until after
640*4882a593Smuzhiyun * we've cleared host->manual_stop_mrq so we do not need to
641*4882a593Smuzhiyun * spin lock this function.
642*4882a593Smuzhiyun * Additionally we have wait states within this function
643*4882a593Smuzhiyun * so having it in a lock is a very bad idea.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun sunxi_mmc_send_manual_stop(host, mrq);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, iflags);
648*4882a593Smuzhiyun host->manual_stop_mrq = NULL;
649*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, iflags);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun mmc_request_done(host->mmc, mrq);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return IRQ_HANDLED;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
sunxi_mmc_oclk_onoff(struct sunxi_mmc_host * host,u32 oclk_en)656*4882a593Smuzhiyun static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun unsigned long expire = jiffies + msecs_to_jiffies(750);
659*4882a593Smuzhiyun u32 rval;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "%sabling the clock\n",
662*4882a593Smuzhiyun oclk_en ? "en" : "dis");
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun rval = mmc_readl(host, REG_CLKCR);
665*4882a593Smuzhiyun rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON | SDXC_MASK_DATA0);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (oclk_en)
668*4882a593Smuzhiyun rval |= SDXC_CARD_CLOCK_ON;
669*4882a593Smuzhiyun if (host->cfg->mask_data0)
670*4882a593Smuzhiyun rval |= SDXC_MASK_DATA0;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun mmc_writel(host, REG_CLKCR, rval);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
675*4882a593Smuzhiyun mmc_writel(host, REG_CMDR, rval);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun do {
678*4882a593Smuzhiyun rval = mmc_readl(host, REG_CMDR);
679*4882a593Smuzhiyun } while (time_before(jiffies, expire) && (rval & SDXC_START));
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* clear irq status bits set by the command */
682*4882a593Smuzhiyun mmc_writel(host, REG_RINTR,
683*4882a593Smuzhiyun mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (rval & SDXC_START) {
686*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
687*4882a593Smuzhiyun return -EIO;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (host->cfg->mask_data0) {
691*4882a593Smuzhiyun rval = mmc_readl(host, REG_CLKCR);
692*4882a593Smuzhiyun mmc_writel(host, REG_CLKCR, rval & ~SDXC_MASK_DATA0);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
sunxi_mmc_calibrate(struct sunxi_mmc_host * host,int reg_off)698*4882a593Smuzhiyun static int sunxi_mmc_calibrate(struct sunxi_mmc_host *host, int reg_off)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun if (!host->cfg->can_calibrate)
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun * FIXME:
705*4882a593Smuzhiyun * This is not clear how the calibration is supposed to work
706*4882a593Smuzhiyun * yet. The best rate have been obtained by simply setting the
707*4882a593Smuzhiyun * delay to 0, as Allwinner does in its BSP.
708*4882a593Smuzhiyun *
709*4882a593Smuzhiyun * The only mode that doesn't have such a delay is HS400, that
710*4882a593Smuzhiyun * is in itself a TODO.
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun writel(SDXC_CAL_DL_SW_EN, host->reg_base + reg_off);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
sunxi_mmc_clk_set_phase(struct sunxi_mmc_host * host,struct mmc_ios * ios,u32 rate)717*4882a593Smuzhiyun static int sunxi_mmc_clk_set_phase(struct sunxi_mmc_host *host,
718*4882a593Smuzhiyun struct mmc_ios *ios, u32 rate)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun int index;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* clk controller delays not used under new timings mode */
723*4882a593Smuzhiyun if (host->use_new_timings)
724*4882a593Smuzhiyun return 0;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* some old controllers don't support delays */
727*4882a593Smuzhiyun if (!host->cfg->clk_delays)
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* determine delays */
731*4882a593Smuzhiyun if (rate <= 400000) {
732*4882a593Smuzhiyun index = SDXC_CLK_400K;
733*4882a593Smuzhiyun } else if (rate <= 25000000) {
734*4882a593Smuzhiyun index = SDXC_CLK_25M;
735*4882a593Smuzhiyun } else if (rate <= 52000000) {
736*4882a593Smuzhiyun if (ios->timing != MMC_TIMING_UHS_DDR50 &&
737*4882a593Smuzhiyun ios->timing != MMC_TIMING_MMC_DDR52) {
738*4882a593Smuzhiyun index = SDXC_CLK_50M;
739*4882a593Smuzhiyun } else if (ios->bus_width == MMC_BUS_WIDTH_8) {
740*4882a593Smuzhiyun index = SDXC_CLK_50M_DDR_8BIT;
741*4882a593Smuzhiyun } else {
742*4882a593Smuzhiyun index = SDXC_CLK_50M_DDR;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun } else {
745*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "Invalid clock... returning\n");
746*4882a593Smuzhiyun return -EINVAL;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun clk_set_phase(host->clk_sample, host->cfg->clk_delays[index].sample);
750*4882a593Smuzhiyun clk_set_phase(host->clk_output, host->cfg->clk_delays[index].output);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
sunxi_mmc_clk_set_rate(struct sunxi_mmc_host * host,struct mmc_ios * ios)755*4882a593Smuzhiyun static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
756*4882a593Smuzhiyun struct mmc_ios *ios)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
759*4882a593Smuzhiyun long rate;
760*4882a593Smuzhiyun u32 rval, clock = ios->clock, div = 1;
761*4882a593Smuzhiyun int ret;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = sunxi_mmc_oclk_onoff(host, 0);
764*4882a593Smuzhiyun if (ret)
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Our clock is gated now */
768*4882a593Smuzhiyun mmc->actual_clock = 0;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (!ios->clock)
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /*
774*4882a593Smuzhiyun * Under the old timing mode, 8 bit DDR requires the module
775*4882a593Smuzhiyun * clock to be double the card clock. Under the new timing
776*4882a593Smuzhiyun * mode, all DDR modes require a doubled module clock.
777*4882a593Smuzhiyun *
778*4882a593Smuzhiyun * We currently only support the standard MMC DDR52 mode.
779*4882a593Smuzhiyun * This block should be updated once support for other DDR
780*4882a593Smuzhiyun * modes is added.
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_MMC_DDR52 &&
783*4882a593Smuzhiyun (host->use_new_timings ||
784*4882a593Smuzhiyun ios->bus_width == MMC_BUS_WIDTH_8)) {
785*4882a593Smuzhiyun div = 2;
786*4882a593Smuzhiyun clock <<= 1;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (host->use_new_timings && host->cfg->ccu_has_timings_switch) {
790*4882a593Smuzhiyun ret = sunxi_ccu_set_mmc_timing_mode(host->clk_mmc, true);
791*4882a593Smuzhiyun if (ret) {
792*4882a593Smuzhiyun dev_err(mmc_dev(mmc),
793*4882a593Smuzhiyun "error setting new timing mode\n");
794*4882a593Smuzhiyun return ret;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun rate = clk_round_rate(host->clk_mmc, clock);
799*4882a593Smuzhiyun if (rate < 0) {
800*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "error rounding clk to %d: %ld\n",
801*4882a593Smuzhiyun clock, rate);
802*4882a593Smuzhiyun return rate;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "setting clk to %d, rounded %ld\n",
805*4882a593Smuzhiyun clock, rate);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* setting clock rate */
808*4882a593Smuzhiyun ret = clk_set_rate(host->clk_mmc, rate);
809*4882a593Smuzhiyun if (ret) {
810*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "error setting clk to %ld: %d\n",
811*4882a593Smuzhiyun rate, ret);
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* set internal divider */
816*4882a593Smuzhiyun rval = mmc_readl(host, REG_CLKCR);
817*4882a593Smuzhiyun rval &= ~0xff;
818*4882a593Smuzhiyun rval |= div - 1;
819*4882a593Smuzhiyun mmc_writel(host, REG_CLKCR, rval);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* update card clock rate to account for internal divider */
822*4882a593Smuzhiyun rate /= div;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /*
825*4882a593Smuzhiyun * Configure the controller to use the new timing mode if needed.
826*4882a593Smuzhiyun * On controllers that only support the new timing mode, such as
827*4882a593Smuzhiyun * the eMMC controller on the A64, this register does not exist,
828*4882a593Smuzhiyun * and any writes to it are ignored.
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun if (host->use_new_timings) {
831*4882a593Smuzhiyun /* Don't touch the delay bits */
832*4882a593Smuzhiyun rval = mmc_readl(host, REG_SD_NTSR);
833*4882a593Smuzhiyun rval |= SDXC_2X_TIMING_MODE;
834*4882a593Smuzhiyun mmc_writel(host, REG_SD_NTSR, rval);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* sunxi_mmc_clk_set_phase expects the actual card clock rate */
838*4882a593Smuzhiyun ret = sunxi_mmc_clk_set_phase(host, ios, rate);
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun ret = sunxi_mmc_calibrate(host, SDXC_REG_SAMP_DL_REG);
843*4882a593Smuzhiyun if (ret)
844*4882a593Smuzhiyun return ret;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /*
847*4882a593Smuzhiyun * FIXME:
848*4882a593Smuzhiyun *
849*4882a593Smuzhiyun * In HS400 we'll also need to calibrate the data strobe
850*4882a593Smuzhiyun * signal. This should only happen on the MMC2 controller (at
851*4882a593Smuzhiyun * least on the A64).
852*4882a593Smuzhiyun */
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ret = sunxi_mmc_oclk_onoff(host, 1);
855*4882a593Smuzhiyun if (ret)
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /* And we just enabled our clock back */
859*4882a593Smuzhiyun mmc->actual_clock = rate;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
sunxi_mmc_set_bus_width(struct sunxi_mmc_host * host,unsigned char width)864*4882a593Smuzhiyun static void sunxi_mmc_set_bus_width(struct sunxi_mmc_host *host,
865*4882a593Smuzhiyun unsigned char width)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun switch (width) {
868*4882a593Smuzhiyun case MMC_BUS_WIDTH_1:
869*4882a593Smuzhiyun mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
870*4882a593Smuzhiyun break;
871*4882a593Smuzhiyun case MMC_BUS_WIDTH_4:
872*4882a593Smuzhiyun mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun case MMC_BUS_WIDTH_8:
875*4882a593Smuzhiyun mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
sunxi_mmc_set_clk(struct sunxi_mmc_host * host,struct mmc_ios * ios)880*4882a593Smuzhiyun static void sunxi_mmc_set_clk(struct sunxi_mmc_host *host, struct mmc_ios *ios)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun u32 rval;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* set ddr mode */
885*4882a593Smuzhiyun rval = mmc_readl(host, REG_GCTRL);
886*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_UHS_DDR50 ||
887*4882a593Smuzhiyun ios->timing == MMC_TIMING_MMC_DDR52)
888*4882a593Smuzhiyun rval |= SDXC_DDR_MODE;
889*4882a593Smuzhiyun else
890*4882a593Smuzhiyun rval &= ~SDXC_DDR_MODE;
891*4882a593Smuzhiyun mmc_writel(host, REG_GCTRL, rval);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun host->ferror = sunxi_mmc_clk_set_rate(host, ios);
894*4882a593Smuzhiyun /* Android code had a usleep_range(50000, 55000); here */
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
sunxi_mmc_card_power(struct sunxi_mmc_host * host,struct mmc_ios * ios)897*4882a593Smuzhiyun static void sunxi_mmc_card_power(struct sunxi_mmc_host *host,
898*4882a593Smuzhiyun struct mmc_ios *ios)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun switch (ios->power_mode) {
903*4882a593Smuzhiyun case MMC_POWER_UP:
904*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "Powering card up\n");
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vmmc)) {
907*4882a593Smuzhiyun host->ferror = mmc_regulator_set_ocr(mmc,
908*4882a593Smuzhiyun mmc->supply.vmmc,
909*4882a593Smuzhiyun ios->vdd);
910*4882a593Smuzhiyun if (host->ferror)
911*4882a593Smuzhiyun return;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
915*4882a593Smuzhiyun host->ferror = regulator_enable(mmc->supply.vqmmc);
916*4882a593Smuzhiyun if (host->ferror) {
917*4882a593Smuzhiyun dev_err(mmc_dev(mmc),
918*4882a593Smuzhiyun "failed to enable vqmmc\n");
919*4882a593Smuzhiyun return;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun host->vqmmc_enabled = true;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun break;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun case MMC_POWER_OFF:
926*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "Powering card off\n");
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vmmc))
929*4882a593Smuzhiyun mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled)
932*4882a593Smuzhiyun regulator_disable(mmc->supply.vqmmc);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun host->vqmmc_enabled = false;
935*4882a593Smuzhiyun break;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun default:
938*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "Ignoring unknown card power state\n");
939*4882a593Smuzhiyun break;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
sunxi_mmc_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)943*4882a593Smuzhiyun static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun sunxi_mmc_card_power(host, ios);
948*4882a593Smuzhiyun sunxi_mmc_set_bus_width(host, ios->bus_width);
949*4882a593Smuzhiyun sunxi_mmc_set_clk(host, ios);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
sunxi_mmc_volt_switch(struct mmc_host * mmc,struct mmc_ios * ios)952*4882a593Smuzhiyun static int sunxi_mmc_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun int ret;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* vqmmc regulator is available */
957*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
958*4882a593Smuzhiyun ret = mmc_regulator_set_vqmmc(mmc, ios);
959*4882a593Smuzhiyun return ret < 0 ? ret : 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* no vqmmc regulator, assume fixed regulator at 3/3.3V */
963*4882a593Smuzhiyun if (mmc->ios.signal_voltage == MMC_SIGNAL_VOLTAGE_330)
964*4882a593Smuzhiyun return 0;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun return -EINVAL;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
sunxi_mmc_enable_sdio_irq(struct mmc_host * mmc,int enable)969*4882a593Smuzhiyun static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
972*4882a593Smuzhiyun unsigned long flags;
973*4882a593Smuzhiyun u32 imask;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (enable)
976*4882a593Smuzhiyun pm_runtime_get_noresume(host->dev);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun imask = mmc_readl(host, REG_IMASK);
981*4882a593Smuzhiyun if (enable) {
982*4882a593Smuzhiyun host->sdio_imask = SDXC_SDIO_INTERRUPT;
983*4882a593Smuzhiyun imask |= SDXC_SDIO_INTERRUPT;
984*4882a593Smuzhiyun } else {
985*4882a593Smuzhiyun host->sdio_imask = 0;
986*4882a593Smuzhiyun imask &= ~SDXC_SDIO_INTERRUPT;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun mmc_writel(host, REG_IMASK, imask);
989*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (!enable)
992*4882a593Smuzhiyun pm_runtime_put_noidle(host->mmc->parent);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
sunxi_mmc_hw_reset(struct mmc_host * mmc)995*4882a593Smuzhiyun static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
998*4882a593Smuzhiyun mmc_writel(host, REG_HWRST, 0);
999*4882a593Smuzhiyun udelay(10);
1000*4882a593Smuzhiyun mmc_writel(host, REG_HWRST, 1);
1001*4882a593Smuzhiyun udelay(300);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
sunxi_mmc_request(struct mmc_host * mmc,struct mmc_request * mrq)1004*4882a593Smuzhiyun static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
1007*4882a593Smuzhiyun struct mmc_command *cmd = mrq->cmd;
1008*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
1009*4882a593Smuzhiyun unsigned long iflags;
1010*4882a593Smuzhiyun u32 imask = SDXC_INTERRUPT_ERROR_BIT;
1011*4882a593Smuzhiyun u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
1012*4882a593Smuzhiyun bool wait_dma = host->wait_dma;
1013*4882a593Smuzhiyun int ret;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* Check for set_ios errors (should never happen) */
1016*4882a593Smuzhiyun if (host->ferror) {
1017*4882a593Smuzhiyun mrq->cmd->error = host->ferror;
1018*4882a593Smuzhiyun mmc_request_done(mmc, mrq);
1019*4882a593Smuzhiyun return;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (data) {
1023*4882a593Smuzhiyun ret = sunxi_mmc_map_dma(host, data);
1024*4882a593Smuzhiyun if (ret < 0) {
1025*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "map DMA failed\n");
1026*4882a593Smuzhiyun cmd->error = ret;
1027*4882a593Smuzhiyun data->error = ret;
1028*4882a593Smuzhiyun mmc_request_done(mmc, mrq);
1029*4882a593Smuzhiyun return;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (cmd->opcode == MMC_GO_IDLE_STATE) {
1034*4882a593Smuzhiyun cmd_val |= SDXC_SEND_INIT_SEQUENCE;
1035*4882a593Smuzhiyun imask |= SDXC_COMMAND_DONE;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_PRESENT) {
1039*4882a593Smuzhiyun cmd_val |= SDXC_RESP_EXPIRE;
1040*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136)
1041*4882a593Smuzhiyun cmd_val |= SDXC_LONG_RESPONSE;
1042*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_CRC)
1043*4882a593Smuzhiyun cmd_val |= SDXC_CHECK_RESPONSE_CRC;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
1046*4882a593Smuzhiyun cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (cmd->data->stop) {
1049*4882a593Smuzhiyun imask |= SDXC_AUTO_COMMAND_DONE;
1050*4882a593Smuzhiyun cmd_val |= SDXC_SEND_AUTO_STOP;
1051*4882a593Smuzhiyun } else {
1052*4882a593Smuzhiyun imask |= SDXC_DATA_OVER;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (cmd->data->flags & MMC_DATA_WRITE)
1056*4882a593Smuzhiyun cmd_val |= SDXC_WRITE;
1057*4882a593Smuzhiyun else
1058*4882a593Smuzhiyun wait_dma = true;
1059*4882a593Smuzhiyun } else {
1060*4882a593Smuzhiyun imask |= SDXC_COMMAND_DONE;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun } else {
1063*4882a593Smuzhiyun imask |= SDXC_COMMAND_DONE;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
1067*4882a593Smuzhiyun cmd_val & 0x3f, cmd_val, cmd->arg, imask,
1068*4882a593Smuzhiyun mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, iflags);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (host->mrq || host->manual_stop_mrq) {
1073*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, iflags);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (data)
1076*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
1077*4882a593Smuzhiyun mmc_get_dma_dir(data));
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "request already pending\n");
1080*4882a593Smuzhiyun mrq->cmd->error = -EBUSY;
1081*4882a593Smuzhiyun mmc_request_done(mmc, mrq);
1082*4882a593Smuzhiyun return;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (data) {
1086*4882a593Smuzhiyun mmc_writel(host, REG_BLKSZ, data->blksz);
1087*4882a593Smuzhiyun mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
1088*4882a593Smuzhiyun sunxi_mmc_start_dma(host, data);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun host->mrq = mrq;
1092*4882a593Smuzhiyun host->wait_dma = wait_dma;
1093*4882a593Smuzhiyun mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
1094*4882a593Smuzhiyun mmc_writel(host, REG_CARG, cmd->arg);
1095*4882a593Smuzhiyun mmc_writel(host, REG_CMDR, cmd_val);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, iflags);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
sunxi_mmc_card_busy(struct mmc_host * mmc)1100*4882a593Smuzhiyun static int sunxi_mmc_card_busy(struct mmc_host *mmc)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun return !!(mmc_readl(host, REG_STAS) & SDXC_CARD_DATA_BUSY);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const struct mmc_host_ops sunxi_mmc_ops = {
1108*4882a593Smuzhiyun .request = sunxi_mmc_request,
1109*4882a593Smuzhiyun .set_ios = sunxi_mmc_set_ios,
1110*4882a593Smuzhiyun .get_ro = mmc_gpio_get_ro,
1111*4882a593Smuzhiyun .get_cd = mmc_gpio_get_cd,
1112*4882a593Smuzhiyun .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
1113*4882a593Smuzhiyun .start_signal_voltage_switch = sunxi_mmc_volt_switch,
1114*4882a593Smuzhiyun .hw_reset = sunxi_mmc_hw_reset,
1115*4882a593Smuzhiyun .card_busy = sunxi_mmc_card_busy,
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static const struct sunxi_mmc_clk_delay sunxi_mmc_clk_delays[] = {
1119*4882a593Smuzhiyun [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1120*4882a593Smuzhiyun [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1121*4882a593Smuzhiyun [SDXC_CLK_50M] = { .output = 90, .sample = 120 },
1122*4882a593Smuzhiyun [SDXC_CLK_50M_DDR] = { .output = 60, .sample = 120 },
1123*4882a593Smuzhiyun /* Value from A83T "new timing mode". Works but might not be right. */
1124*4882a593Smuzhiyun [SDXC_CLK_50M_DDR_8BIT] = { .output = 90, .sample = 180 },
1125*4882a593Smuzhiyun };
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun static const struct sunxi_mmc_clk_delay sun9i_mmc_clk_delays[] = {
1128*4882a593Smuzhiyun [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1129*4882a593Smuzhiyun [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1130*4882a593Smuzhiyun [SDXC_CLK_50M] = { .output = 150, .sample = 120 },
1131*4882a593Smuzhiyun [SDXC_CLK_50M_DDR] = { .output = 54, .sample = 36 },
1132*4882a593Smuzhiyun [SDXC_CLK_50M_DDR_8BIT] = { .output = 72, .sample = 72 },
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun4i_a10_cfg = {
1136*4882a593Smuzhiyun .idma_des_size_bits = 13,
1137*4882a593Smuzhiyun .clk_delays = NULL,
1138*4882a593Smuzhiyun .can_calibrate = false,
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun5i_a13_cfg = {
1142*4882a593Smuzhiyun .idma_des_size_bits = 16,
1143*4882a593Smuzhiyun .clk_delays = NULL,
1144*4882a593Smuzhiyun .can_calibrate = false,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun7i_a20_cfg = {
1148*4882a593Smuzhiyun .idma_des_size_bits = 16,
1149*4882a593Smuzhiyun .clk_delays = sunxi_mmc_clk_delays,
1150*4882a593Smuzhiyun .can_calibrate = false,
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun8i_a83t_emmc_cfg = {
1154*4882a593Smuzhiyun .idma_des_size_bits = 16,
1155*4882a593Smuzhiyun .clk_delays = sunxi_mmc_clk_delays,
1156*4882a593Smuzhiyun .can_calibrate = false,
1157*4882a593Smuzhiyun .ccu_has_timings_switch = true,
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun9i_a80_cfg = {
1161*4882a593Smuzhiyun .idma_des_size_bits = 16,
1162*4882a593Smuzhiyun .clk_delays = sun9i_mmc_clk_delays,
1163*4882a593Smuzhiyun .can_calibrate = false,
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun50i_a64_cfg = {
1167*4882a593Smuzhiyun .idma_des_size_bits = 16,
1168*4882a593Smuzhiyun .clk_delays = NULL,
1169*4882a593Smuzhiyun .can_calibrate = true,
1170*4882a593Smuzhiyun .mask_data0 = true,
1171*4882a593Smuzhiyun .needs_new_timings = true,
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun static const struct sunxi_mmc_cfg sun50i_a64_emmc_cfg = {
1175*4882a593Smuzhiyun .idma_des_size_bits = 13,
1176*4882a593Smuzhiyun .clk_delays = NULL,
1177*4882a593Smuzhiyun .can_calibrate = true,
1178*4882a593Smuzhiyun .needs_new_timings = true,
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun static const struct of_device_id sunxi_mmc_of_match[] = {
1182*4882a593Smuzhiyun { .compatible = "allwinner,sun4i-a10-mmc", .data = &sun4i_a10_cfg },
1183*4882a593Smuzhiyun { .compatible = "allwinner,sun5i-a13-mmc", .data = &sun5i_a13_cfg },
1184*4882a593Smuzhiyun { .compatible = "allwinner,sun7i-a20-mmc", .data = &sun7i_a20_cfg },
1185*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-a83t-emmc", .data = &sun8i_a83t_emmc_cfg },
1186*4882a593Smuzhiyun { .compatible = "allwinner,sun9i-a80-mmc", .data = &sun9i_a80_cfg },
1187*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-a64-mmc", .data = &sun50i_a64_cfg },
1188*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-a64-emmc", .data = &sun50i_a64_emmc_cfg },
1189*4882a593Smuzhiyun { /* sentinel */ }
1190*4882a593Smuzhiyun };
1191*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
1192*4882a593Smuzhiyun
sunxi_mmc_enable(struct sunxi_mmc_host * host)1193*4882a593Smuzhiyun static int sunxi_mmc_enable(struct sunxi_mmc_host *host)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun int ret;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (!IS_ERR(host->reset)) {
1198*4882a593Smuzhiyun ret = reset_control_reset(host->reset);
1199*4882a593Smuzhiyun if (ret) {
1200*4882a593Smuzhiyun dev_err(host->dev, "Couldn't reset the MMC controller (%d)\n",
1201*4882a593Smuzhiyun ret);
1202*4882a593Smuzhiyun return ret;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk_ahb);
1207*4882a593Smuzhiyun if (ret) {
1208*4882a593Smuzhiyun dev_err(host->dev, "Couldn't enable the bus clocks (%d)\n", ret);
1209*4882a593Smuzhiyun goto error_assert_reset;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk_mmc);
1213*4882a593Smuzhiyun if (ret) {
1214*4882a593Smuzhiyun dev_err(host->dev, "Enable mmc clk err %d\n", ret);
1215*4882a593Smuzhiyun goto error_disable_clk_ahb;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk_output);
1219*4882a593Smuzhiyun if (ret) {
1220*4882a593Smuzhiyun dev_err(host->dev, "Enable output clk err %d\n", ret);
1221*4882a593Smuzhiyun goto error_disable_clk_mmc;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun ret = clk_prepare_enable(host->clk_sample);
1225*4882a593Smuzhiyun if (ret) {
1226*4882a593Smuzhiyun dev_err(host->dev, "Enable sample clk err %d\n", ret);
1227*4882a593Smuzhiyun goto error_disable_clk_output;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Sometimes the controller asserts the irq on boot for some reason,
1232*4882a593Smuzhiyun * make sure the controller is in a sane state before enabling irqs.
1233*4882a593Smuzhiyun */
1234*4882a593Smuzhiyun ret = sunxi_mmc_reset_host(host);
1235*4882a593Smuzhiyun if (ret)
1236*4882a593Smuzhiyun goto error_disable_clk_sample;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun return 0;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun error_disable_clk_sample:
1241*4882a593Smuzhiyun clk_disable_unprepare(host->clk_sample);
1242*4882a593Smuzhiyun error_disable_clk_output:
1243*4882a593Smuzhiyun clk_disable_unprepare(host->clk_output);
1244*4882a593Smuzhiyun error_disable_clk_mmc:
1245*4882a593Smuzhiyun clk_disable_unprepare(host->clk_mmc);
1246*4882a593Smuzhiyun error_disable_clk_ahb:
1247*4882a593Smuzhiyun clk_disable_unprepare(host->clk_ahb);
1248*4882a593Smuzhiyun error_assert_reset:
1249*4882a593Smuzhiyun if (!IS_ERR(host->reset))
1250*4882a593Smuzhiyun reset_control_assert(host->reset);
1251*4882a593Smuzhiyun return ret;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
sunxi_mmc_disable(struct sunxi_mmc_host * host)1254*4882a593Smuzhiyun static void sunxi_mmc_disable(struct sunxi_mmc_host *host)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun sunxi_mmc_reset_host(host);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun clk_disable_unprepare(host->clk_sample);
1259*4882a593Smuzhiyun clk_disable_unprepare(host->clk_output);
1260*4882a593Smuzhiyun clk_disable_unprepare(host->clk_mmc);
1261*4882a593Smuzhiyun clk_disable_unprepare(host->clk_ahb);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (!IS_ERR(host->reset))
1264*4882a593Smuzhiyun reset_control_assert(host->reset);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
sunxi_mmc_resource_request(struct sunxi_mmc_host * host,struct platform_device * pdev)1267*4882a593Smuzhiyun static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
1268*4882a593Smuzhiyun struct platform_device *pdev)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun int ret;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun host->cfg = of_device_get_match_data(&pdev->dev);
1273*4882a593Smuzhiyun if (!host->cfg)
1274*4882a593Smuzhiyun return -EINVAL;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun ret = mmc_regulator_get_supply(host->mmc);
1277*4882a593Smuzhiyun if (ret)
1278*4882a593Smuzhiyun return ret;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun host->reg_base = devm_platform_ioremap_resource(pdev, 0);
1281*4882a593Smuzhiyun if (IS_ERR(host->reg_base))
1282*4882a593Smuzhiyun return PTR_ERR(host->reg_base);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1285*4882a593Smuzhiyun if (IS_ERR(host->clk_ahb)) {
1286*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not get ahb clock\n");
1287*4882a593Smuzhiyun return PTR_ERR(host->clk_ahb);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
1291*4882a593Smuzhiyun if (IS_ERR(host->clk_mmc)) {
1292*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not get mmc clock\n");
1293*4882a593Smuzhiyun return PTR_ERR(host->clk_mmc);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (host->cfg->clk_delays) {
1297*4882a593Smuzhiyun host->clk_output = devm_clk_get(&pdev->dev, "output");
1298*4882a593Smuzhiyun if (IS_ERR(host->clk_output)) {
1299*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not get output clock\n");
1300*4882a593Smuzhiyun return PTR_ERR(host->clk_output);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun host->clk_sample = devm_clk_get(&pdev->dev, "sample");
1304*4882a593Smuzhiyun if (IS_ERR(host->clk_sample)) {
1305*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not get sample clock\n");
1306*4882a593Smuzhiyun return PTR_ERR(host->clk_sample);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev,
1311*4882a593Smuzhiyun "ahb");
1312*4882a593Smuzhiyun if (PTR_ERR(host->reset) == -EPROBE_DEFER)
1313*4882a593Smuzhiyun return PTR_ERR(host->reset);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun ret = sunxi_mmc_enable(host);
1316*4882a593Smuzhiyun if (ret)
1317*4882a593Smuzhiyun return ret;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun host->irq = platform_get_irq(pdev, 0);
1320*4882a593Smuzhiyun if (host->irq <= 0) {
1321*4882a593Smuzhiyun ret = -EINVAL;
1322*4882a593Smuzhiyun goto error_disable_mmc;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
1326*4882a593Smuzhiyun sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun error_disable_mmc:
1329*4882a593Smuzhiyun sunxi_mmc_disable(host);
1330*4882a593Smuzhiyun return ret;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
sunxi_mmc_probe(struct platform_device * pdev)1333*4882a593Smuzhiyun static int sunxi_mmc_probe(struct platform_device *pdev)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct sunxi_mmc_host *host;
1336*4882a593Smuzhiyun struct mmc_host *mmc;
1337*4882a593Smuzhiyun int ret;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
1340*4882a593Smuzhiyun if (!mmc) {
1341*4882a593Smuzhiyun dev_err(&pdev->dev, "mmc alloc host failed\n");
1342*4882a593Smuzhiyun return -ENOMEM;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun platform_set_drvdata(pdev, mmc);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun host = mmc_priv(mmc);
1347*4882a593Smuzhiyun host->dev = &pdev->dev;
1348*4882a593Smuzhiyun host->mmc = mmc;
1349*4882a593Smuzhiyun spin_lock_init(&host->lock);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun ret = sunxi_mmc_resource_request(host, pdev);
1352*4882a593Smuzhiyun if (ret)
1353*4882a593Smuzhiyun goto error_free_host;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1356*4882a593Smuzhiyun &host->sg_dma, GFP_KERNEL);
1357*4882a593Smuzhiyun if (!host->sg_cpu) {
1358*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
1359*4882a593Smuzhiyun ret = -ENOMEM;
1360*4882a593Smuzhiyun goto error_free_host;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (host->cfg->ccu_has_timings_switch) {
1364*4882a593Smuzhiyun /*
1365*4882a593Smuzhiyun * Supports both old and new timing modes.
1366*4882a593Smuzhiyun * Try setting the clk to new timing mode.
1367*4882a593Smuzhiyun */
1368*4882a593Smuzhiyun sunxi_ccu_set_mmc_timing_mode(host->clk_mmc, true);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* And check the result */
1371*4882a593Smuzhiyun ret = sunxi_ccu_get_mmc_timing_mode(host->clk_mmc);
1372*4882a593Smuzhiyun if (ret < 0) {
1373*4882a593Smuzhiyun /*
1374*4882a593Smuzhiyun * For whatever reason we were not able to get
1375*4882a593Smuzhiyun * the current active mode. Default to old mode.
1376*4882a593Smuzhiyun */
1377*4882a593Smuzhiyun dev_warn(&pdev->dev, "MMC clk timing mode unknown\n");
1378*4882a593Smuzhiyun host->use_new_timings = false;
1379*4882a593Smuzhiyun } else {
1380*4882a593Smuzhiyun host->use_new_timings = !!ret;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun } else if (host->cfg->needs_new_timings) {
1383*4882a593Smuzhiyun /* Supports new timing mode only */
1384*4882a593Smuzhiyun host->use_new_timings = true;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun mmc->ops = &sunxi_mmc_ops;
1388*4882a593Smuzhiyun mmc->max_blk_count = 8192;
1389*4882a593Smuzhiyun mmc->max_blk_size = 4096;
1390*4882a593Smuzhiyun mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
1391*4882a593Smuzhiyun mmc->max_seg_size = (1 << host->cfg->idma_des_size_bits);
1392*4882a593Smuzhiyun mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
1393*4882a593Smuzhiyun /* 400kHz ~ 52MHz */
1394*4882a593Smuzhiyun mmc->f_min = 400000;
1395*4882a593Smuzhiyun mmc->f_max = 52000000;
1396*4882a593Smuzhiyun mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
1397*4882a593Smuzhiyun MMC_CAP_SDIO_IRQ;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /*
1400*4882a593Smuzhiyun * Some H5 devices do not have signal traces precise enough to
1401*4882a593Smuzhiyun * use HS DDR mode for their eMMC chips.
1402*4882a593Smuzhiyun *
1403*4882a593Smuzhiyun * We still enable HS DDR modes for all the other controller
1404*4882a593Smuzhiyun * variants that support them.
1405*4882a593Smuzhiyun */
1406*4882a593Smuzhiyun if ((host->cfg->clk_delays || host->use_new_timings) &&
1407*4882a593Smuzhiyun !of_device_is_compatible(pdev->dev.of_node,
1408*4882a593Smuzhiyun "allwinner,sun50i-h5-emmc"))
1409*4882a593Smuzhiyun mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun ret = mmc_of_parse(mmc);
1412*4882a593Smuzhiyun if (ret)
1413*4882a593Smuzhiyun goto error_free_dma;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /*
1416*4882a593Smuzhiyun * If we don't support delay chains in the SoC, we can't use any
1417*4882a593Smuzhiyun * of the higher speed modes. Mask them out in case the device
1418*4882a593Smuzhiyun * tree specifies the properties for them, which gets added to
1419*4882a593Smuzhiyun * the caps by mmc_of_parse() above.
1420*4882a593Smuzhiyun */
1421*4882a593Smuzhiyun if (!(host->cfg->clk_delays || host->use_new_timings)) {
1422*4882a593Smuzhiyun mmc->caps &= ~(MMC_CAP_3_3V_DDR | MMC_CAP_1_8V_DDR |
1423*4882a593Smuzhiyun MMC_CAP_1_2V_DDR | MMC_CAP_UHS);
1424*4882a593Smuzhiyun mmc->caps2 &= ~MMC_CAP2_HS200;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun /* TODO: This driver doesn't support HS400 mode yet */
1428*4882a593Smuzhiyun mmc->caps2 &= ~MMC_CAP2_HS400;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun ret = sunxi_mmc_init_host(host);
1431*4882a593Smuzhiyun if (ret)
1432*4882a593Smuzhiyun goto error_free_dma;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
1435*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1436*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
1437*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun ret = mmc_add_host(mmc);
1440*4882a593Smuzhiyun if (ret)
1441*4882a593Smuzhiyun goto error_free_dma;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized, max. request size: %u KB%s\n",
1444*4882a593Smuzhiyun mmc->max_req_size >> 10,
1445*4882a593Smuzhiyun host->use_new_timings ? ", uses new timings mode" : "");
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun return 0;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun error_free_dma:
1450*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1451*4882a593Smuzhiyun error_free_host:
1452*4882a593Smuzhiyun mmc_free_host(mmc);
1453*4882a593Smuzhiyun return ret;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
sunxi_mmc_remove(struct platform_device * pdev)1456*4882a593Smuzhiyun static int sunxi_mmc_remove(struct platform_device *pdev)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun struct mmc_host *mmc = platform_get_drvdata(pdev);
1459*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun mmc_remove_host(mmc);
1462*4882a593Smuzhiyun pm_runtime_force_suspend(&pdev->dev);
1463*4882a593Smuzhiyun disable_irq(host->irq);
1464*4882a593Smuzhiyun sunxi_mmc_disable(host);
1465*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1466*4882a593Smuzhiyun mmc_free_host(mmc);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun return 0;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun #ifdef CONFIG_PM
sunxi_mmc_runtime_resume(struct device * dev)1472*4882a593Smuzhiyun static int sunxi_mmc_runtime_resume(struct device *dev)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct mmc_host *mmc = dev_get_drvdata(dev);
1475*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
1476*4882a593Smuzhiyun int ret;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun ret = sunxi_mmc_enable(host);
1479*4882a593Smuzhiyun if (ret)
1480*4882a593Smuzhiyun return ret;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun sunxi_mmc_init_host(host);
1483*4882a593Smuzhiyun sunxi_mmc_set_bus_width(host, mmc->ios.bus_width);
1484*4882a593Smuzhiyun sunxi_mmc_set_clk(host, &mmc->ios);
1485*4882a593Smuzhiyun enable_irq(host->irq);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun return 0;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
sunxi_mmc_runtime_suspend(struct device * dev)1490*4882a593Smuzhiyun static int sunxi_mmc_runtime_suspend(struct device *dev)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun struct mmc_host *mmc = dev_get_drvdata(dev);
1493*4882a593Smuzhiyun struct sunxi_mmc_host *host = mmc_priv(mmc);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /*
1496*4882a593Smuzhiyun * When clocks are off, it's possible receiving
1497*4882a593Smuzhiyun * fake interrupts, which will stall the system.
1498*4882a593Smuzhiyun * Disabling the irq will prevent this.
1499*4882a593Smuzhiyun */
1500*4882a593Smuzhiyun disable_irq(host->irq);
1501*4882a593Smuzhiyun sunxi_mmc_reset_host(host);
1502*4882a593Smuzhiyun sunxi_mmc_disable(host);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun #endif
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static const struct dev_pm_ops sunxi_mmc_pm_ops = {
1509*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sunxi_mmc_runtime_suspend,
1510*4882a593Smuzhiyun sunxi_mmc_runtime_resume,
1511*4882a593Smuzhiyun NULL)
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun static struct platform_driver sunxi_mmc_driver = {
1515*4882a593Smuzhiyun .driver = {
1516*4882a593Smuzhiyun .name = "sunxi-mmc",
1517*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1518*4882a593Smuzhiyun .of_match_table = of_match_ptr(sunxi_mmc_of_match),
1519*4882a593Smuzhiyun .pm = &sunxi_mmc_pm_ops,
1520*4882a593Smuzhiyun },
1521*4882a593Smuzhiyun .probe = sunxi_mmc_probe,
1522*4882a593Smuzhiyun .remove = sunxi_mmc_remove,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun module_platform_driver(sunxi_mmc_driver);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
1527*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1528*4882a593Smuzhiyun MODULE_AUTHOR("David Lanzendörfer <david.lanzendoerfer@o2s.ch>");
1529*4882a593Smuzhiyun MODULE_ALIAS("platform:sunxi-mmc");
1530