1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sdhci_am654.c - SDHCI driver for TI's AM654 SOCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/property.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/sys_soc.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "cqhci.h"
18*4882a593Smuzhiyun #include "sdhci-cqhci.h"
19*4882a593Smuzhiyun #include "sdhci-pltfm.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* CTL_CFG Registers */
22*4882a593Smuzhiyun #define CTL_CFG_2 0x14
23*4882a593Smuzhiyun #define CTL_CFG_3 0x18
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SLOTTYPE_MASK GENMASK(31, 30)
26*4882a593Smuzhiyun #define SLOTTYPE_EMBEDDED BIT(30)
27*4882a593Smuzhiyun #define TUNINGFORSDR50_MASK BIT(13)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* PHY Registers */
30*4882a593Smuzhiyun #define PHY_CTRL1 0x100
31*4882a593Smuzhiyun #define PHY_CTRL2 0x104
32*4882a593Smuzhiyun #define PHY_CTRL3 0x108
33*4882a593Smuzhiyun #define PHY_CTRL4 0x10C
34*4882a593Smuzhiyun #define PHY_CTRL5 0x110
35*4882a593Smuzhiyun #define PHY_CTRL6 0x114
36*4882a593Smuzhiyun #define PHY_STAT1 0x130
37*4882a593Smuzhiyun #define PHY_STAT2 0x134
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define IOMUX_ENABLE_SHIFT 31
40*4882a593Smuzhiyun #define IOMUX_ENABLE_MASK BIT(IOMUX_ENABLE_SHIFT)
41*4882a593Smuzhiyun #define OTAPDLYENA_SHIFT 20
42*4882a593Smuzhiyun #define OTAPDLYENA_MASK BIT(OTAPDLYENA_SHIFT)
43*4882a593Smuzhiyun #define OTAPDLYSEL_SHIFT 12
44*4882a593Smuzhiyun #define OTAPDLYSEL_MASK GENMASK(15, 12)
45*4882a593Smuzhiyun #define STRBSEL_SHIFT 24
46*4882a593Smuzhiyun #define STRBSEL_4BIT_MASK GENMASK(27, 24)
47*4882a593Smuzhiyun #define STRBSEL_8BIT_MASK GENMASK(31, 24)
48*4882a593Smuzhiyun #define SEL50_SHIFT 8
49*4882a593Smuzhiyun #define SEL50_MASK BIT(SEL50_SHIFT)
50*4882a593Smuzhiyun #define SEL100_SHIFT 9
51*4882a593Smuzhiyun #define SEL100_MASK BIT(SEL100_SHIFT)
52*4882a593Smuzhiyun #define FREQSEL_SHIFT 8
53*4882a593Smuzhiyun #define FREQSEL_MASK GENMASK(10, 8)
54*4882a593Smuzhiyun #define CLKBUFSEL_SHIFT 0
55*4882a593Smuzhiyun #define CLKBUFSEL_MASK GENMASK(2, 0)
56*4882a593Smuzhiyun #define DLL_TRIM_ICP_SHIFT 4
57*4882a593Smuzhiyun #define DLL_TRIM_ICP_MASK GENMASK(7, 4)
58*4882a593Smuzhiyun #define DR_TY_SHIFT 20
59*4882a593Smuzhiyun #define DR_TY_MASK GENMASK(22, 20)
60*4882a593Smuzhiyun #define ENDLL_SHIFT 1
61*4882a593Smuzhiyun #define ENDLL_MASK BIT(ENDLL_SHIFT)
62*4882a593Smuzhiyun #define DLLRDY_SHIFT 0
63*4882a593Smuzhiyun #define DLLRDY_MASK BIT(DLLRDY_SHIFT)
64*4882a593Smuzhiyun #define PDB_SHIFT 0
65*4882a593Smuzhiyun #define PDB_MASK BIT(PDB_SHIFT)
66*4882a593Smuzhiyun #define CALDONE_SHIFT 1
67*4882a593Smuzhiyun #define CALDONE_MASK BIT(CALDONE_SHIFT)
68*4882a593Smuzhiyun #define RETRIM_SHIFT 17
69*4882a593Smuzhiyun #define RETRIM_MASK BIT(RETRIM_SHIFT)
70*4882a593Smuzhiyun #define SELDLYTXCLK_SHIFT 17
71*4882a593Smuzhiyun #define SELDLYTXCLK_MASK BIT(SELDLYTXCLK_SHIFT)
72*4882a593Smuzhiyun #define SELDLYRXCLK_SHIFT 16
73*4882a593Smuzhiyun #define SELDLYRXCLK_MASK BIT(SELDLYRXCLK_SHIFT)
74*4882a593Smuzhiyun #define ITAPDLYSEL_SHIFT 0
75*4882a593Smuzhiyun #define ITAPDLYSEL_MASK GENMASK(4, 0)
76*4882a593Smuzhiyun #define ITAPDLYENA_SHIFT 8
77*4882a593Smuzhiyun #define ITAPDLYENA_MASK BIT(ITAPDLYENA_SHIFT)
78*4882a593Smuzhiyun #define ITAPCHGWIN_SHIFT 9
79*4882a593Smuzhiyun #define ITAPCHGWIN_MASK BIT(ITAPCHGWIN_SHIFT)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define DRIVER_STRENGTH_50_OHM 0x0
82*4882a593Smuzhiyun #define DRIVER_STRENGTH_33_OHM 0x1
83*4882a593Smuzhiyun #define DRIVER_STRENGTH_66_OHM 0x2
84*4882a593Smuzhiyun #define DRIVER_STRENGTH_100_OHM 0x3
85*4882a593Smuzhiyun #define DRIVER_STRENGTH_40_OHM 0x4
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define CLOCK_TOO_SLOW_HZ 50000000
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Command Queue Host Controller Interface Base address */
90*4882a593Smuzhiyun #define SDHCI_AM654_CQE_BASE_ADDR 0x200
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static struct regmap_config sdhci_am654_regmap_config = {
93*4882a593Smuzhiyun .reg_bits = 32,
94*4882a593Smuzhiyun .val_bits = 32,
95*4882a593Smuzhiyun .reg_stride = 4,
96*4882a593Smuzhiyun .fast_io = true,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct timing_data {
100*4882a593Smuzhiyun const char *otap_binding;
101*4882a593Smuzhiyun const char *itap_binding;
102*4882a593Smuzhiyun u32 capability;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static const struct timing_data td[] = {
106*4882a593Smuzhiyun [MMC_TIMING_LEGACY] = {"ti,otap-del-sel-legacy",
107*4882a593Smuzhiyun "ti,itap-del-sel-legacy",
108*4882a593Smuzhiyun 0},
109*4882a593Smuzhiyun [MMC_TIMING_MMC_HS] = {"ti,otap-del-sel-mmc-hs",
110*4882a593Smuzhiyun "ti,itap-del-sel-mmc-hs",
111*4882a593Smuzhiyun MMC_CAP_MMC_HIGHSPEED},
112*4882a593Smuzhiyun [MMC_TIMING_SD_HS] = {"ti,otap-del-sel-sd-hs",
113*4882a593Smuzhiyun "ti,itap-del-sel-sd-hs",
114*4882a593Smuzhiyun MMC_CAP_SD_HIGHSPEED},
115*4882a593Smuzhiyun [MMC_TIMING_UHS_SDR12] = {"ti,otap-del-sel-sdr12",
116*4882a593Smuzhiyun "ti,itap-del-sel-sdr12",
117*4882a593Smuzhiyun MMC_CAP_UHS_SDR12},
118*4882a593Smuzhiyun [MMC_TIMING_UHS_SDR25] = {"ti,otap-del-sel-sdr25",
119*4882a593Smuzhiyun "ti,itap-del-sel-sdr25",
120*4882a593Smuzhiyun MMC_CAP_UHS_SDR25},
121*4882a593Smuzhiyun [MMC_TIMING_UHS_SDR50] = {"ti,otap-del-sel-sdr50",
122*4882a593Smuzhiyun NULL,
123*4882a593Smuzhiyun MMC_CAP_UHS_SDR50},
124*4882a593Smuzhiyun [MMC_TIMING_UHS_SDR104] = {"ti,otap-del-sel-sdr104",
125*4882a593Smuzhiyun NULL,
126*4882a593Smuzhiyun MMC_CAP_UHS_SDR104},
127*4882a593Smuzhiyun [MMC_TIMING_UHS_DDR50] = {"ti,otap-del-sel-ddr50",
128*4882a593Smuzhiyun NULL,
129*4882a593Smuzhiyun MMC_CAP_UHS_DDR50},
130*4882a593Smuzhiyun [MMC_TIMING_MMC_DDR52] = {"ti,otap-del-sel-ddr52",
131*4882a593Smuzhiyun "ti,itap-del-sel-ddr52",
132*4882a593Smuzhiyun MMC_CAP_DDR},
133*4882a593Smuzhiyun [MMC_TIMING_MMC_HS200] = {"ti,otap-del-sel-hs200",
134*4882a593Smuzhiyun NULL,
135*4882a593Smuzhiyun MMC_CAP2_HS200},
136*4882a593Smuzhiyun [MMC_TIMING_MMC_HS400] = {"ti,otap-del-sel-hs400",
137*4882a593Smuzhiyun NULL,
138*4882a593Smuzhiyun MMC_CAP2_HS400},
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct sdhci_am654_data {
142*4882a593Smuzhiyun struct regmap *base;
143*4882a593Smuzhiyun bool legacy_otapdly;
144*4882a593Smuzhiyun int otap_del_sel[ARRAY_SIZE(td)];
145*4882a593Smuzhiyun int itap_del_sel[ARRAY_SIZE(td)];
146*4882a593Smuzhiyun int clkbuf_sel;
147*4882a593Smuzhiyun int trm_icp;
148*4882a593Smuzhiyun int drv_strength;
149*4882a593Smuzhiyun int strb_sel;
150*4882a593Smuzhiyun u32 flags;
151*4882a593Smuzhiyun u32 quirks;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define SDHCI_AM654_QUIRK_FORCE_CDTEST BIT(0)
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct sdhci_am654_driver_data {
157*4882a593Smuzhiyun const struct sdhci_pltfm_data *pdata;
158*4882a593Smuzhiyun u32 flags;
159*4882a593Smuzhiyun #define IOMUX_PRESENT (1 << 0)
160*4882a593Smuzhiyun #define FREQSEL_2_BIT (1 << 1)
161*4882a593Smuzhiyun #define STRBSEL_4_BIT (1 << 2)
162*4882a593Smuzhiyun #define DLL_PRESENT (1 << 3)
163*4882a593Smuzhiyun #define DLL_CALIB (1 << 4)
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
sdhci_am654_setup_dll(struct sdhci_host * host,unsigned int clock)166*4882a593Smuzhiyun static void sdhci_am654_setup_dll(struct sdhci_host *host, unsigned int clock)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
169*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
170*4882a593Smuzhiyun int sel50, sel100, freqsel;
171*4882a593Smuzhiyun u32 mask, val;
172*4882a593Smuzhiyun int ret;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Disable delay chain mode */
175*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5,
176*4882a593Smuzhiyun SELDLYTXCLK_MASK | SELDLYRXCLK_MASK, 0);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (sdhci_am654->flags & FREQSEL_2_BIT) {
179*4882a593Smuzhiyun switch (clock) {
180*4882a593Smuzhiyun case 200000000:
181*4882a593Smuzhiyun sel50 = 0;
182*4882a593Smuzhiyun sel100 = 0;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case 100000000:
185*4882a593Smuzhiyun sel50 = 0;
186*4882a593Smuzhiyun sel100 = 1;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun default:
189*4882a593Smuzhiyun sel50 = 1;
190*4882a593Smuzhiyun sel100 = 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Configure PHY DLL frequency */
194*4882a593Smuzhiyun mask = SEL50_MASK | SEL100_MASK;
195*4882a593Smuzhiyun val = (sel50 << SEL50_SHIFT) | (sel100 << SEL100_SHIFT);
196*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5, mask, val);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun } else {
199*4882a593Smuzhiyun switch (clock) {
200*4882a593Smuzhiyun case 200000000:
201*4882a593Smuzhiyun freqsel = 0x0;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun default:
204*4882a593Smuzhiyun freqsel = 0x4;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5, FREQSEL_MASK,
208*4882a593Smuzhiyun freqsel << FREQSEL_SHIFT);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun /* Configure DLL TRIM */
211*4882a593Smuzhiyun mask = DLL_TRIM_ICP_MASK;
212*4882a593Smuzhiyun val = sdhci_am654->trm_icp << DLL_TRIM_ICP_SHIFT;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Configure DLL driver strength */
215*4882a593Smuzhiyun mask |= DR_TY_MASK;
216*4882a593Smuzhiyun val |= sdhci_am654->drv_strength << DR_TY_SHIFT;
217*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1, mask, val);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Enable DLL */
220*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK,
221*4882a593Smuzhiyun 0x1 << ENDLL_SHIFT);
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * Poll for DLL ready. Use a one second timeout.
224*4882a593Smuzhiyun * Works in all experiments done so far
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun ret = regmap_read_poll_timeout(sdhci_am654->base, PHY_STAT1, val,
227*4882a593Smuzhiyun val & DLLRDY_MASK, 1000, 1000000);
228*4882a593Smuzhiyun if (ret) {
229*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "DLL failed to relock\n");
230*4882a593Smuzhiyun return;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
sdhci_am654_write_itapdly(struct sdhci_am654_data * sdhci_am654,u32 itapdly)234*4882a593Smuzhiyun static void sdhci_am654_write_itapdly(struct sdhci_am654_data *sdhci_am654,
235*4882a593Smuzhiyun u32 itapdly)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun /* Set ITAPCHGWIN before writing to ITAPDLY */
238*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPCHGWIN_MASK,
239*4882a593Smuzhiyun 1 << ITAPCHGWIN_SHIFT);
240*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPDLYSEL_MASK,
241*4882a593Smuzhiyun itapdly << ITAPDLYSEL_SHIFT);
242*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPCHGWIN_MASK, 0);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
sdhci_am654_setup_delay_chain(struct sdhci_am654_data * sdhci_am654,unsigned char timing)245*4882a593Smuzhiyun static void sdhci_am654_setup_delay_chain(struct sdhci_am654_data *sdhci_am654,
246*4882a593Smuzhiyun unsigned char timing)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u32 mask, val;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK, 0);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun val = 1 << SELDLYTXCLK_SHIFT | 1 << SELDLYRXCLK_SHIFT;
253*4882a593Smuzhiyun mask = SELDLYTXCLK_MASK | SELDLYRXCLK_MASK;
254*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5, mask, val);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun sdhci_am654_write_itapdly(sdhci_am654,
257*4882a593Smuzhiyun sdhci_am654->itap_del_sel[timing]);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
sdhci_am654_set_clock(struct sdhci_host * host,unsigned int clock)260*4882a593Smuzhiyun static void sdhci_am654_set_clock(struct sdhci_host *host, unsigned int clock)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
263*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
264*4882a593Smuzhiyun unsigned char timing = host->mmc->ios.timing;
265*4882a593Smuzhiyun u32 otap_del_sel;
266*4882a593Smuzhiyun u32 otap_del_ena;
267*4882a593Smuzhiyun u32 mask, val;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK, 0);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun sdhci_set_clock(host, clock);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Setup DLL Output TAP delay */
274*4882a593Smuzhiyun if (sdhci_am654->legacy_otapdly)
275*4882a593Smuzhiyun otap_del_sel = sdhci_am654->otap_del_sel[0];
276*4882a593Smuzhiyun else
277*4882a593Smuzhiyun otap_del_sel = sdhci_am654->otap_del_sel[timing];
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun otap_del_ena = (timing > MMC_TIMING_UHS_SDR25) ? 1 : 0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
282*4882a593Smuzhiyun val = (otap_del_ena << OTAPDLYENA_SHIFT) |
283*4882a593Smuzhiyun (otap_del_sel << OTAPDLYSEL_SHIFT);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Write to STRBSEL for HS400 speed mode */
286*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS400) {
287*4882a593Smuzhiyun if (sdhci_am654->flags & STRBSEL_4_BIT)
288*4882a593Smuzhiyun mask |= STRBSEL_4BIT_MASK;
289*4882a593Smuzhiyun else
290*4882a593Smuzhiyun mask |= STRBSEL_8BIT_MASK;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun val |= sdhci_am654->strb_sel << STRBSEL_SHIFT;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (timing > MMC_TIMING_UHS_SDR25 && clock >= CLOCK_TOO_SLOW_HZ)
298*4882a593Smuzhiyun sdhci_am654_setup_dll(host, clock);
299*4882a593Smuzhiyun else
300*4882a593Smuzhiyun sdhci_am654_setup_delay_chain(sdhci_am654, timing);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5, CLKBUFSEL_MASK,
303*4882a593Smuzhiyun sdhci_am654->clkbuf_sel);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
sdhci_j721e_4bit_set_clock(struct sdhci_host * host,unsigned int clock)306*4882a593Smuzhiyun static void sdhci_j721e_4bit_set_clock(struct sdhci_host *host,
307*4882a593Smuzhiyun unsigned int clock)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
310*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
311*4882a593Smuzhiyun unsigned char timing = host->mmc->ios.timing;
312*4882a593Smuzhiyun u32 otap_del_sel;
313*4882a593Smuzhiyun u32 mask, val;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Setup DLL Output TAP delay */
316*4882a593Smuzhiyun if (sdhci_am654->legacy_otapdly)
317*4882a593Smuzhiyun otap_del_sel = sdhci_am654->otap_del_sel[0];
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun otap_del_sel = sdhci_am654->otap_del_sel[timing];
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
322*4882a593Smuzhiyun val = (0x1 << OTAPDLYENA_SHIFT) |
323*4882a593Smuzhiyun (otap_del_sel << OTAPDLYSEL_SHIFT);
324*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL5, CLKBUFSEL_MASK,
327*4882a593Smuzhiyun sdhci_am654->clkbuf_sel);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun sdhci_set_clock(host, clock);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
sdhci_am654_write_power_on(struct sdhci_host * host,u8 val,int reg)332*4882a593Smuzhiyun static u8 sdhci_am654_write_power_on(struct sdhci_host *host, u8 val, int reg)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun writeb(val, host->ioaddr + reg);
335*4882a593Smuzhiyun usleep_range(1000, 10000);
336*4882a593Smuzhiyun return readb(host->ioaddr + reg);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define MAX_POWER_ON_TIMEOUT 1500000 /* us */
sdhci_am654_write_b(struct sdhci_host * host,u8 val,int reg)340*4882a593Smuzhiyun static void sdhci_am654_write_b(struct sdhci_host *host, u8 val, int reg)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun unsigned char timing = host->mmc->ios.timing;
343*4882a593Smuzhiyun u8 pwr;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (reg == SDHCI_HOST_CONTROL) {
347*4882a593Smuzhiyun switch (timing) {
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * According to the data manual, HISPD bit
350*4882a593Smuzhiyun * should not be set in these speed modes.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun case MMC_TIMING_SD_HS:
353*4882a593Smuzhiyun case MMC_TIMING_MMC_HS:
354*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR12:
355*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR25:
356*4882a593Smuzhiyun val &= ~SDHCI_CTRL_HISPD;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun writeb(val, host->ioaddr + reg);
361*4882a593Smuzhiyun if (reg == SDHCI_POWER_CONTROL && (val & SDHCI_POWER_ON)) {
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun * Power on will not happen until the card detect debounce
364*4882a593Smuzhiyun * timer expires. Wait at least 1.5 seconds for the power on
365*4882a593Smuzhiyun * bit to be set
366*4882a593Smuzhiyun */
367*4882a593Smuzhiyun ret = read_poll_timeout(sdhci_am654_write_power_on, pwr,
368*4882a593Smuzhiyun pwr & SDHCI_POWER_ON, 0,
369*4882a593Smuzhiyun MAX_POWER_ON_TIMEOUT, false, host, val,
370*4882a593Smuzhiyun reg);
371*4882a593Smuzhiyun if (ret)
372*4882a593Smuzhiyun dev_warn(mmc_dev(host->mmc), "Power on failed\n");
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
sdhci_am654_reset(struct sdhci_host * host,u8 mask)376*4882a593Smuzhiyun static void sdhci_am654_reset(struct sdhci_host *host, u8 mask)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun u8 ctrl;
379*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
380*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun sdhci_and_cqhci_reset(host, mask);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (sdhci_am654->quirks & SDHCI_AM654_QUIRK_FORCE_CDTEST) {
385*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
386*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_CDTEST_INS | SDHCI_CTRL_CDTEST_EN;
387*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
sdhci_am654_execute_tuning(struct mmc_host * mmc,u32 opcode)391*4882a593Smuzhiyun static int sdhci_am654_execute_tuning(struct mmc_host *mmc, u32 opcode)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
394*4882a593Smuzhiyun int err = sdhci_execute_tuning(mmc, opcode);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (err)
397*4882a593Smuzhiyun return err;
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * Tuning data remains in the buffer after tuning.
400*4882a593Smuzhiyun * Do a command and data reset to get rid of it
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
sdhci_am654_cqhci_irq(struct sdhci_host * host,u32 intmask)407*4882a593Smuzhiyun static u32 sdhci_am654_cqhci_irq(struct sdhci_host *host, u32 intmask)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun int cmd_error = 0;
410*4882a593Smuzhiyun int data_error = 0;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
413*4882a593Smuzhiyun return intmask;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun cqhci_irq(host->mmc, intmask, cmd_error, data_error);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define ITAP_MAX 32
sdhci_am654_platform_execute_tuning(struct sdhci_host * host,u32 opcode)421*4882a593Smuzhiyun static int sdhci_am654_platform_execute_tuning(struct sdhci_host *host,
422*4882a593Smuzhiyun u32 opcode)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
425*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
426*4882a593Smuzhiyun int cur_val, prev_val = 1, fail_len = 0, pass_window = 0, pass_len;
427*4882a593Smuzhiyun u32 itap;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Enable ITAPDLY */
430*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPDLYENA_MASK,
431*4882a593Smuzhiyun 1 << ITAPDLYENA_SHIFT);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun for (itap = 0; itap < ITAP_MAX; itap++) {
434*4882a593Smuzhiyun sdhci_am654_write_itapdly(sdhci_am654, itap);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun cur_val = !mmc_send_tuning(host->mmc, opcode, NULL);
437*4882a593Smuzhiyun if (cur_val && !prev_val)
438*4882a593Smuzhiyun pass_window = itap;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!cur_val)
441*4882a593Smuzhiyun fail_len++;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun prev_val = cur_val;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun * Having determined the length of the failing window and start of
447*4882a593Smuzhiyun * the passing window calculate the length of the passing window and
448*4882a593Smuzhiyun * set the final value halfway through it considering the range as a
449*4882a593Smuzhiyun * circular buffer
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun pass_len = ITAP_MAX - fail_len;
452*4882a593Smuzhiyun itap = (pass_window + (pass_len >> 1)) % ITAP_MAX;
453*4882a593Smuzhiyun sdhci_am654_write_itapdly(sdhci_am654, itap);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static struct sdhci_ops sdhci_am654_ops = {
459*4882a593Smuzhiyun .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
460*4882a593Smuzhiyun .get_max_clock = sdhci_pltfm_clk_get_max_clock,
461*4882a593Smuzhiyun .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
462*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
463*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
464*4882a593Smuzhiyun .set_power = sdhci_set_power_and_bus_voltage,
465*4882a593Smuzhiyun .set_clock = sdhci_am654_set_clock,
466*4882a593Smuzhiyun .write_b = sdhci_am654_write_b,
467*4882a593Smuzhiyun .irq = sdhci_am654_cqhci_irq,
468*4882a593Smuzhiyun .reset = sdhci_and_cqhci_reset,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_am654_pdata = {
472*4882a593Smuzhiyun .ops = &sdhci_am654_ops,
473*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
474*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static const struct sdhci_am654_driver_data sdhci_am654_sr1_drvdata = {
478*4882a593Smuzhiyun .pdata = &sdhci_am654_pdata,
479*4882a593Smuzhiyun .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT |
480*4882a593Smuzhiyun DLL_CALIB,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const struct sdhci_am654_driver_data sdhci_am654_drvdata = {
484*4882a593Smuzhiyun .pdata = &sdhci_am654_pdata,
485*4882a593Smuzhiyun .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static struct sdhci_ops sdhci_j721e_8bit_ops = {
489*4882a593Smuzhiyun .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
490*4882a593Smuzhiyun .get_max_clock = sdhci_pltfm_clk_get_max_clock,
491*4882a593Smuzhiyun .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
492*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
493*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
494*4882a593Smuzhiyun .set_power = sdhci_set_power_and_bus_voltage,
495*4882a593Smuzhiyun .set_clock = sdhci_am654_set_clock,
496*4882a593Smuzhiyun .write_b = sdhci_am654_write_b,
497*4882a593Smuzhiyun .irq = sdhci_am654_cqhci_irq,
498*4882a593Smuzhiyun .reset = sdhci_and_cqhci_reset,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_j721e_8bit_pdata = {
502*4882a593Smuzhiyun .ops = &sdhci_j721e_8bit_ops,
503*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
504*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static const struct sdhci_am654_driver_data sdhci_j721e_8bit_drvdata = {
508*4882a593Smuzhiyun .pdata = &sdhci_j721e_8bit_pdata,
509*4882a593Smuzhiyun .flags = DLL_PRESENT | DLL_CALIB,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct sdhci_ops sdhci_j721e_4bit_ops = {
513*4882a593Smuzhiyun .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
514*4882a593Smuzhiyun .get_max_clock = sdhci_pltfm_clk_get_max_clock,
515*4882a593Smuzhiyun .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
516*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
517*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
518*4882a593Smuzhiyun .set_power = sdhci_set_power_and_bus_voltage,
519*4882a593Smuzhiyun .set_clock = sdhci_j721e_4bit_set_clock,
520*4882a593Smuzhiyun .write_b = sdhci_am654_write_b,
521*4882a593Smuzhiyun .irq = sdhci_am654_cqhci_irq,
522*4882a593Smuzhiyun .reset = sdhci_am654_reset,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_j721e_4bit_pdata = {
526*4882a593Smuzhiyun .ops = &sdhci_j721e_4bit_ops,
527*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
528*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const struct sdhci_am654_driver_data sdhci_j721e_4bit_drvdata = {
532*4882a593Smuzhiyun .pdata = &sdhci_j721e_4bit_pdata,
533*4882a593Smuzhiyun .flags = IOMUX_PRESENT,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const struct soc_device_attribute sdhci_am654_devices[] = {
537*4882a593Smuzhiyun { .family = "AM65X",
538*4882a593Smuzhiyun .revision = "SR1.0",
539*4882a593Smuzhiyun .data = &sdhci_am654_sr1_drvdata
540*4882a593Smuzhiyun },
541*4882a593Smuzhiyun {/* sentinel */}
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
sdhci_am654_dumpregs(struct mmc_host * mmc)544*4882a593Smuzhiyun static void sdhci_am654_dumpregs(struct mmc_host *mmc)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun sdhci_dumpregs(mmc_priv(mmc));
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun static const struct cqhci_host_ops sdhci_am654_cqhci_ops = {
550*4882a593Smuzhiyun .enable = sdhci_cqe_enable,
551*4882a593Smuzhiyun .disable = sdhci_cqe_disable,
552*4882a593Smuzhiyun .dumpregs = sdhci_am654_dumpregs,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
sdhci_am654_cqe_add_host(struct sdhci_host * host)555*4882a593Smuzhiyun static int sdhci_am654_cqe_add_host(struct sdhci_host *host)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct cqhci_host *cq_host;
558*4882a593Smuzhiyun int ret;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun cq_host = devm_kzalloc(host->mmc->parent, sizeof(struct cqhci_host),
561*4882a593Smuzhiyun GFP_KERNEL);
562*4882a593Smuzhiyun if (!cq_host)
563*4882a593Smuzhiyun return -ENOMEM;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun cq_host->mmio = host->ioaddr + SDHCI_AM654_CQE_BASE_ADDR;
566*4882a593Smuzhiyun cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
567*4882a593Smuzhiyun cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
568*4882a593Smuzhiyun cq_host->ops = &sdhci_am654_cqhci_ops;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun host->mmc->caps2 |= MMC_CAP2_CQE;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ret = cqhci_init(cq_host, host->mmc, 1);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return ret;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
sdhci_am654_get_otap_delay(struct sdhci_host * host,struct sdhci_am654_data * sdhci_am654)577*4882a593Smuzhiyun static int sdhci_am654_get_otap_delay(struct sdhci_host *host,
578*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun struct device *dev = mmc_dev(host->mmc);
581*4882a593Smuzhiyun int i;
582*4882a593Smuzhiyun int ret;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun ret = device_property_read_u32(dev, td[MMC_TIMING_LEGACY].otap_binding,
585*4882a593Smuzhiyun &sdhci_am654->otap_del_sel[MMC_TIMING_LEGACY]);
586*4882a593Smuzhiyun if (ret) {
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun * ti,otap-del-sel-legacy is mandatory, look for old binding
589*4882a593Smuzhiyun * if not found.
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun ret = device_property_read_u32(dev, "ti,otap-del-sel",
592*4882a593Smuzhiyun &sdhci_am654->otap_del_sel[0]);
593*4882a593Smuzhiyun if (ret) {
594*4882a593Smuzhiyun dev_err(dev, "Couldn't find otap-del-sel\n");
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return ret;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun dev_info(dev, "Using legacy binding ti,otap-del-sel\n");
600*4882a593Smuzhiyun sdhci_am654->legacy_otapdly = true;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun for (i = MMC_TIMING_MMC_HS; i <= MMC_TIMING_MMC_HS400; i++) {
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = device_property_read_u32(dev, td[i].otap_binding,
608*4882a593Smuzhiyun &sdhci_am654->otap_del_sel[i]);
609*4882a593Smuzhiyun if (ret) {
610*4882a593Smuzhiyun dev_dbg(dev, "Couldn't find %s\n",
611*4882a593Smuzhiyun td[i].otap_binding);
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun * Remove the corresponding capability
614*4882a593Smuzhiyun * if an otap-del-sel value is not found
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun if (i <= MMC_TIMING_MMC_DDR52)
617*4882a593Smuzhiyun host->mmc->caps &= ~td[i].capability;
618*4882a593Smuzhiyun else
619*4882a593Smuzhiyun host->mmc->caps2 &= ~td[i].capability;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (td[i].itap_binding)
623*4882a593Smuzhiyun device_property_read_u32(dev, td[i].itap_binding,
624*4882a593Smuzhiyun &sdhci_am654->itap_del_sel[i]);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
sdhci_am654_init(struct sdhci_host * host)630*4882a593Smuzhiyun static int sdhci_am654_init(struct sdhci_host *host)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
633*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
634*4882a593Smuzhiyun u32 ctl_cfg_2 = 0;
635*4882a593Smuzhiyun u32 mask;
636*4882a593Smuzhiyun u32 val;
637*4882a593Smuzhiyun int ret;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Reset OTAP to default value */
640*4882a593Smuzhiyun mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
641*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, 0x0);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (sdhci_am654->flags & DLL_CALIB) {
644*4882a593Smuzhiyun regmap_read(sdhci_am654->base, PHY_STAT1, &val);
645*4882a593Smuzhiyun if (~val & CALDONE_MASK) {
646*4882a593Smuzhiyun /* Calibrate IO lines */
647*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
648*4882a593Smuzhiyun PDB_MASK, PDB_MASK);
649*4882a593Smuzhiyun ret = regmap_read_poll_timeout(sdhci_am654->base,
650*4882a593Smuzhiyun PHY_STAT1, val,
651*4882a593Smuzhiyun val & CALDONE_MASK,
652*4882a593Smuzhiyun 1, 20);
653*4882a593Smuzhiyun if (ret)
654*4882a593Smuzhiyun return ret;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Enable pins by setting IO mux to 0 */
659*4882a593Smuzhiyun if (sdhci_am654->flags & IOMUX_PRESENT)
660*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
661*4882a593Smuzhiyun IOMUX_ENABLE_MASK, 0);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Set slot type based on SD or eMMC */
664*4882a593Smuzhiyun if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
665*4882a593Smuzhiyun ctl_cfg_2 = SLOTTYPE_EMBEDDED;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, CTL_CFG_2, SLOTTYPE_MASK,
668*4882a593Smuzhiyun ctl_cfg_2);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Enable tuning for SDR50 */
671*4882a593Smuzhiyun regmap_update_bits(sdhci_am654->base, CTL_CFG_3, TUNINGFORSDR50_MASK,
672*4882a593Smuzhiyun TUNINGFORSDR50_MASK);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun ret = sdhci_setup_host(host);
675*4882a593Smuzhiyun if (ret)
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ret = sdhci_am654_cqe_add_host(host);
679*4882a593Smuzhiyun if (ret)
680*4882a593Smuzhiyun goto err_cleanup_host;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun ret = sdhci_am654_get_otap_delay(host, sdhci_am654);
683*4882a593Smuzhiyun if (ret)
684*4882a593Smuzhiyun goto err_cleanup_host;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = __sdhci_add_host(host);
687*4882a593Smuzhiyun if (ret)
688*4882a593Smuzhiyun goto err_cleanup_host;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun err_cleanup_host:
693*4882a593Smuzhiyun sdhci_cleanup_host(host);
694*4882a593Smuzhiyun return ret;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
sdhci_am654_get_of_property(struct platform_device * pdev,struct sdhci_am654_data * sdhci_am654)697*4882a593Smuzhiyun static int sdhci_am654_get_of_property(struct platform_device *pdev,
698*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct device *dev = &pdev->dev;
701*4882a593Smuzhiyun int drv_strength;
702*4882a593Smuzhiyun int ret;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (sdhci_am654->flags & DLL_PRESENT) {
705*4882a593Smuzhiyun ret = device_property_read_u32(dev, "ti,trm-icp",
706*4882a593Smuzhiyun &sdhci_am654->trm_icp);
707*4882a593Smuzhiyun if (ret)
708*4882a593Smuzhiyun return ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun ret = device_property_read_u32(dev, "ti,driver-strength-ohm",
711*4882a593Smuzhiyun &drv_strength);
712*4882a593Smuzhiyun if (ret)
713*4882a593Smuzhiyun return ret;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun switch (drv_strength) {
716*4882a593Smuzhiyun case 50:
717*4882a593Smuzhiyun sdhci_am654->drv_strength = DRIVER_STRENGTH_50_OHM;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case 33:
720*4882a593Smuzhiyun sdhci_am654->drv_strength = DRIVER_STRENGTH_33_OHM;
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case 66:
723*4882a593Smuzhiyun sdhci_am654->drv_strength = DRIVER_STRENGTH_66_OHM;
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun case 100:
726*4882a593Smuzhiyun sdhci_am654->drv_strength = DRIVER_STRENGTH_100_OHM;
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun case 40:
729*4882a593Smuzhiyun sdhci_am654->drv_strength = DRIVER_STRENGTH_40_OHM;
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun default:
732*4882a593Smuzhiyun dev_err(dev, "Invalid driver strength\n");
733*4882a593Smuzhiyun return -EINVAL;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun device_property_read_u32(dev, "ti,strobe-sel", &sdhci_am654->strb_sel);
738*4882a593Smuzhiyun device_property_read_u32(dev, "ti,clkbuf-sel",
739*4882a593Smuzhiyun &sdhci_am654->clkbuf_sel);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (device_property_read_bool(dev, "ti,fails-without-test-cd"))
742*4882a593Smuzhiyun sdhci_am654->quirks |= SDHCI_AM654_QUIRK_FORCE_CDTEST;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun sdhci_get_of_property(pdev);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return 0;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static const struct of_device_id sdhci_am654_of_match[] = {
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun .compatible = "ti,am654-sdhci-5.1",
752*4882a593Smuzhiyun .data = &sdhci_am654_drvdata,
753*4882a593Smuzhiyun },
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun .compatible = "ti,j721e-sdhci-8bit",
756*4882a593Smuzhiyun .data = &sdhci_j721e_8bit_drvdata,
757*4882a593Smuzhiyun },
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun .compatible = "ti,j721e-sdhci-4bit",
760*4882a593Smuzhiyun .data = &sdhci_j721e_4bit_drvdata,
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun { /* sentinel */ }
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_am654_of_match);
765*4882a593Smuzhiyun
sdhci_am654_probe(struct platform_device * pdev)766*4882a593Smuzhiyun static int sdhci_am654_probe(struct platform_device *pdev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun const struct sdhci_am654_driver_data *drvdata;
769*4882a593Smuzhiyun const struct soc_device_attribute *soc;
770*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host;
771*4882a593Smuzhiyun struct sdhci_am654_data *sdhci_am654;
772*4882a593Smuzhiyun const struct of_device_id *match;
773*4882a593Smuzhiyun struct sdhci_host *host;
774*4882a593Smuzhiyun struct clk *clk_xin;
775*4882a593Smuzhiyun struct device *dev = &pdev->dev;
776*4882a593Smuzhiyun void __iomem *base;
777*4882a593Smuzhiyun int ret;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun match = of_match_node(sdhci_am654_of_match, pdev->dev.of_node);
780*4882a593Smuzhiyun drvdata = match->data;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* Update drvdata based on SoC revision */
783*4882a593Smuzhiyun soc = soc_device_match(sdhci_am654_devices);
784*4882a593Smuzhiyun if (soc && soc->data)
785*4882a593Smuzhiyun drvdata = soc->data;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun host = sdhci_pltfm_init(pdev, drvdata->pdata, sizeof(*sdhci_am654));
788*4882a593Smuzhiyun if (IS_ERR(host))
789*4882a593Smuzhiyun return PTR_ERR(host);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun pltfm_host = sdhci_priv(host);
792*4882a593Smuzhiyun sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
793*4882a593Smuzhiyun sdhci_am654->flags = drvdata->flags;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun clk_xin = devm_clk_get(dev, "clk_xin");
796*4882a593Smuzhiyun if (IS_ERR(clk_xin)) {
797*4882a593Smuzhiyun dev_err(dev, "clk_xin clock not found.\n");
798*4882a593Smuzhiyun ret = PTR_ERR(clk_xin);
799*4882a593Smuzhiyun goto err_pltfm_free;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun pltfm_host->clk = clk_xin;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Clocks are enabled using pm_runtime */
805*4882a593Smuzhiyun pm_runtime_enable(dev);
806*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
807*4882a593Smuzhiyun if (ret < 0) {
808*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
809*4882a593Smuzhiyun goto pm_runtime_disable;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 1);
813*4882a593Smuzhiyun if (IS_ERR(base)) {
814*4882a593Smuzhiyun ret = PTR_ERR(base);
815*4882a593Smuzhiyun goto pm_runtime_put;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun sdhci_am654->base = devm_regmap_init_mmio(dev, base,
819*4882a593Smuzhiyun &sdhci_am654_regmap_config);
820*4882a593Smuzhiyun if (IS_ERR(sdhci_am654->base)) {
821*4882a593Smuzhiyun dev_err(dev, "Failed to initialize regmap\n");
822*4882a593Smuzhiyun ret = PTR_ERR(sdhci_am654->base);
823*4882a593Smuzhiyun goto pm_runtime_put;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ret = sdhci_am654_get_of_property(pdev, sdhci_am654);
827*4882a593Smuzhiyun if (ret)
828*4882a593Smuzhiyun goto pm_runtime_put;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun ret = mmc_of_parse(host->mmc);
831*4882a593Smuzhiyun if (ret) {
832*4882a593Smuzhiyun dev_err(dev, "parsing dt failed (%d)\n", ret);
833*4882a593Smuzhiyun goto pm_runtime_put;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun host->mmc_host_ops.execute_tuning = sdhci_am654_execute_tuning;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun ret = sdhci_am654_init(host);
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun goto pm_runtime_put;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun pm_runtime_put:
845*4882a593Smuzhiyun pm_runtime_put_sync(dev);
846*4882a593Smuzhiyun pm_runtime_disable:
847*4882a593Smuzhiyun pm_runtime_disable(dev);
848*4882a593Smuzhiyun err_pltfm_free:
849*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
sdhci_am654_remove(struct platform_device * pdev)853*4882a593Smuzhiyun static int sdhci_am654_remove(struct platform_device *pdev)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct sdhci_host *host = platform_get_drvdata(pdev);
856*4882a593Smuzhiyun int ret;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun sdhci_remove_host(host, true);
859*4882a593Smuzhiyun ret = pm_runtime_put_sync(&pdev->dev);
860*4882a593Smuzhiyun if (ret < 0)
861*4882a593Smuzhiyun return ret;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
864*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun static struct platform_driver sdhci_am654_driver = {
870*4882a593Smuzhiyun .driver = {
871*4882a593Smuzhiyun .name = "sdhci-am654",
872*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
873*4882a593Smuzhiyun .of_match_table = sdhci_am654_of_match,
874*4882a593Smuzhiyun },
875*4882a593Smuzhiyun .probe = sdhci_am654_probe,
876*4882a593Smuzhiyun .remove = sdhci_am654_remove,
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun module_platform_driver(sdhci_am654_driver);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for SDHCI Controller on TI's AM654 devices");
882*4882a593Smuzhiyun MODULE_AUTHOR("Faiz Abbas <faiz_abbas@ti.com>");
883*4882a593Smuzhiyun MODULE_LICENSE("GPL");
884