1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Header file for Host Controller registers and I/O accessors.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #ifndef __SDHCI_HW_H
10*4882a593Smuzhiyun #define __SDHCI_HW_H
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bits.h>
13*4882a593Smuzhiyun #include <linux/scatterlist.h>
14*4882a593Smuzhiyun #include <linux/compiler.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/leds.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/android_kabi.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/mmc/host.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * Controller registers
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SDHCI_DMA_ADDRESS 0x00
28*4882a593Smuzhiyun #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
29*4882a593Smuzhiyun #define SDHCI_32BIT_BLK_CNT SDHCI_DMA_ADDRESS
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define SDHCI_BLOCK_SIZE 0x04
32*4882a593Smuzhiyun #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SDHCI_BLOCK_COUNT 0x06
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SDHCI_ARGUMENT 0x08
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SDHCI_TRANSFER_MODE 0x0C
39*4882a593Smuzhiyun #define SDHCI_TRNS_DMA 0x01
40*4882a593Smuzhiyun #define SDHCI_TRNS_BLK_CNT_EN 0x02
41*4882a593Smuzhiyun #define SDHCI_TRNS_AUTO_CMD12 0x04
42*4882a593Smuzhiyun #define SDHCI_TRNS_AUTO_CMD23 0x08
43*4882a593Smuzhiyun #define SDHCI_TRNS_AUTO_SEL 0x0C
44*4882a593Smuzhiyun #define SDHCI_TRNS_READ 0x10
45*4882a593Smuzhiyun #define SDHCI_TRNS_MULTI 0x20
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SDHCI_COMMAND 0x0E
48*4882a593Smuzhiyun #define SDHCI_CMD_RESP_MASK 0x03
49*4882a593Smuzhiyun #define SDHCI_CMD_CRC 0x08
50*4882a593Smuzhiyun #define SDHCI_CMD_INDEX 0x10
51*4882a593Smuzhiyun #define SDHCI_CMD_DATA 0x20
52*4882a593Smuzhiyun #define SDHCI_CMD_ABORTCMD 0xC0
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SDHCI_CMD_RESP_NONE 0x00
55*4882a593Smuzhiyun #define SDHCI_CMD_RESP_LONG 0x01
56*4882a593Smuzhiyun #define SDHCI_CMD_RESP_SHORT 0x02
57*4882a593Smuzhiyun #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
60*4882a593Smuzhiyun #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SDHCI_RESPONSE 0x10
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SDHCI_BUFFER 0x20
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SDHCI_PRESENT_STATE 0x24
67*4882a593Smuzhiyun #define SDHCI_CMD_INHIBIT 0x00000001
68*4882a593Smuzhiyun #define SDHCI_DATA_INHIBIT 0x00000002
69*4882a593Smuzhiyun #define SDHCI_DOING_WRITE 0x00000100
70*4882a593Smuzhiyun #define SDHCI_DOING_READ 0x00000200
71*4882a593Smuzhiyun #define SDHCI_SPACE_AVAILABLE 0x00000400
72*4882a593Smuzhiyun #define SDHCI_DATA_AVAILABLE 0x00000800
73*4882a593Smuzhiyun #define SDHCI_CARD_PRESENT 0x00010000
74*4882a593Smuzhiyun #define SDHCI_CARD_PRES_SHIFT 16
75*4882a593Smuzhiyun #define SDHCI_CD_STABLE 0x00020000
76*4882a593Smuzhiyun #define SDHCI_CD_LVL 0x00040000
77*4882a593Smuzhiyun #define SDHCI_CD_LVL_SHIFT 18
78*4882a593Smuzhiyun #define SDHCI_WRITE_PROTECT 0x00080000
79*4882a593Smuzhiyun #define SDHCI_DATA_LVL_MASK 0x00F00000
80*4882a593Smuzhiyun #define SDHCI_DATA_LVL_SHIFT 20
81*4882a593Smuzhiyun #define SDHCI_DATA_0_LVL_MASK 0x00100000
82*4882a593Smuzhiyun #define SDHCI_CMD_LVL 0x01000000
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SDHCI_HOST_CONTROL 0x28
85*4882a593Smuzhiyun #define SDHCI_CTRL_LED 0x01
86*4882a593Smuzhiyun #define SDHCI_CTRL_4BITBUS 0x02
87*4882a593Smuzhiyun #define SDHCI_CTRL_HISPD 0x04
88*4882a593Smuzhiyun #define SDHCI_CTRL_DMA_MASK 0x18
89*4882a593Smuzhiyun #define SDHCI_CTRL_SDMA 0x00
90*4882a593Smuzhiyun #define SDHCI_CTRL_ADMA1 0x08
91*4882a593Smuzhiyun #define SDHCI_CTRL_ADMA32 0x10
92*4882a593Smuzhiyun #define SDHCI_CTRL_ADMA64 0x18
93*4882a593Smuzhiyun #define SDHCI_CTRL_ADMA3 0x18
94*4882a593Smuzhiyun #define SDHCI_CTRL_8BITBUS 0x20
95*4882a593Smuzhiyun #define SDHCI_CTRL_CDTEST_INS 0x40
96*4882a593Smuzhiyun #define SDHCI_CTRL_CDTEST_EN 0x80
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define SDHCI_POWER_CONTROL 0x29
99*4882a593Smuzhiyun #define SDHCI_POWER_ON 0x01
100*4882a593Smuzhiyun #define SDHCI_POWER_180 0x0A
101*4882a593Smuzhiyun #define SDHCI_POWER_300 0x0C
102*4882a593Smuzhiyun #define SDHCI_POWER_330 0x0E
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define SDHCI_BLOCK_GAP_CONTROL 0x2A
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define SDHCI_WAKE_UP_CONTROL 0x2B
107*4882a593Smuzhiyun #define SDHCI_WAKE_ON_INT 0x01
108*4882a593Smuzhiyun #define SDHCI_WAKE_ON_INSERT 0x02
109*4882a593Smuzhiyun #define SDHCI_WAKE_ON_REMOVE 0x04
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SDHCI_CLOCK_CONTROL 0x2C
112*4882a593Smuzhiyun #define SDHCI_DIVIDER_SHIFT 8
113*4882a593Smuzhiyun #define SDHCI_DIVIDER_HI_SHIFT 6
114*4882a593Smuzhiyun #define SDHCI_DIV_MASK 0xFF
115*4882a593Smuzhiyun #define SDHCI_DIV_MASK_LEN 8
116*4882a593Smuzhiyun #define SDHCI_DIV_HI_MASK 0x300
117*4882a593Smuzhiyun #define SDHCI_PROG_CLOCK_MODE 0x0020
118*4882a593Smuzhiyun #define SDHCI_CLOCK_CARD_EN 0x0004
119*4882a593Smuzhiyun #define SDHCI_CLOCK_PLL_EN 0x0008
120*4882a593Smuzhiyun #define SDHCI_CLOCK_INT_STABLE 0x0002
121*4882a593Smuzhiyun #define SDHCI_CLOCK_INT_EN 0x0001
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define SDHCI_TIMEOUT_CONTROL 0x2E
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define SDHCI_SOFTWARE_RESET 0x2F
126*4882a593Smuzhiyun #define SDHCI_RESET_ALL 0x01
127*4882a593Smuzhiyun #define SDHCI_RESET_CMD 0x02
128*4882a593Smuzhiyun #define SDHCI_RESET_DATA 0x04
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define SDHCI_INT_STATUS 0x30
131*4882a593Smuzhiyun #define SDHCI_INT_ENABLE 0x34
132*4882a593Smuzhiyun #define SDHCI_SIGNAL_ENABLE 0x38
133*4882a593Smuzhiyun #define SDHCI_INT_RESPONSE 0x00000001
134*4882a593Smuzhiyun #define SDHCI_INT_DATA_END 0x00000002
135*4882a593Smuzhiyun #define SDHCI_INT_BLK_GAP 0x00000004
136*4882a593Smuzhiyun #define SDHCI_INT_DMA_END 0x00000008
137*4882a593Smuzhiyun #define SDHCI_INT_SPACE_AVAIL 0x00000010
138*4882a593Smuzhiyun #define SDHCI_INT_DATA_AVAIL 0x00000020
139*4882a593Smuzhiyun #define SDHCI_INT_CARD_INSERT 0x00000040
140*4882a593Smuzhiyun #define SDHCI_INT_CARD_REMOVE 0x00000080
141*4882a593Smuzhiyun #define SDHCI_INT_CARD_INT 0x00000100
142*4882a593Smuzhiyun #define SDHCI_INT_RETUNE 0x00001000
143*4882a593Smuzhiyun #define SDHCI_INT_CQE 0x00004000
144*4882a593Smuzhiyun #define SDHCI_INT_ERROR 0x00008000
145*4882a593Smuzhiyun #define SDHCI_INT_TIMEOUT 0x00010000
146*4882a593Smuzhiyun #define SDHCI_INT_CRC 0x00020000
147*4882a593Smuzhiyun #define SDHCI_INT_END_BIT 0x00040000
148*4882a593Smuzhiyun #define SDHCI_INT_INDEX 0x00080000
149*4882a593Smuzhiyun #define SDHCI_INT_DATA_TIMEOUT 0x00100000
150*4882a593Smuzhiyun #define SDHCI_INT_DATA_CRC 0x00200000
151*4882a593Smuzhiyun #define SDHCI_INT_DATA_END_BIT 0x00400000
152*4882a593Smuzhiyun #define SDHCI_INT_BUS_POWER 0x00800000
153*4882a593Smuzhiyun #define SDHCI_INT_AUTO_CMD_ERR 0x01000000
154*4882a593Smuzhiyun #define SDHCI_INT_ADMA_ERROR 0x02000000
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SDHCI_INT_NORMAL_MASK 0x00007FFF
157*4882a593Smuzhiyun #define SDHCI_INT_ERROR_MASK 0xFFFF8000
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
160*4882a593Smuzhiyun SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX | \
161*4882a593Smuzhiyun SDHCI_INT_AUTO_CMD_ERR)
162*4882a593Smuzhiyun #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
163*4882a593Smuzhiyun SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
164*4882a593Smuzhiyun SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
165*4882a593Smuzhiyun SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
166*4882a593Smuzhiyun SDHCI_INT_BLK_GAP)
167*4882a593Smuzhiyun #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define SDHCI_CQE_INT_ERR_MASK ( \
170*4882a593Smuzhiyun SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \
171*4882a593Smuzhiyun SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \
172*4882a593Smuzhiyun SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define SDHCI_AUTO_CMD_STATUS 0x3C
177*4882a593Smuzhiyun #define SDHCI_AUTO_CMD_TIMEOUT 0x00000002
178*4882a593Smuzhiyun #define SDHCI_AUTO_CMD_CRC 0x00000004
179*4882a593Smuzhiyun #define SDHCI_AUTO_CMD_END_BIT 0x00000008
180*4882a593Smuzhiyun #define SDHCI_AUTO_CMD_INDEX 0x00000010
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define SDHCI_HOST_CONTROL2 0x3E
183*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_MASK 0x0007
184*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_SDR12 0x0000
185*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_SDR25 0x0001
186*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_SDR50 0x0002
187*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_SDR104 0x0003
188*4882a593Smuzhiyun #define SDHCI_CTRL_UHS_DDR50 0x0004
189*4882a593Smuzhiyun #define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
190*4882a593Smuzhiyun #define SDHCI_CTRL_VDD_180 0x0008
191*4882a593Smuzhiyun #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
192*4882a593Smuzhiyun #define SDHCI_CTRL_DRV_TYPE_B 0x0000
193*4882a593Smuzhiyun #define SDHCI_CTRL_DRV_TYPE_A 0x0010
194*4882a593Smuzhiyun #define SDHCI_CTRL_DRV_TYPE_C 0x0020
195*4882a593Smuzhiyun #define SDHCI_CTRL_DRV_TYPE_D 0x0030
196*4882a593Smuzhiyun #define SDHCI_CTRL_EXEC_TUNING 0x0040
197*4882a593Smuzhiyun #define SDHCI_CTRL_TUNED_CLK 0x0080
198*4882a593Smuzhiyun #define SDHCI_CMD23_ENABLE 0x0800
199*4882a593Smuzhiyun #define SDHCI_CTRL_V4_MODE 0x1000
200*4882a593Smuzhiyun #define SDHCI_CTRL_64BIT_ADDR 0x2000
201*4882a593Smuzhiyun #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define SDHCI_CAPABILITIES 0x40
204*4882a593Smuzhiyun #define SDHCI_TIMEOUT_CLK_MASK GENMASK(5, 0)
205*4882a593Smuzhiyun #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
206*4882a593Smuzhiyun #define SDHCI_CLOCK_BASE_MASK GENMASK(13, 8)
207*4882a593Smuzhiyun #define SDHCI_CLOCK_V3_BASE_MASK GENMASK(15, 8)
208*4882a593Smuzhiyun #define SDHCI_MAX_BLOCK_MASK 0x00030000
209*4882a593Smuzhiyun #define SDHCI_MAX_BLOCK_SHIFT 16
210*4882a593Smuzhiyun #define SDHCI_CAN_DO_8BIT 0x00040000
211*4882a593Smuzhiyun #define SDHCI_CAN_DO_ADMA2 0x00080000
212*4882a593Smuzhiyun #define SDHCI_CAN_DO_ADMA1 0x00100000
213*4882a593Smuzhiyun #define SDHCI_CAN_DO_HISPD 0x00200000
214*4882a593Smuzhiyun #define SDHCI_CAN_DO_SDMA 0x00400000
215*4882a593Smuzhiyun #define SDHCI_CAN_DO_SUSPEND 0x00800000
216*4882a593Smuzhiyun #define SDHCI_CAN_VDD_330 0x01000000
217*4882a593Smuzhiyun #define SDHCI_CAN_VDD_300 0x02000000
218*4882a593Smuzhiyun #define SDHCI_CAN_VDD_180 0x04000000
219*4882a593Smuzhiyun #define SDHCI_CAN_64BIT_V4 0x08000000
220*4882a593Smuzhiyun #define SDHCI_CAN_64BIT 0x10000000
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define SDHCI_CAPABILITIES_1 0x44
223*4882a593Smuzhiyun #define SDHCI_SUPPORT_SDR50 0x00000001
224*4882a593Smuzhiyun #define SDHCI_SUPPORT_SDR104 0x00000002
225*4882a593Smuzhiyun #define SDHCI_SUPPORT_DDR50 0x00000004
226*4882a593Smuzhiyun #define SDHCI_DRIVER_TYPE_A 0x00000010
227*4882a593Smuzhiyun #define SDHCI_DRIVER_TYPE_C 0x00000020
228*4882a593Smuzhiyun #define SDHCI_DRIVER_TYPE_D 0x00000040
229*4882a593Smuzhiyun #define SDHCI_RETUNING_TIMER_COUNT_MASK GENMASK(11, 8)
230*4882a593Smuzhiyun #define SDHCI_USE_SDR50_TUNING 0x00002000
231*4882a593Smuzhiyun #define SDHCI_RETUNING_MODE_MASK GENMASK(15, 14)
232*4882a593Smuzhiyun #define SDHCI_CLOCK_MUL_MASK GENMASK(23, 16)
233*4882a593Smuzhiyun #define SDHCI_CAN_DO_ADMA3 0x08000000
234*4882a593Smuzhiyun #define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT 0x48
237*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT_LIMIT GENMASK(7, 0)
238*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT_330_MASK GENMASK(7, 0)
239*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT_300_MASK GENMASK(15, 8)
240*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT_180_MASK GENMASK(23, 16)
241*4882a593Smuzhiyun #define SDHCI_MAX_CURRENT_MULTIPLIER 4
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* 4C-4F reserved for more max current */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define SDHCI_SET_ACMD12_ERROR 0x50
246*4882a593Smuzhiyun #define SDHCI_SET_INT_ERROR 0x52
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define SDHCI_ADMA_ERROR 0x54
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* 55-57 reserved */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define SDHCI_ADMA_ADDRESS 0x58
253*4882a593Smuzhiyun #define SDHCI_ADMA_ADDRESS_HI 0x5C
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* 60-FB reserved */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_HIGH_SPEED 0x64
258*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_SDR12 0x66
259*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_SDR25 0x68
260*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_SDR50 0x6A
261*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_SDR104 0x6C
262*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_DDR50 0x6E
263*4882a593Smuzhiyun #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
264*4882a593Smuzhiyun #define SDHCI_PRESET_DRV_MASK GENMASK(15, 14)
265*4882a593Smuzhiyun #define SDHCI_PRESET_CLKGEN_SEL BIT(10)
266*4882a593Smuzhiyun #define SDHCI_PRESET_SDCLK_FREQ_MASK GENMASK(9, 0)
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #define SDHCI_SLOT_INT_STATUS 0xFC
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define SDHCI_HOST_VERSION 0xFE
271*4882a593Smuzhiyun #define SDHCI_VENDOR_VER_MASK 0xFF00
272*4882a593Smuzhiyun #define SDHCI_VENDOR_VER_SHIFT 8
273*4882a593Smuzhiyun #define SDHCI_SPEC_VER_MASK 0x00FF
274*4882a593Smuzhiyun #define SDHCI_SPEC_VER_SHIFT 0
275*4882a593Smuzhiyun #define SDHCI_SPEC_100 0
276*4882a593Smuzhiyun #define SDHCI_SPEC_200 1
277*4882a593Smuzhiyun #define SDHCI_SPEC_300 2
278*4882a593Smuzhiyun #define SDHCI_SPEC_400 3
279*4882a593Smuzhiyun #define SDHCI_SPEC_410 4
280*4882a593Smuzhiyun #define SDHCI_SPEC_420 5
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun * End of controller registers.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define SDHCI_MAX_DIV_SPEC_200 256
287*4882a593Smuzhiyun #define SDHCI_MAX_DIV_SPEC_300 2046
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
293*4882a593Smuzhiyun #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* ADMA2 32-bit DMA descriptor size */
296*4882a593Smuzhiyun #define SDHCI_ADMA2_32_DESC_SZ 8
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* ADMA2 32-bit descriptor */
299*4882a593Smuzhiyun struct sdhci_adma2_32_desc {
300*4882a593Smuzhiyun __le16 cmd;
301*4882a593Smuzhiyun __le16 len;
302*4882a593Smuzhiyun __le32 addr;
303*4882a593Smuzhiyun } __packed __aligned(4);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* ADMA2 data alignment */
306*4882a593Smuzhiyun #define SDHCI_ADMA2_ALIGN 4
307*4882a593Smuzhiyun #define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte
311*4882a593Smuzhiyun * alignment for the descriptor table even in 32-bit DMA mode. Memory
312*4882a593Smuzhiyun * allocation is at least 8 byte aligned anyway, so just stipulate 8 always.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun #define SDHCI_ADMA2_DESC_ALIGN 8
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * ADMA2 64-bit DMA descriptor size
318*4882a593Smuzhiyun * According to SD Host Controller spec v4.10, there are two kinds of
319*4882a593Smuzhiyun * descriptors for 64-bit addressing mode: 96-bit Descriptor and 128-bit
320*4882a593Smuzhiyun * Descriptor, if Host Version 4 Enable is set in the Host Control 2
321*4882a593Smuzhiyun * register, 128-bit Descriptor will be selected.
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun #define SDHCI_ADMA2_64_DESC_SZ(host) ((host)->v4_mode ? 16 : 12)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
327*4882a593Smuzhiyun * aligned.
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun struct sdhci_adma2_64_desc {
330*4882a593Smuzhiyun __le16 cmd;
331*4882a593Smuzhiyun __le16 len;
332*4882a593Smuzhiyun __le32 addr_lo;
333*4882a593Smuzhiyun __le32 addr_hi;
334*4882a593Smuzhiyun } __packed __aligned(4);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define ADMA2_TRAN_VALID 0x21
337*4882a593Smuzhiyun #define ADMA2_NOP_END_VALID 0x3
338*4882a593Smuzhiyun #define ADMA2_END 0x2
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * Maximum segments assuming a 512KiB maximum requisition size and a minimum
342*4882a593Smuzhiyun * 4KiB page size.
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun #define SDHCI_MAX_SEGS 128
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Allow for a a command request and a data request at the same time */
347*4882a593Smuzhiyun #define SDHCI_MAX_MRQS 2
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * 48bit command and 136 bit response in 100KHz clock could take upto 2.48ms.
351*4882a593Smuzhiyun * However since the start time of the command, the time between
352*4882a593Smuzhiyun * command and response, and the time between response and start of data is
353*4882a593Smuzhiyun * not known, set the command transfer time to 10ms.
354*4882a593Smuzhiyun */
355*4882a593Smuzhiyun #define MMC_CMD_TRANSFER_TIME (10 * NSEC_PER_MSEC) /* max 10 ms */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun enum sdhci_cookie {
358*4882a593Smuzhiyun COOKIE_UNMAPPED,
359*4882a593Smuzhiyun COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */
360*4882a593Smuzhiyun COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct sdhci_host {
364*4882a593Smuzhiyun /* Data set by hardware interface driver */
365*4882a593Smuzhiyun const char *hw_name; /* Hardware bus name */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun unsigned int quirks; /* Deviations from spec. */
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Controller doesn't honor resets unless we touch the clock register */
370*4882a593Smuzhiyun #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
371*4882a593Smuzhiyun /* Controller has bad caps bits, but really supports DMA */
372*4882a593Smuzhiyun #define SDHCI_QUIRK_FORCE_DMA (1<<1)
373*4882a593Smuzhiyun /* Controller doesn't like to be reset when there is no card inserted. */
374*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
375*4882a593Smuzhiyun /* Controller doesn't like clearing the power reg before a change */
376*4882a593Smuzhiyun #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
377*4882a593Smuzhiyun /* Controller has flaky internal state so reset it on each ios change */
378*4882a593Smuzhiyun #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
379*4882a593Smuzhiyun /* Controller has an unusable DMA engine */
380*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
381*4882a593Smuzhiyun /* Controller has an unusable ADMA engine */
382*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
383*4882a593Smuzhiyun /* Controller can only DMA from 32-bit aligned addresses */
384*4882a593Smuzhiyun #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
385*4882a593Smuzhiyun /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
386*4882a593Smuzhiyun #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
387*4882a593Smuzhiyun /* Controller can only ADMA chunks that are a multiple of 32 bits */
388*4882a593Smuzhiyun #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
389*4882a593Smuzhiyun /* Controller needs to be reset after each request to stay stable */
390*4882a593Smuzhiyun #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
391*4882a593Smuzhiyun /* Controller needs voltage and power writes to happen separately */
392*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
393*4882a593Smuzhiyun /* Controller provides an incorrect timeout value for transfers */
394*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
395*4882a593Smuzhiyun /* Controller has an issue with buffer bits for small transfers */
396*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
397*4882a593Smuzhiyun /* Controller does not provide transfer-complete interrupt when not busy */
398*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
399*4882a593Smuzhiyun /* Controller has unreliable card detection */
400*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
401*4882a593Smuzhiyun /* Controller reports inverted write-protect state */
402*4882a593Smuzhiyun #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
403*4882a593Smuzhiyun /* Controller has unusable command queue engine */
404*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_CQE (1<<17)
405*4882a593Smuzhiyun /* Controller does not like fast PIO transfers */
406*4882a593Smuzhiyun #define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
407*4882a593Smuzhiyun /* Controller does not have a LED */
408*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_LED (1<<19)
409*4882a593Smuzhiyun /* Controller has to be forced to use block size of 2048 bytes */
410*4882a593Smuzhiyun #define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
411*4882a593Smuzhiyun /* Controller cannot do multi-block transfers */
412*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
413*4882a593Smuzhiyun /* Controller can only handle 1-bit data transfers */
414*4882a593Smuzhiyun #define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
415*4882a593Smuzhiyun /* Controller needs 10ms delay between applying power and clock */
416*4882a593Smuzhiyun #define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
417*4882a593Smuzhiyun /* Controller uses SDCLK instead of TMCLK for data timeouts */
418*4882a593Smuzhiyun #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
419*4882a593Smuzhiyun /* Controller reports wrong base clock capability */
420*4882a593Smuzhiyun #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
421*4882a593Smuzhiyun /* Controller cannot support End Attribute in NOP ADMA descriptor */
422*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
423*4882a593Smuzhiyun /* Controller is missing device caps. Use caps provided by host */
424*4882a593Smuzhiyun #define SDHCI_QUIRK_MISSING_CAPS (1<<27)
425*4882a593Smuzhiyun /* Controller uses Auto CMD12 command to stop the transfer */
426*4882a593Smuzhiyun #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
427*4882a593Smuzhiyun /* Controller doesn't have HISPD bit field in HI-SPEED SD card */
428*4882a593Smuzhiyun #define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
429*4882a593Smuzhiyun /* Controller treats ADMA descriptors with length 0000h incorrectly */
430*4882a593Smuzhiyun #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
431*4882a593Smuzhiyun /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
432*4882a593Smuzhiyun #define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun unsigned int quirks2; /* More deviations from spec. */
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
437*4882a593Smuzhiyun #define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1)
438*4882a593Smuzhiyun /* The system physically doesn't support 1.8v, even if the host does */
439*4882a593Smuzhiyun #define SDHCI_QUIRK2_NO_1_8_V (1<<2)
440*4882a593Smuzhiyun #define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3)
441*4882a593Smuzhiyun #define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4)
442*4882a593Smuzhiyun /* Controller has a non-standard host control register */
443*4882a593Smuzhiyun #define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5)
444*4882a593Smuzhiyun /* Controller does not support HS200 */
445*4882a593Smuzhiyun #define SDHCI_QUIRK2_BROKEN_HS200 (1<<6)
446*4882a593Smuzhiyun /* Controller does not support DDR50 */
447*4882a593Smuzhiyun #define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7)
448*4882a593Smuzhiyun /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
449*4882a593Smuzhiyun #define SDHCI_QUIRK2_STOP_WITH_TC (1<<8)
450*4882a593Smuzhiyun /* Controller does not support 64-bit DMA */
451*4882a593Smuzhiyun #define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9)
452*4882a593Smuzhiyun /* need clear transfer mode register before send cmd */
453*4882a593Smuzhiyun #define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10)
454*4882a593Smuzhiyun /* Capability register bit-63 indicates HS400 support */
455*4882a593Smuzhiyun #define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11)
456*4882a593Smuzhiyun /* forced tuned clock */
457*4882a593Smuzhiyun #define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12)
458*4882a593Smuzhiyun /* disable the block count for single block transactions */
459*4882a593Smuzhiyun #define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13)
460*4882a593Smuzhiyun /* Controller broken with using ACMD23 */
461*4882a593Smuzhiyun #define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14)
462*4882a593Smuzhiyun /* Broken Clock divider zero in controller */
463*4882a593Smuzhiyun #define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15)
464*4882a593Smuzhiyun /* Controller has CRC in 136 bit Command Response */
465*4882a593Smuzhiyun #define SDHCI_QUIRK2_RSP_136_HAS_CRC (1<<16)
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun * Disable HW timeout if the requested timeout is more than the maximum
468*4882a593Smuzhiyun * obtainable timeout.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun #define SDHCI_QUIRK2_DISABLE_HW_TIMEOUT (1<<17)
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun * 32-bit block count may not support eMMC where upper bits of CMD23 are used
473*4882a593Smuzhiyun * for other purposes. Consequently we support 16-bit block count by default.
474*4882a593Smuzhiyun * Otherwise, SDHCI_QUIRK2_USE_32BIT_BLK_CNT can be selected to use 32-bit
475*4882a593Smuzhiyun * block count.
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun #define SDHCI_QUIRK2_USE_32BIT_BLK_CNT (1<<18)
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun int irq; /* Device IRQ */
480*4882a593Smuzhiyun void __iomem *ioaddr; /* Mapped address */
481*4882a593Smuzhiyun phys_addr_t mapbase; /* physical address base */
482*4882a593Smuzhiyun char *bounce_buffer; /* For packing SDMA reads/writes */
483*4882a593Smuzhiyun dma_addr_t bounce_addr;
484*4882a593Smuzhiyun unsigned int bounce_buffer_size;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun const struct sdhci_ops *ops; /* Low level hw interface */
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Internal data */
489*4882a593Smuzhiyun struct mmc_host *mmc; /* MMC structure */
490*4882a593Smuzhiyun struct mmc_host_ops mmc_host_ops; /* MMC host ops */
491*4882a593Smuzhiyun u64 dma_mask; /* custom DMA mask */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_LEDS_CLASS)
494*4882a593Smuzhiyun struct led_classdev led; /* LED control */
495*4882a593Smuzhiyun char led_name[32];
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun spinlock_t lock; /* Mutex */
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun int flags; /* Host attributes */
501*4882a593Smuzhiyun #define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
502*4882a593Smuzhiyun #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
503*4882a593Smuzhiyun #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
504*4882a593Smuzhiyun #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
505*4882a593Smuzhiyun #define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
506*4882a593Smuzhiyun #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
507*4882a593Smuzhiyun #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
508*4882a593Smuzhiyun #define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
509*4882a593Smuzhiyun #define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
510*4882a593Smuzhiyun #define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */
511*4882a593Smuzhiyun #define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */
512*4882a593Smuzhiyun #define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */
513*4882a593Smuzhiyun #define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun unsigned int version; /* SDHCI spec. version */
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun unsigned int max_clk; /* Max possible freq (MHz) */
518*4882a593Smuzhiyun unsigned int timeout_clk; /* Timeout freq (KHz) */
519*4882a593Smuzhiyun unsigned int clk_mul; /* Clock Muliplier value */
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun unsigned int clock; /* Current clock (MHz) */
522*4882a593Smuzhiyun u8 pwr; /* Current voltage */
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun bool runtime_suspended; /* Host is runtime suspended */
525*4882a593Smuzhiyun bool bus_on; /* Bus power prevents runtime suspend */
526*4882a593Smuzhiyun bool preset_enabled; /* Preset is enabled */
527*4882a593Smuzhiyun bool pending_reset; /* Cmd/data reset is pending */
528*4882a593Smuzhiyun bool irq_wake_enabled; /* IRQ wakeup is enabled */
529*4882a593Smuzhiyun bool v4_mode; /* Host Version 4 Enable */
530*4882a593Smuzhiyun bool use_external_dma; /* Host selects to use external DMA */
531*4882a593Smuzhiyun bool always_defer_done; /* Always defer to complete requests */
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */
534*4882a593Smuzhiyun struct mmc_command *cmd; /* Current command */
535*4882a593Smuzhiyun struct mmc_command *data_cmd; /* Current data command */
536*4882a593Smuzhiyun struct mmc_command *deferred_cmd; /* Deferred command */
537*4882a593Smuzhiyun struct mmc_data *data; /* Current data request */
538*4882a593Smuzhiyun unsigned int data_early:1; /* Data finished before cmd */
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun struct sg_mapping_iter sg_miter; /* SG state for PIO */
541*4882a593Smuzhiyun unsigned int blocks; /* remaining PIO blocks */
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun int sg_count; /* Mapped sg entries */
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun void *adma_table; /* ADMA descriptor table */
546*4882a593Smuzhiyun void *align_buffer; /* Bounce buffer */
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun size_t adma_table_sz; /* ADMA descriptor table size */
549*4882a593Smuzhiyun size_t align_buffer_sz; /* Bounce buffer size */
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun dma_addr_t adma_addr; /* Mapped ADMA descr. table */
552*4882a593Smuzhiyun dma_addr_t align_addr; /* Mapped bounce buffer */
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun unsigned int desc_sz; /* ADMA current descriptor size */
555*4882a593Smuzhiyun unsigned int alloc_desc_sz; /* ADMA descr. max size host supports */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun struct workqueue_struct *complete_wq; /* Request completion wq */
558*4882a593Smuzhiyun struct work_struct complete_work; /* Request completion work */
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct timer_list timer; /* Timer for timeouts */
561*4882a593Smuzhiyun struct timer_list data_timer; /* Timer for data timeouts */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
564*4882a593Smuzhiyun struct dma_chan *rx_chan;
565*4882a593Smuzhiyun struct dma_chan *tx_chan;
566*4882a593Smuzhiyun #endif
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun u32 caps; /* CAPABILITY_0 */
569*4882a593Smuzhiyun u32 caps1; /* CAPABILITY_1 */
570*4882a593Smuzhiyun bool read_caps; /* Capability flags have been read */
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun bool sdhci_core_to_disable_vqmmc; /* sdhci core can disable vqmmc */
573*4882a593Smuzhiyun unsigned int ocr_avail_sdio; /* OCR bit masks */
574*4882a593Smuzhiyun unsigned int ocr_avail_sd;
575*4882a593Smuzhiyun unsigned int ocr_avail_mmc;
576*4882a593Smuzhiyun u32 ocr_mask; /* available voltages */
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun unsigned timing; /* Current timing */
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun u32 thread_isr;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* cached registers */
583*4882a593Smuzhiyun u32 ier;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun bool cqe_on; /* CQE is operating */
586*4882a593Smuzhiyun u32 cqe_ier; /* CQE interrupt mask */
587*4882a593Smuzhiyun u32 cqe_err_ier; /* CQE error interrupt mask */
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
590*4882a593Smuzhiyun unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun unsigned int tuning_count; /* Timer count for re-tuning */
593*4882a593Smuzhiyun unsigned int tuning_mode; /* Re-tuning mode supported by host */
594*4882a593Smuzhiyun unsigned int tuning_err; /* Error code for re-tuning */
595*4882a593Smuzhiyun #define SDHCI_TUNING_MODE_1 0
596*4882a593Smuzhiyun #define SDHCI_TUNING_MODE_2 1
597*4882a593Smuzhiyun #define SDHCI_TUNING_MODE_3 2
598*4882a593Smuzhiyun /* Delay (ms) between tuning commands */
599*4882a593Smuzhiyun int tuning_delay;
600*4882a593Smuzhiyun int tuning_loop_count;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Host SDMA buffer boundary. */
603*4882a593Smuzhiyun u32 sdma_boundary;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Host ADMA table count */
606*4882a593Smuzhiyun u32 adma_table_cnt;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun u64 data_timeout;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun ANDROID_KABI_RESERVE(1);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun unsigned long private[] ____cacheline_aligned;
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun struct sdhci_ops {
616*4882a593Smuzhiyun #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
617*4882a593Smuzhiyun u32 (*read_l)(struct sdhci_host *host, int reg);
618*4882a593Smuzhiyun u16 (*read_w)(struct sdhci_host *host, int reg);
619*4882a593Smuzhiyun u8 (*read_b)(struct sdhci_host *host, int reg);
620*4882a593Smuzhiyun void (*write_l)(struct sdhci_host *host, u32 val, int reg);
621*4882a593Smuzhiyun void (*write_w)(struct sdhci_host *host, u16 val, int reg);
622*4882a593Smuzhiyun void (*write_b)(struct sdhci_host *host, u8 val, int reg);
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun void (*set_clock)(struct sdhci_host *host, unsigned int clock);
626*4882a593Smuzhiyun void (*set_power)(struct sdhci_host *host, unsigned char mode,
627*4882a593Smuzhiyun unsigned short vdd);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun u32 (*irq)(struct sdhci_host *host, u32 intmask);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun int (*set_dma_mask)(struct sdhci_host *host);
632*4882a593Smuzhiyun int (*enable_dma)(struct sdhci_host *host);
633*4882a593Smuzhiyun unsigned int (*get_max_clock)(struct sdhci_host *host);
634*4882a593Smuzhiyun unsigned int (*get_min_clock)(struct sdhci_host *host);
635*4882a593Smuzhiyun /* get_timeout_clock should return clk rate in unit of Hz */
636*4882a593Smuzhiyun unsigned int (*get_timeout_clock)(struct sdhci_host *host);
637*4882a593Smuzhiyun unsigned int (*get_max_timeout_count)(struct sdhci_host *host);
638*4882a593Smuzhiyun void (*set_timeout)(struct sdhci_host *host,
639*4882a593Smuzhiyun struct mmc_command *cmd);
640*4882a593Smuzhiyun void (*set_bus_width)(struct sdhci_host *host, int width);
641*4882a593Smuzhiyun void (*platform_send_init_74_clocks)(struct sdhci_host *host,
642*4882a593Smuzhiyun u8 power_mode);
643*4882a593Smuzhiyun unsigned int (*get_ro)(struct sdhci_host *host);
644*4882a593Smuzhiyun void (*reset)(struct sdhci_host *host, u8 mask);
645*4882a593Smuzhiyun int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
646*4882a593Smuzhiyun void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
647*4882a593Smuzhiyun void (*hw_reset)(struct sdhci_host *host);
648*4882a593Smuzhiyun void (*adma_workaround)(struct sdhci_host *host, u32 intmask);
649*4882a593Smuzhiyun void (*card_event)(struct sdhci_host *host);
650*4882a593Smuzhiyun void (*voltage_switch)(struct sdhci_host *host);
651*4882a593Smuzhiyun void (*adma_write_desc)(struct sdhci_host *host, void **desc,
652*4882a593Smuzhiyun dma_addr_t addr, int len, unsigned int cmd);
653*4882a593Smuzhiyun void (*copy_to_bounce_buffer)(struct sdhci_host *host,
654*4882a593Smuzhiyun struct mmc_data *data,
655*4882a593Smuzhiyun unsigned int length);
656*4882a593Smuzhiyun void (*request_done)(struct sdhci_host *host,
657*4882a593Smuzhiyun struct mmc_request *mrq);
658*4882a593Smuzhiyun void (*dump_vendor_regs)(struct sdhci_host *host);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ANDROID_KABI_RESERVE(1);
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
664*4882a593Smuzhiyun
sdhci_writel(struct sdhci_host * host,u32 val,int reg)665*4882a593Smuzhiyun static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun if (unlikely(host->ops->write_l))
668*4882a593Smuzhiyun host->ops->write_l(host, val, reg);
669*4882a593Smuzhiyun else
670*4882a593Smuzhiyun writel(val, host->ioaddr + reg);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
sdhci_writew(struct sdhci_host * host,u16 val,int reg)673*4882a593Smuzhiyun static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun if (unlikely(host->ops->write_w))
676*4882a593Smuzhiyun host->ops->write_w(host, val, reg);
677*4882a593Smuzhiyun else
678*4882a593Smuzhiyun writew(val, host->ioaddr + reg);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)681*4882a593Smuzhiyun static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun if (unlikely(host->ops->write_b))
684*4882a593Smuzhiyun host->ops->write_b(host, val, reg);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun writeb(val, host->ioaddr + reg);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
sdhci_readl(struct sdhci_host * host,int reg)689*4882a593Smuzhiyun static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun if (unlikely(host->ops->read_l))
692*4882a593Smuzhiyun return host->ops->read_l(host, reg);
693*4882a593Smuzhiyun else
694*4882a593Smuzhiyun return readl(host->ioaddr + reg);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
sdhci_readw(struct sdhci_host * host,int reg)697*4882a593Smuzhiyun static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun if (unlikely(host->ops->read_w))
700*4882a593Smuzhiyun return host->ops->read_w(host, reg);
701*4882a593Smuzhiyun else
702*4882a593Smuzhiyun return readw(host->ioaddr + reg);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
sdhci_readb(struct sdhci_host * host,int reg)705*4882a593Smuzhiyun static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun if (unlikely(host->ops->read_b))
708*4882a593Smuzhiyun return host->ops->read_b(host, reg);
709*4882a593Smuzhiyun else
710*4882a593Smuzhiyun return readb(host->ioaddr + reg);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun #else
714*4882a593Smuzhiyun
sdhci_writel(struct sdhci_host * host,u32 val,int reg)715*4882a593Smuzhiyun static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun writel(val, host->ioaddr + reg);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
sdhci_writew(struct sdhci_host * host,u16 val,int reg)720*4882a593Smuzhiyun static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun writew(val, host->ioaddr + reg);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)725*4882a593Smuzhiyun static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun writeb(val, host->ioaddr + reg);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
sdhci_readl(struct sdhci_host * host,int reg)730*4882a593Smuzhiyun static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun return readl(host->ioaddr + reg);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
sdhci_readw(struct sdhci_host * host,int reg)735*4882a593Smuzhiyun static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun return readw(host->ioaddr + reg);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
sdhci_readb(struct sdhci_host * host,int reg)740*4882a593Smuzhiyun static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun return readb(host->ioaddr + reg);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size);
748*4882a593Smuzhiyun void sdhci_free_host(struct sdhci_host *host);
749*4882a593Smuzhiyun
sdhci_priv(struct sdhci_host * host)750*4882a593Smuzhiyun static inline void *sdhci_priv(struct sdhci_host *host)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun return host->private;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun void sdhci_card_detect(struct sdhci_host *host);
756*4882a593Smuzhiyun void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
757*4882a593Smuzhiyun const u32 *caps, const u32 *caps1);
758*4882a593Smuzhiyun int sdhci_setup_host(struct sdhci_host *host);
759*4882a593Smuzhiyun void sdhci_cleanup_host(struct sdhci_host *host);
760*4882a593Smuzhiyun int __sdhci_add_host(struct sdhci_host *host);
761*4882a593Smuzhiyun int sdhci_add_host(struct sdhci_host *host);
762*4882a593Smuzhiyun void sdhci_remove_host(struct sdhci_host *host, int dead);
763*4882a593Smuzhiyun
sdhci_read_caps(struct sdhci_host * host)764*4882a593Smuzhiyun static inline void sdhci_read_caps(struct sdhci_host *host)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun __sdhci_read_caps(host, NULL, NULL, NULL);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
770*4882a593Smuzhiyun unsigned int *actual_clock);
771*4882a593Smuzhiyun void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
772*4882a593Smuzhiyun void sdhci_enable_clk(struct sdhci_host *host, u16 clk);
773*4882a593Smuzhiyun void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
774*4882a593Smuzhiyun unsigned short vdd);
775*4882a593Smuzhiyun void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
776*4882a593Smuzhiyun unsigned char mode,
777*4882a593Smuzhiyun unsigned short vdd);
778*4882a593Smuzhiyun void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
779*4882a593Smuzhiyun unsigned short vdd);
780*4882a593Smuzhiyun void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq);
781*4882a593Smuzhiyun int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq);
782*4882a593Smuzhiyun void sdhci_set_bus_width(struct sdhci_host *host, int width);
783*4882a593Smuzhiyun void sdhci_reset(struct sdhci_host *host, u8 mask);
784*4882a593Smuzhiyun void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
785*4882a593Smuzhiyun int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
786*4882a593Smuzhiyun void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
787*4882a593Smuzhiyun int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
788*4882a593Smuzhiyun struct mmc_ios *ios);
789*4882a593Smuzhiyun void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable);
790*4882a593Smuzhiyun void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
791*4882a593Smuzhiyun dma_addr_t addr, int len, unsigned int cmd);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun #ifdef CONFIG_PM
794*4882a593Smuzhiyun int sdhci_suspend_host(struct sdhci_host *host);
795*4882a593Smuzhiyun int sdhci_resume_host(struct sdhci_host *host);
796*4882a593Smuzhiyun int sdhci_runtime_suspend_host(struct sdhci_host *host);
797*4882a593Smuzhiyun int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset);
798*4882a593Smuzhiyun #endif
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun void sdhci_cqe_enable(struct mmc_host *mmc);
801*4882a593Smuzhiyun void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery);
802*4882a593Smuzhiyun bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
803*4882a593Smuzhiyun int *data_error);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun void sdhci_dumpregs(struct sdhci_host *host);
806*4882a593Smuzhiyun void sdhci_enable_v4_mode(struct sdhci_host *host);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun void sdhci_start_tuning(struct sdhci_host *host);
809*4882a593Smuzhiyun void sdhci_end_tuning(struct sdhci_host *host);
810*4882a593Smuzhiyun void sdhci_reset_tuning(struct sdhci_host *host);
811*4882a593Smuzhiyun void sdhci_send_tuning(struct sdhci_host *host, u32 opcode);
812*4882a593Smuzhiyun void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode);
813*4882a593Smuzhiyun void sdhci_switch_external_dma(struct sdhci_host *host, bool en);
814*4882a593Smuzhiyun void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable);
815*4882a593Smuzhiyun void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun #endif /* __SDHCI_HW_H */
818