1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Thanks to the following companies for their support:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * - JMicron (hardware and technical support)
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dmaengine.h>
15*4882a593Smuzhiyun #include <linux/ktime.h>
16*4882a593Smuzhiyun #include <linux/highmem.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/scatterlist.h>
22*4882a593Smuzhiyun #include <linux/sizes.h>
23*4882a593Smuzhiyun #include <linux/swiotlb.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun #include <linux/pm_runtime.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/leds.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
31*4882a593Smuzhiyun #include <linux/mmc/host.h>
32*4882a593Smuzhiyun #include <linux/mmc/card.h>
33*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
34*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <trace/hooks/mmc_core.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "sdhci.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DRIVER_NAME "sdhci"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define DBG(f, x...) \
43*4882a593Smuzhiyun pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define SDHCI_DUMP(f, x...) \
46*4882a593Smuzhiyun pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define MAX_TUNING_LOOP 40
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static unsigned int debug_quirks = 0;
51*4882a593Smuzhiyun static unsigned int debug_quirks2;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd);
56*4882a593Smuzhiyun
sdhci_dumpregs(struct sdhci_host * host)57*4882a593Smuzhiyun void sdhci_dumpregs(struct sdhci_host *host)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
62*4882a593Smuzhiyun sdhci_readl(host, SDHCI_DMA_ADDRESS),
63*4882a593Smuzhiyun sdhci_readw(host, SDHCI_HOST_VERSION));
64*4882a593Smuzhiyun SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
65*4882a593Smuzhiyun sdhci_readw(host, SDHCI_BLOCK_SIZE),
66*4882a593Smuzhiyun sdhci_readw(host, SDHCI_BLOCK_COUNT));
67*4882a593Smuzhiyun SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
68*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ARGUMENT),
69*4882a593Smuzhiyun sdhci_readw(host, SDHCI_TRANSFER_MODE));
70*4882a593Smuzhiyun SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
71*4882a593Smuzhiyun sdhci_readl(host, SDHCI_PRESENT_STATE),
72*4882a593Smuzhiyun sdhci_readb(host, SDHCI_HOST_CONTROL));
73*4882a593Smuzhiyun SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
74*4882a593Smuzhiyun sdhci_readb(host, SDHCI_POWER_CONTROL),
75*4882a593Smuzhiyun sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
76*4882a593Smuzhiyun SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
77*4882a593Smuzhiyun sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
78*4882a593Smuzhiyun sdhci_readw(host, SDHCI_CLOCK_CONTROL));
79*4882a593Smuzhiyun SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
80*4882a593Smuzhiyun sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
81*4882a593Smuzhiyun sdhci_readl(host, SDHCI_INT_STATUS));
82*4882a593Smuzhiyun SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
83*4882a593Smuzhiyun sdhci_readl(host, SDHCI_INT_ENABLE),
84*4882a593Smuzhiyun sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
85*4882a593Smuzhiyun SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
86*4882a593Smuzhiyun sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
87*4882a593Smuzhiyun sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
88*4882a593Smuzhiyun SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
89*4882a593Smuzhiyun sdhci_readl(host, SDHCI_CAPABILITIES),
90*4882a593Smuzhiyun sdhci_readl(host, SDHCI_CAPABILITIES_1));
91*4882a593Smuzhiyun SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
92*4882a593Smuzhiyun sdhci_readw(host, SDHCI_COMMAND),
93*4882a593Smuzhiyun sdhci_readl(host, SDHCI_MAX_CURRENT));
94*4882a593Smuzhiyun SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
95*4882a593Smuzhiyun sdhci_readl(host, SDHCI_RESPONSE),
96*4882a593Smuzhiyun sdhci_readl(host, SDHCI_RESPONSE + 4));
97*4882a593Smuzhiyun SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
98*4882a593Smuzhiyun sdhci_readl(host, SDHCI_RESPONSE + 8),
99*4882a593Smuzhiyun sdhci_readl(host, SDHCI_RESPONSE + 12));
100*4882a593Smuzhiyun SDHCI_DUMP("Host ctl2: 0x%08x\n",
101*4882a593Smuzhiyun sdhci_readw(host, SDHCI_HOST_CONTROL2));
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA) {
104*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA) {
105*4882a593Smuzhiyun SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
106*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ADMA_ERROR),
107*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
108*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ADMA_ADDRESS));
109*4882a593Smuzhiyun } else {
110*4882a593Smuzhiyun SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
111*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ADMA_ERROR),
112*4882a593Smuzhiyun sdhci_readl(host, SDHCI_ADMA_ADDRESS));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (host->ops->dump_vendor_regs)
117*4882a593Smuzhiyun host->ops->dump_vendor_regs(host);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun SDHCI_DUMP("============================================\n");
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_dumpregs);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*****************************************************************************\
124*4882a593Smuzhiyun * *
125*4882a593Smuzhiyun * Low level functions *
126*4882a593Smuzhiyun * *
127*4882a593Smuzhiyun \*****************************************************************************/
128*4882a593Smuzhiyun
sdhci_do_enable_v4_mode(struct sdhci_host * host)129*4882a593Smuzhiyun static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u16 ctrl2;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
134*4882a593Smuzhiyun if (ctrl2 & SDHCI_CTRL_V4_MODE)
135*4882a593Smuzhiyun return;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ctrl2 |= SDHCI_CTRL_V4_MODE;
138*4882a593Smuzhiyun sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * This can be called before sdhci_add_host() by Vendor's host controller
143*4882a593Smuzhiyun * driver to enable v4 mode if supported.
144*4882a593Smuzhiyun */
sdhci_enable_v4_mode(struct sdhci_host * host)145*4882a593Smuzhiyun void sdhci_enable_v4_mode(struct sdhci_host *host)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun host->v4_mode = true;
148*4882a593Smuzhiyun sdhci_do_enable_v4_mode(host);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);
151*4882a593Smuzhiyun
sdhci_data_line_cmd(struct mmc_command * cmd)152*4882a593Smuzhiyun static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return cmd->data || cmd->flags & MMC_RSP_BUSY;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
sdhci_set_card_detection(struct sdhci_host * host,bool enable)157*4882a593Smuzhiyun static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u32 present;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
162*4882a593Smuzhiyun !mmc_card_is_removable(host->mmc) || mmc_can_gpio_cd(host->mmc))
163*4882a593Smuzhiyun return;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (enable) {
166*4882a593Smuzhiyun present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
167*4882a593Smuzhiyun SDHCI_CARD_PRESENT;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun host->ier |= present ? SDHCI_INT_CARD_REMOVE :
170*4882a593Smuzhiyun SDHCI_INT_CARD_INSERT;
171*4882a593Smuzhiyun } else {
172*4882a593Smuzhiyun host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
176*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
sdhci_enable_card_detection(struct sdhci_host * host)179*4882a593Smuzhiyun static void sdhci_enable_card_detection(struct sdhci_host *host)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun sdhci_set_card_detection(host, true);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
sdhci_disable_card_detection(struct sdhci_host * host)184*4882a593Smuzhiyun static void sdhci_disable_card_detection(struct sdhci_host *host)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun sdhci_set_card_detection(host, false);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
sdhci_runtime_pm_bus_on(struct sdhci_host * host)189*4882a593Smuzhiyun static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun if (host->bus_on)
192*4882a593Smuzhiyun return;
193*4882a593Smuzhiyun host->bus_on = true;
194*4882a593Smuzhiyun pm_runtime_get_noresume(host->mmc->parent);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
sdhci_runtime_pm_bus_off(struct sdhci_host * host)197*4882a593Smuzhiyun static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun if (!host->bus_on)
200*4882a593Smuzhiyun return;
201*4882a593Smuzhiyun host->bus_on = false;
202*4882a593Smuzhiyun pm_runtime_put_noidle(host->mmc->parent);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
sdhci_reset(struct sdhci_host * host,u8 mask)205*4882a593Smuzhiyun void sdhci_reset(struct sdhci_host *host, u8 mask)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun ktime_t timeout;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (mask & SDHCI_RESET_ALL) {
212*4882a593Smuzhiyun host->clock = 0;
213*4882a593Smuzhiyun /* Reset-all turns off SD Bus Power */
214*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
215*4882a593Smuzhiyun sdhci_runtime_pm_bus_off(host);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Wait max 100 ms */
219*4882a593Smuzhiyun timeout = ktime_add_ms(ktime_get(), 100);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* hw clears the bit when it's done */
222*4882a593Smuzhiyun while (1) {
223*4882a593Smuzhiyun bool timedout = ktime_after(ktime_get(), timeout);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun if (timedout) {
228*4882a593Smuzhiyun pr_err("%s: Reset 0x%x never completed.\n",
229*4882a593Smuzhiyun mmc_hostname(host->mmc), (int)mask);
230*4882a593Smuzhiyun sdhci_dumpregs(host);
231*4882a593Smuzhiyun return;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun udelay(10);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_reset);
237*4882a593Smuzhiyun
sdhci_do_reset(struct sdhci_host * host,u8 mask)238*4882a593Smuzhiyun static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
241*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!mmc->ops->get_cd(mmc))
244*4882a593Smuzhiyun return;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun host->ops->reset(host, mask);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (mask & SDHCI_RESET_ALL) {
250*4882a593Smuzhiyun if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
251*4882a593Smuzhiyun if (host->ops->enable_dma)
252*4882a593Smuzhiyun host->ops->enable_dma(host);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Resetting the controller clears many */
256*4882a593Smuzhiyun host->preset_enabled = false;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
sdhci_set_default_irqs(struct sdhci_host * host)260*4882a593Smuzhiyun static void sdhci_set_default_irqs(struct sdhci_host *host)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
263*4882a593Smuzhiyun SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
264*4882a593Smuzhiyun SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
265*4882a593Smuzhiyun SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
266*4882a593Smuzhiyun SDHCI_INT_RESPONSE;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
269*4882a593Smuzhiyun host->tuning_mode == SDHCI_TUNING_MODE_3)
270*4882a593Smuzhiyun host->ier |= SDHCI_INT_RETUNE;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
273*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
sdhci_config_dma(struct sdhci_host * host)276*4882a593Smuzhiyun static void sdhci_config_dma(struct sdhci_host *host)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun u8 ctrl;
279*4882a593Smuzhiyun u16 ctrl2;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (host->version < SDHCI_SPEC_200)
282*4882a593Smuzhiyun return;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun * Always adjust the DMA selection as some controllers
288*4882a593Smuzhiyun * (e.g. JMicron) can't do PIO properly when the selection
289*4882a593Smuzhiyun * is ADMA.
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_DMA_MASK;
292*4882a593Smuzhiyun if (!(host->flags & SDHCI_REQ_USE_DMA))
293*4882a593Smuzhiyun goto out;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Note if DMA Select is zero then SDMA is selected */
296*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA)
297*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_ADMA32;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA) {
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * If v4 mode, all supported DMA can be 64-bit addressing if
302*4882a593Smuzhiyun * controller supports 64-bit system address, otherwise only
303*4882a593Smuzhiyun * ADMA can support 64-bit addressing.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun if (host->v4_mode) {
306*4882a593Smuzhiyun ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
307*4882a593Smuzhiyun ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
308*4882a593Smuzhiyun sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
309*4882a593Smuzhiyun } else if (host->flags & SDHCI_USE_ADMA) {
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * Don't need to undo SDHCI_CTRL_ADMA32 in order to
312*4882a593Smuzhiyun * set SDHCI_CTRL_ADMA64.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_ADMA64;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun out:
319*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
sdhci_init(struct sdhci_host * host,int soft)322*4882a593Smuzhiyun static void sdhci_init(struct sdhci_host *host, int soft)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
325*4882a593Smuzhiyun unsigned long flags;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (soft)
328*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_ALL);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (host->v4_mode)
333*4882a593Smuzhiyun sdhci_do_enable_v4_mode(host);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
336*4882a593Smuzhiyun sdhci_set_default_irqs(host);
337*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun host->cqe_on = false;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (soft) {
342*4882a593Smuzhiyun /* force clock reconfiguration */
343*4882a593Smuzhiyun host->clock = 0;
344*4882a593Smuzhiyun mmc->ops->set_ios(mmc, &mmc->ios);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
sdhci_reinit(struct sdhci_host * host)348*4882a593Smuzhiyun static void sdhci_reinit(struct sdhci_host *host)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun sdhci_init(host, 0);
353*4882a593Smuzhiyun sdhci_enable_card_detection(host);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * A change to the card detect bits indicates a change in present state,
357*4882a593Smuzhiyun * refer sdhci_set_card_detection(). A card detect interrupt might have
358*4882a593Smuzhiyun * been missed while the host controller was being reset, so trigger a
359*4882a593Smuzhiyun * rescan to check.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
362*4882a593Smuzhiyun mmc_detect_change(host->mmc, msecs_to_jiffies(200));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
__sdhci_led_activate(struct sdhci_host * host)365*4882a593Smuzhiyun static void __sdhci_led_activate(struct sdhci_host *host)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun u8 ctrl;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_LED)
370*4882a593Smuzhiyun return;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
373*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_LED;
374*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
__sdhci_led_deactivate(struct sdhci_host * host)377*4882a593Smuzhiyun static void __sdhci_led_deactivate(struct sdhci_host *host)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun u8 ctrl;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_LED)
382*4882a593Smuzhiyun return;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
385*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_LED;
386*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun #if IS_REACHABLE(CONFIG_LEDS_CLASS)
sdhci_led_control(struct led_classdev * led,enum led_brightness brightness)390*4882a593Smuzhiyun static void sdhci_led_control(struct led_classdev *led,
391*4882a593Smuzhiyun enum led_brightness brightness)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct sdhci_host *host = container_of(led, struct sdhci_host, led);
394*4882a593Smuzhiyun unsigned long flags;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (host->runtime_suspended)
399*4882a593Smuzhiyun goto out;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (brightness == LED_OFF)
402*4882a593Smuzhiyun __sdhci_led_deactivate(host);
403*4882a593Smuzhiyun else
404*4882a593Smuzhiyun __sdhci_led_activate(host);
405*4882a593Smuzhiyun out:
406*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
sdhci_led_register(struct sdhci_host * host)409*4882a593Smuzhiyun static int sdhci_led_register(struct sdhci_host *host)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_LED)
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun snprintf(host->led_name, sizeof(host->led_name),
417*4882a593Smuzhiyun "%s::", mmc_hostname(mmc));
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun host->led.name = host->led_name;
420*4882a593Smuzhiyun host->led.brightness = LED_OFF;
421*4882a593Smuzhiyun host->led.default_trigger = mmc_hostname(mmc);
422*4882a593Smuzhiyun host->led.brightness_set = sdhci_led_control;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return led_classdev_register(mmc_dev(mmc), &host->led);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
sdhci_led_unregister(struct sdhci_host * host)427*4882a593Smuzhiyun static void sdhci_led_unregister(struct sdhci_host *host)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_LED)
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun led_classdev_unregister(&host->led);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
sdhci_led_activate(struct sdhci_host * host)435*4882a593Smuzhiyun static inline void sdhci_led_activate(struct sdhci_host *host)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
sdhci_led_deactivate(struct sdhci_host * host)439*4882a593Smuzhiyun static inline void sdhci_led_deactivate(struct sdhci_host *host)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #else
444*4882a593Smuzhiyun
sdhci_led_register(struct sdhci_host * host)445*4882a593Smuzhiyun static inline int sdhci_led_register(struct sdhci_host *host)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
sdhci_led_unregister(struct sdhci_host * host)450*4882a593Smuzhiyun static inline void sdhci_led_unregister(struct sdhci_host *host)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
sdhci_led_activate(struct sdhci_host * host)454*4882a593Smuzhiyun static inline void sdhci_led_activate(struct sdhci_host *host)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun __sdhci_led_activate(host);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
sdhci_led_deactivate(struct sdhci_host * host)459*4882a593Smuzhiyun static inline void sdhci_led_deactivate(struct sdhci_host *host)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun __sdhci_led_deactivate(host);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #endif
465*4882a593Smuzhiyun
sdhci_mod_timer(struct sdhci_host * host,struct mmc_request * mrq,unsigned long timeout)466*4882a593Smuzhiyun static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
467*4882a593Smuzhiyun unsigned long timeout)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun if (sdhci_data_line_cmd(mrq->cmd))
470*4882a593Smuzhiyun mod_timer(&host->data_timer, timeout);
471*4882a593Smuzhiyun else
472*4882a593Smuzhiyun mod_timer(&host->timer, timeout);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
sdhci_del_timer(struct sdhci_host * host,struct mmc_request * mrq)475*4882a593Smuzhiyun static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun if (sdhci_data_line_cmd(mrq->cmd))
478*4882a593Smuzhiyun del_timer(&host->data_timer);
479*4882a593Smuzhiyun else
480*4882a593Smuzhiyun del_timer(&host->timer);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
sdhci_has_requests(struct sdhci_host * host)483*4882a593Smuzhiyun static inline bool sdhci_has_requests(struct sdhci_host *host)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun return host->cmd || host->data_cmd;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /*****************************************************************************\
489*4882a593Smuzhiyun * *
490*4882a593Smuzhiyun * Core functions *
491*4882a593Smuzhiyun * *
492*4882a593Smuzhiyun \*****************************************************************************/
493*4882a593Smuzhiyun
sdhci_read_block_pio(struct sdhci_host * host)494*4882a593Smuzhiyun static void sdhci_read_block_pio(struct sdhci_host *host)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun unsigned long flags;
497*4882a593Smuzhiyun size_t blksize, len, chunk;
498*4882a593Smuzhiyun u32 scratch;
499*4882a593Smuzhiyun u8 *buf;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun DBG("PIO reading\n");
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun blksize = host->data->blksz;
504*4882a593Smuzhiyun chunk = 0;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun local_irq_save(flags);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun while (blksize) {
509*4882a593Smuzhiyun BUG_ON(!sg_miter_next(&host->sg_miter));
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun len = min(host->sg_miter.length, blksize);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun blksize -= len;
514*4882a593Smuzhiyun host->sg_miter.consumed = len;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun buf = host->sg_miter.addr;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun while (len) {
519*4882a593Smuzhiyun if (chunk == 0) {
520*4882a593Smuzhiyun scratch = sdhci_readl(host, SDHCI_BUFFER);
521*4882a593Smuzhiyun chunk = 4;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun *buf = scratch & 0xFF;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun buf++;
527*4882a593Smuzhiyun scratch >>= 8;
528*4882a593Smuzhiyun chunk--;
529*4882a593Smuzhiyun len--;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun sg_miter_stop(&host->sg_miter);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun local_irq_restore(flags);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
sdhci_write_block_pio(struct sdhci_host * host)538*4882a593Smuzhiyun static void sdhci_write_block_pio(struct sdhci_host *host)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun unsigned long flags;
541*4882a593Smuzhiyun size_t blksize, len, chunk;
542*4882a593Smuzhiyun u32 scratch;
543*4882a593Smuzhiyun u8 *buf;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun DBG("PIO writing\n");
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun blksize = host->data->blksz;
548*4882a593Smuzhiyun chunk = 0;
549*4882a593Smuzhiyun scratch = 0;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun local_irq_save(flags);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun while (blksize) {
554*4882a593Smuzhiyun BUG_ON(!sg_miter_next(&host->sg_miter));
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun len = min(host->sg_miter.length, blksize);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun blksize -= len;
559*4882a593Smuzhiyun host->sg_miter.consumed = len;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun buf = host->sg_miter.addr;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun while (len) {
564*4882a593Smuzhiyun scratch |= (u32)*buf << (chunk * 8);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun buf++;
567*4882a593Smuzhiyun chunk++;
568*4882a593Smuzhiyun len--;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
571*4882a593Smuzhiyun sdhci_writel(host, scratch, SDHCI_BUFFER);
572*4882a593Smuzhiyun chunk = 0;
573*4882a593Smuzhiyun scratch = 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun sg_miter_stop(&host->sg_miter);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun local_irq_restore(flags);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
sdhci_transfer_pio(struct sdhci_host * host)583*4882a593Smuzhiyun static void sdhci_transfer_pio(struct sdhci_host *host)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun u32 mask;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (host->blocks == 0)
588*4882a593Smuzhiyun return;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (host->data->flags & MMC_DATA_READ)
591*4882a593Smuzhiyun mask = SDHCI_DATA_AVAILABLE;
592*4882a593Smuzhiyun else
593*4882a593Smuzhiyun mask = SDHCI_SPACE_AVAILABLE;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * Some controllers (JMicron JMB38x) mess up the buffer bits
597*4882a593Smuzhiyun * for transfers < 4 bytes. As long as it is just one block,
598*4882a593Smuzhiyun * we can ignore the bits.
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
601*4882a593Smuzhiyun (host->data->blocks == 1))
602*4882a593Smuzhiyun mask = ~0;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
605*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
606*4882a593Smuzhiyun udelay(100);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (host->data->flags & MMC_DATA_READ)
609*4882a593Smuzhiyun sdhci_read_block_pio(host);
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun sdhci_write_block_pio(host);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun host->blocks--;
614*4882a593Smuzhiyun if (host->blocks == 0)
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun DBG("PIO transfer complete.\n");
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
sdhci_pre_dma_transfer(struct sdhci_host * host,struct mmc_data * data,int cookie)621*4882a593Smuzhiyun static int sdhci_pre_dma_transfer(struct sdhci_host *host,
622*4882a593Smuzhiyun struct mmc_data *data, int cookie)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun int sg_count;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * If the data buffers are already mapped, return the previous
628*4882a593Smuzhiyun * dma_map_sg() result.
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun if (data->host_cookie == COOKIE_PRE_MAPPED)
631*4882a593Smuzhiyun return data->sg_count;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Bounce write requests to the bounce buffer */
634*4882a593Smuzhiyun if (host->bounce_buffer) {
635*4882a593Smuzhiyun unsigned int length = data->blksz * data->blocks;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (length > host->bounce_buffer_size) {
638*4882a593Smuzhiyun pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
639*4882a593Smuzhiyun mmc_hostname(host->mmc), length,
640*4882a593Smuzhiyun host->bounce_buffer_size);
641*4882a593Smuzhiyun return -EIO;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
644*4882a593Smuzhiyun /* Copy the data to the bounce buffer */
645*4882a593Smuzhiyun if (host->ops->copy_to_bounce_buffer) {
646*4882a593Smuzhiyun host->ops->copy_to_bounce_buffer(host,
647*4882a593Smuzhiyun data, length);
648*4882a593Smuzhiyun } else {
649*4882a593Smuzhiyun sg_copy_to_buffer(data->sg, data->sg_len,
650*4882a593Smuzhiyun host->bounce_buffer, length);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun /* Switch ownership to the DMA */
654*4882a593Smuzhiyun dma_sync_single_for_device(host->mmc->parent,
655*4882a593Smuzhiyun host->bounce_addr,
656*4882a593Smuzhiyun host->bounce_buffer_size,
657*4882a593Smuzhiyun mmc_get_dma_dir(data));
658*4882a593Smuzhiyun /* Just a dummy value */
659*4882a593Smuzhiyun sg_count = 1;
660*4882a593Smuzhiyun } else {
661*4882a593Smuzhiyun /* Just access the data directly from memory */
662*4882a593Smuzhiyun sg_count = dma_map_sg(mmc_dev(host->mmc),
663*4882a593Smuzhiyun data->sg, data->sg_len,
664*4882a593Smuzhiyun mmc_get_dma_dir(data));
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (sg_count == 0)
668*4882a593Smuzhiyun return -ENOSPC;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun data->sg_count = sg_count;
671*4882a593Smuzhiyun data->host_cookie = cookie;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return sg_count;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
sdhci_kmap_atomic(struct scatterlist * sg,unsigned long * flags)676*4882a593Smuzhiyun static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun local_irq_save(*flags);
679*4882a593Smuzhiyun return kmap_atomic(sg_page(sg)) + sg->offset;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
sdhci_kunmap_atomic(void * buffer,unsigned long * flags)682*4882a593Smuzhiyun static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun kunmap_atomic(buffer);
685*4882a593Smuzhiyun local_irq_restore(*flags);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
sdhci_adma_write_desc(struct sdhci_host * host,void ** desc,dma_addr_t addr,int len,unsigned int cmd)688*4882a593Smuzhiyun void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
689*4882a593Smuzhiyun dma_addr_t addr, int len, unsigned int cmd)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct sdhci_adma2_64_desc *dma_desc = *desc;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* 32-bit and 64-bit descriptors have these members in same position */
694*4882a593Smuzhiyun dma_desc->cmd = cpu_to_le16(cmd);
695*4882a593Smuzhiyun dma_desc->len = cpu_to_le16(len);
696*4882a593Smuzhiyun dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA)
699*4882a593Smuzhiyun dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun *desc += host->desc_sz;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);
704*4882a593Smuzhiyun
__sdhci_adma_write_desc(struct sdhci_host * host,void ** desc,dma_addr_t addr,int len,unsigned int cmd)705*4882a593Smuzhiyun static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
706*4882a593Smuzhiyun void **desc, dma_addr_t addr,
707*4882a593Smuzhiyun int len, unsigned int cmd)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun if (host->ops->adma_write_desc)
710*4882a593Smuzhiyun host->ops->adma_write_desc(host, desc, addr, len, cmd);
711*4882a593Smuzhiyun else
712*4882a593Smuzhiyun sdhci_adma_write_desc(host, desc, addr, len, cmd);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
sdhci_adma_mark_end(void * desc)715*4882a593Smuzhiyun static void sdhci_adma_mark_end(void *desc)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct sdhci_adma2_64_desc *dma_desc = desc;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* 32-bit and 64-bit descriptors have 'cmd' in same position */
720*4882a593Smuzhiyun dma_desc->cmd |= cpu_to_le16(ADMA2_END);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
sdhci_adma_table_pre(struct sdhci_host * host,struct mmc_data * data,int sg_count)723*4882a593Smuzhiyun static void sdhci_adma_table_pre(struct sdhci_host *host,
724*4882a593Smuzhiyun struct mmc_data *data, int sg_count)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct scatterlist *sg;
727*4882a593Smuzhiyun unsigned long flags;
728*4882a593Smuzhiyun dma_addr_t addr, align_addr;
729*4882a593Smuzhiyun void *desc, *align;
730*4882a593Smuzhiyun char *buffer;
731*4882a593Smuzhiyun int len, offset, i;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * The spec does not specify endianness of descriptor table.
735*4882a593Smuzhiyun * We currently guess that it is LE.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun host->sg_count = sg_count;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun desc = host->adma_table;
741*4882a593Smuzhiyun align = host->align_buffer;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun align_addr = host->align_addr;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun for_each_sg(data->sg, sg, host->sg_count, i) {
746*4882a593Smuzhiyun addr = sg_dma_address(sg);
747*4882a593Smuzhiyun len = sg_dma_len(sg);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * The SDHCI specification states that ADMA addresses must
751*4882a593Smuzhiyun * be 32-bit aligned. If they aren't, then we use a bounce
752*4882a593Smuzhiyun * buffer for the (up to three) bytes that screw up the
753*4882a593Smuzhiyun * alignment.
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
756*4882a593Smuzhiyun SDHCI_ADMA2_MASK;
757*4882a593Smuzhiyun if (offset) {
758*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
759*4882a593Smuzhiyun buffer = sdhci_kmap_atomic(sg, &flags);
760*4882a593Smuzhiyun memcpy(align, buffer, offset);
761*4882a593Smuzhiyun sdhci_kunmap_atomic(buffer, &flags);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* tran, valid */
765*4882a593Smuzhiyun __sdhci_adma_write_desc(host, &desc, align_addr,
766*4882a593Smuzhiyun offset, ADMA2_TRAN_VALID);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun BUG_ON(offset > 65536);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun align += SDHCI_ADMA2_ALIGN;
771*4882a593Smuzhiyun align_addr += SDHCI_ADMA2_ALIGN;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun addr += offset;
774*4882a593Smuzhiyun len -= offset;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun BUG_ON(len > 65536);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* tran, valid */
780*4882a593Smuzhiyun if (len)
781*4882a593Smuzhiyun __sdhci_adma_write_desc(host, &desc, addr, len,
782*4882a593Smuzhiyun ADMA2_TRAN_VALID);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun * If this triggers then we have a calculation bug
786*4882a593Smuzhiyun * somewhere. :/
787*4882a593Smuzhiyun */
788*4882a593Smuzhiyun WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
792*4882a593Smuzhiyun /* Mark the last descriptor as the terminating descriptor */
793*4882a593Smuzhiyun if (desc != host->adma_table) {
794*4882a593Smuzhiyun desc -= host->desc_sz;
795*4882a593Smuzhiyun sdhci_adma_mark_end(desc);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun } else {
798*4882a593Smuzhiyun /* Add a terminating entry - nop, end, valid */
799*4882a593Smuzhiyun __sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
sdhci_adma_table_post(struct sdhci_host * host,struct mmc_data * data)803*4882a593Smuzhiyun static void sdhci_adma_table_post(struct sdhci_host *host,
804*4882a593Smuzhiyun struct mmc_data *data)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct scatterlist *sg;
807*4882a593Smuzhiyun int i, size;
808*4882a593Smuzhiyun void *align;
809*4882a593Smuzhiyun char *buffer;
810*4882a593Smuzhiyun unsigned long flags;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ) {
813*4882a593Smuzhiyun bool has_unaligned = false;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Do a quick scan of the SG list for any unaligned mappings */
816*4882a593Smuzhiyun for_each_sg(data->sg, sg, host->sg_count, i)
817*4882a593Smuzhiyun if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
818*4882a593Smuzhiyun has_unaligned = true;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (has_unaligned) {
823*4882a593Smuzhiyun dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
824*4882a593Smuzhiyun data->sg_len, DMA_FROM_DEVICE);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun align = host->align_buffer;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun for_each_sg(data->sg, sg, host->sg_count, i) {
829*4882a593Smuzhiyun if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
830*4882a593Smuzhiyun size = SDHCI_ADMA2_ALIGN -
831*4882a593Smuzhiyun (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun buffer = sdhci_kmap_atomic(sg, &flags);
834*4882a593Smuzhiyun memcpy(buffer, align, size);
835*4882a593Smuzhiyun sdhci_kunmap_atomic(buffer, &flags);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun align += SDHCI_ADMA2_ALIGN;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
sdhci_set_adma_addr(struct sdhci_host * host,dma_addr_t addr)844*4882a593Smuzhiyun static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
847*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA)
848*4882a593Smuzhiyun sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
sdhci_sdma_address(struct sdhci_host * host)851*4882a593Smuzhiyun static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun if (host->bounce_buffer)
854*4882a593Smuzhiyun return host->bounce_addr;
855*4882a593Smuzhiyun else
856*4882a593Smuzhiyun return sg_dma_address(host->data->sg);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
sdhci_set_sdma_addr(struct sdhci_host * host,dma_addr_t addr)859*4882a593Smuzhiyun static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun if (host->v4_mode)
862*4882a593Smuzhiyun sdhci_set_adma_addr(host, addr);
863*4882a593Smuzhiyun else
864*4882a593Smuzhiyun sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
sdhci_target_timeout(struct sdhci_host * host,struct mmc_command * cmd,struct mmc_data * data)867*4882a593Smuzhiyun static unsigned int sdhci_target_timeout(struct sdhci_host *host,
868*4882a593Smuzhiyun struct mmc_command *cmd,
869*4882a593Smuzhiyun struct mmc_data *data)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun unsigned int target_timeout;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* timeout in us */
874*4882a593Smuzhiyun if (!data) {
875*4882a593Smuzhiyun target_timeout = cmd->busy_timeout * 1000;
876*4882a593Smuzhiyun } else {
877*4882a593Smuzhiyun target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
878*4882a593Smuzhiyun if (host->clock && data->timeout_clks) {
879*4882a593Smuzhiyun unsigned long long val;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun * data->timeout_clks is in units of clock cycles.
883*4882a593Smuzhiyun * host->clock is in Hz. target_timeout is in us.
884*4882a593Smuzhiyun * Hence, us = 1000000 * cycles / Hz. Round up.
885*4882a593Smuzhiyun */
886*4882a593Smuzhiyun val = 1000000ULL * data->timeout_clks;
887*4882a593Smuzhiyun if (do_div(val, host->clock))
888*4882a593Smuzhiyun target_timeout++;
889*4882a593Smuzhiyun target_timeout += val;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return target_timeout;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
sdhci_calc_sw_timeout(struct sdhci_host * host,struct mmc_command * cmd)896*4882a593Smuzhiyun static void sdhci_calc_sw_timeout(struct sdhci_host *host,
897*4882a593Smuzhiyun struct mmc_command *cmd)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct mmc_data *data = cmd->data;
900*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
901*4882a593Smuzhiyun struct mmc_ios *ios = &mmc->ios;
902*4882a593Smuzhiyun unsigned char bus_width = 1 << ios->bus_width;
903*4882a593Smuzhiyun unsigned int blksz;
904*4882a593Smuzhiyun unsigned int freq;
905*4882a593Smuzhiyun u64 target_timeout;
906*4882a593Smuzhiyun u64 transfer_time;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun target_timeout = sdhci_target_timeout(host, cmd, data);
909*4882a593Smuzhiyun target_timeout *= NSEC_PER_USEC;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (data) {
912*4882a593Smuzhiyun blksz = data->blksz;
913*4882a593Smuzhiyun freq = host->mmc->actual_clock ? : host->clock;
914*4882a593Smuzhiyun transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
915*4882a593Smuzhiyun do_div(transfer_time, freq);
916*4882a593Smuzhiyun /* multiply by '2' to account for any unknowns */
917*4882a593Smuzhiyun transfer_time = transfer_time * 2;
918*4882a593Smuzhiyun /* calculate timeout for the entire data */
919*4882a593Smuzhiyun host->data_timeout = data->blocks * target_timeout +
920*4882a593Smuzhiyun transfer_time;
921*4882a593Smuzhiyun } else {
922*4882a593Smuzhiyun host->data_timeout = target_timeout;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (host->data_timeout)
926*4882a593Smuzhiyun host->data_timeout += MMC_CMD_TRANSFER_TIME;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
sdhci_calc_timeout(struct sdhci_host * host,struct mmc_command * cmd,bool * too_big)929*4882a593Smuzhiyun static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
930*4882a593Smuzhiyun bool *too_big)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun u8 count;
933*4882a593Smuzhiyun struct mmc_data *data;
934*4882a593Smuzhiyun unsigned target_timeout, current_timeout;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun *too_big = true;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /*
939*4882a593Smuzhiyun * If the host controller provides us with an incorrect timeout
940*4882a593Smuzhiyun * value, just skip the check and use 0xE. The hardware may take
941*4882a593Smuzhiyun * longer to time out, but that's much better than having a too-short
942*4882a593Smuzhiyun * timeout value.
943*4882a593Smuzhiyun */
944*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
945*4882a593Smuzhiyun return 0xE;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Unspecified command, asume max */
948*4882a593Smuzhiyun if (cmd == NULL)
949*4882a593Smuzhiyun return 0xE;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun data = cmd->data;
952*4882a593Smuzhiyun /* Unspecified timeout, assume max */
953*4882a593Smuzhiyun if (!data && !cmd->busy_timeout)
954*4882a593Smuzhiyun return 0xE;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* timeout in us */
957*4882a593Smuzhiyun target_timeout = sdhci_target_timeout(host, cmd, data);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /*
960*4882a593Smuzhiyun * Figure out needed cycles.
961*4882a593Smuzhiyun * We do this in steps in order to fit inside a 32 bit int.
962*4882a593Smuzhiyun * The first step is the minimum timeout, which will have a
963*4882a593Smuzhiyun * minimum resolution of 6 bits:
964*4882a593Smuzhiyun * (1) 2^13*1000 > 2^22,
965*4882a593Smuzhiyun * (2) host->timeout_clk < 2^16
966*4882a593Smuzhiyun * =>
967*4882a593Smuzhiyun * (1) / (2) > 2^6
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun count = 0;
970*4882a593Smuzhiyun current_timeout = (1 << 13) * 1000 / host->timeout_clk;
971*4882a593Smuzhiyun while (current_timeout < target_timeout) {
972*4882a593Smuzhiyun count++;
973*4882a593Smuzhiyun current_timeout <<= 1;
974*4882a593Smuzhiyun if (count >= 0xF)
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (count >= 0xF) {
979*4882a593Smuzhiyun if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
980*4882a593Smuzhiyun DBG("Too large timeout 0x%x requested for CMD%d!\n",
981*4882a593Smuzhiyun count, cmd->opcode);
982*4882a593Smuzhiyun count = 0xE;
983*4882a593Smuzhiyun } else {
984*4882a593Smuzhiyun *too_big = false;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return count;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
sdhci_set_transfer_irqs(struct sdhci_host * host)990*4882a593Smuzhiyun static void sdhci_set_transfer_irqs(struct sdhci_host *host)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
993*4882a593Smuzhiyun u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun if (host->flags & SDHCI_REQ_USE_DMA)
996*4882a593Smuzhiyun host->ier = (host->ier & ~pio_irqs) | dma_irqs;
997*4882a593Smuzhiyun else
998*4882a593Smuzhiyun host->ier = (host->ier & ~dma_irqs) | pio_irqs;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
1001*4882a593Smuzhiyun host->ier |= SDHCI_INT_AUTO_CMD_ERR;
1002*4882a593Smuzhiyun else
1003*4882a593Smuzhiyun host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1006*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
sdhci_set_data_timeout_irq(struct sdhci_host * host,bool enable)1009*4882a593Smuzhiyun void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun if (enable)
1012*4882a593Smuzhiyun host->ier |= SDHCI_INT_DATA_TIMEOUT;
1013*4882a593Smuzhiyun else
1014*4882a593Smuzhiyun host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
1015*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1016*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_data_timeout_irq);
1019*4882a593Smuzhiyun
__sdhci_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)1020*4882a593Smuzhiyun void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun bool too_big = false;
1023*4882a593Smuzhiyun u8 count = sdhci_calc_timeout(host, cmd, &too_big);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (too_big &&
1026*4882a593Smuzhiyun host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1027*4882a593Smuzhiyun sdhci_calc_sw_timeout(host, cmd);
1028*4882a593Smuzhiyun sdhci_set_data_timeout_irq(host, false);
1029*4882a593Smuzhiyun } else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
1030*4882a593Smuzhiyun sdhci_set_data_timeout_irq(host, true);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__sdhci_set_timeout);
1036*4882a593Smuzhiyun
sdhci_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)1037*4882a593Smuzhiyun static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun if (host->ops->set_timeout)
1040*4882a593Smuzhiyun host->ops->set_timeout(host, cmd);
1041*4882a593Smuzhiyun else
1042*4882a593Smuzhiyun __sdhci_set_timeout(host, cmd);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
sdhci_initialize_data(struct sdhci_host * host,struct mmc_data * data)1045*4882a593Smuzhiyun static void sdhci_initialize_data(struct sdhci_host *host,
1046*4882a593Smuzhiyun struct mmc_data *data)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun WARN_ON(host->data);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* Sanity checks */
1051*4882a593Smuzhiyun BUG_ON(data->blksz * data->blocks > 524288);
1052*4882a593Smuzhiyun BUG_ON(data->blksz > host->mmc->max_blk_size);
1053*4882a593Smuzhiyun BUG_ON(data->blocks > 65535);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun host->data = data;
1056*4882a593Smuzhiyun host->data_early = 0;
1057*4882a593Smuzhiyun host->data->bytes_xfered = 0;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
sdhci_set_block_info(struct sdhci_host * host,struct mmc_data * data)1060*4882a593Smuzhiyun static inline void sdhci_set_block_info(struct sdhci_host *host,
1061*4882a593Smuzhiyun struct mmc_data *data)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun /* Set the DMA boundary value and block size */
1064*4882a593Smuzhiyun sdhci_writew(host,
1065*4882a593Smuzhiyun SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
1066*4882a593Smuzhiyun SDHCI_BLOCK_SIZE);
1067*4882a593Smuzhiyun /*
1068*4882a593Smuzhiyun * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
1069*4882a593Smuzhiyun * can be supported, in that case 16-bit block count register must be 0.
1070*4882a593Smuzhiyun */
1071*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1072*4882a593Smuzhiyun (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
1073*4882a593Smuzhiyun if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
1074*4882a593Smuzhiyun sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
1075*4882a593Smuzhiyun sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
1076*4882a593Smuzhiyun } else {
1077*4882a593Smuzhiyun sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
sdhci_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1081*4882a593Smuzhiyun static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct mmc_data *data = cmd->data;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun sdhci_initialize_data(host, data);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1088*4882a593Smuzhiyun struct scatterlist *sg;
1089*4882a593Smuzhiyun unsigned int length_mask, offset_mask;
1090*4882a593Smuzhiyun int i;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun host->flags |= SDHCI_REQ_USE_DMA;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun * FIXME: This doesn't account for merging when mapping the
1096*4882a593Smuzhiyun * scatterlist.
1097*4882a593Smuzhiyun *
1098*4882a593Smuzhiyun * The assumption here being that alignment and lengths are
1099*4882a593Smuzhiyun * the same after DMA mapping to device address space.
1100*4882a593Smuzhiyun */
1101*4882a593Smuzhiyun length_mask = 0;
1102*4882a593Smuzhiyun offset_mask = 0;
1103*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA) {
1104*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1105*4882a593Smuzhiyun length_mask = 3;
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun * As we use up to 3 byte chunks to work
1108*4882a593Smuzhiyun * around alignment problems, we need to
1109*4882a593Smuzhiyun * check the offset as well.
1110*4882a593Smuzhiyun */
1111*4882a593Smuzhiyun offset_mask = 3;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun } else {
1114*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1115*4882a593Smuzhiyun length_mask = 3;
1116*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
1117*4882a593Smuzhiyun offset_mask = 3;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (unlikely(length_mask | offset_mask)) {
1121*4882a593Smuzhiyun for_each_sg(data->sg, sg, data->sg_len, i) {
1122*4882a593Smuzhiyun if (sg->length & length_mask) {
1123*4882a593Smuzhiyun DBG("Reverting to PIO because of transfer size (%d)\n",
1124*4882a593Smuzhiyun sg->length);
1125*4882a593Smuzhiyun host->flags &= ~SDHCI_REQ_USE_DMA;
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun if (sg->offset & offset_mask) {
1129*4882a593Smuzhiyun DBG("Reverting to PIO because of bad alignment\n");
1130*4882a593Smuzhiyun host->flags &= ~SDHCI_REQ_USE_DMA;
1131*4882a593Smuzhiyun break;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (host->flags & SDHCI_REQ_USE_DMA) {
1138*4882a593Smuzhiyun int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (sg_cnt <= 0) {
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * This only happens when someone fed
1143*4882a593Smuzhiyun * us an invalid request.
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun WARN_ON(1);
1146*4882a593Smuzhiyun host->flags &= ~SDHCI_REQ_USE_DMA;
1147*4882a593Smuzhiyun } else if (host->flags & SDHCI_USE_ADMA) {
1148*4882a593Smuzhiyun sdhci_adma_table_pre(host, data, sg_cnt);
1149*4882a593Smuzhiyun sdhci_set_adma_addr(host, host->adma_addr);
1150*4882a593Smuzhiyun } else {
1151*4882a593Smuzhiyun WARN_ON(sg_cnt != 1);
1152*4882a593Smuzhiyun sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun sdhci_config_dma(host);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1159*4882a593Smuzhiyun int flags;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun flags = SG_MITER_ATOMIC;
1162*4882a593Smuzhiyun if (host->data->flags & MMC_DATA_READ)
1163*4882a593Smuzhiyun flags |= SG_MITER_TO_SG;
1164*4882a593Smuzhiyun else
1165*4882a593Smuzhiyun flags |= SG_MITER_FROM_SG;
1166*4882a593Smuzhiyun sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1167*4882a593Smuzhiyun host->blocks = data->blocks;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun sdhci_set_transfer_irqs(host);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun sdhci_set_block_info(host, data);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
1176*4882a593Smuzhiyun
sdhci_external_dma_init(struct sdhci_host * host)1177*4882a593Smuzhiyun static int sdhci_external_dma_init(struct sdhci_host *host)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun int ret = 0;
1180*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun host->tx_chan = dma_request_chan(mmc->parent, "tx");
1183*4882a593Smuzhiyun if (IS_ERR(host->tx_chan)) {
1184*4882a593Smuzhiyun ret = PTR_ERR(host->tx_chan);
1185*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1186*4882a593Smuzhiyun pr_warn("Failed to request TX DMA channel.\n");
1187*4882a593Smuzhiyun host->tx_chan = NULL;
1188*4882a593Smuzhiyun return ret;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun host->rx_chan = dma_request_chan(mmc->parent, "rx");
1192*4882a593Smuzhiyun if (IS_ERR(host->rx_chan)) {
1193*4882a593Smuzhiyun if (host->tx_chan) {
1194*4882a593Smuzhiyun dma_release_channel(host->tx_chan);
1195*4882a593Smuzhiyun host->tx_chan = NULL;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun ret = PTR_ERR(host->rx_chan);
1199*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1200*4882a593Smuzhiyun pr_warn("Failed to request RX DMA channel.\n");
1201*4882a593Smuzhiyun host->rx_chan = NULL;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return ret;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
sdhci_external_dma_channel(struct sdhci_host * host,struct mmc_data * data)1207*4882a593Smuzhiyun static struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1208*4882a593Smuzhiyun struct mmc_data *data)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
sdhci_external_dma_setup(struct sdhci_host * host,struct mmc_command * cmd)1213*4882a593Smuzhiyun static int sdhci_external_dma_setup(struct sdhci_host *host,
1214*4882a593Smuzhiyun struct mmc_command *cmd)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun int ret, i;
1217*4882a593Smuzhiyun enum dma_transfer_direction dir;
1218*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
1219*4882a593Smuzhiyun struct mmc_data *data = cmd->data;
1220*4882a593Smuzhiyun struct dma_chan *chan;
1221*4882a593Smuzhiyun struct dma_slave_config cfg;
1222*4882a593Smuzhiyun dma_cookie_t cookie;
1223*4882a593Smuzhiyun int sg_cnt;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (!host->mapbase)
1226*4882a593Smuzhiyun return -EINVAL;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
1229*4882a593Smuzhiyun cfg.src_addr = host->mapbase + SDHCI_BUFFER;
1230*4882a593Smuzhiyun cfg.dst_addr = host->mapbase + SDHCI_BUFFER;
1231*4882a593Smuzhiyun cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1232*4882a593Smuzhiyun cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1233*4882a593Smuzhiyun cfg.src_maxburst = data->blksz / 4;
1234*4882a593Smuzhiyun cfg.dst_maxburst = data->blksz / 4;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* Sanity check: all the SG entries must be aligned by block size. */
1237*4882a593Smuzhiyun for (i = 0; i < data->sg_len; i++) {
1238*4882a593Smuzhiyun if ((data->sg + i)->length % data->blksz)
1239*4882a593Smuzhiyun return -EINVAL;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun chan = sdhci_external_dma_channel(host, data);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun ret = dmaengine_slave_config(chan, &cfg);
1245*4882a593Smuzhiyun if (ret)
1246*4882a593Smuzhiyun return ret;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1249*4882a593Smuzhiyun if (sg_cnt <= 0)
1250*4882a593Smuzhiyun return -EINVAL;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun dir = data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
1253*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len, dir,
1254*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1255*4882a593Smuzhiyun if (!desc)
1256*4882a593Smuzhiyun return -EINVAL;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun desc->callback = NULL;
1259*4882a593Smuzhiyun desc->callback_param = NULL;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun cookie = dmaengine_submit(desc);
1262*4882a593Smuzhiyun if (dma_submit_error(cookie))
1263*4882a593Smuzhiyun ret = cookie;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun return ret;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
sdhci_external_dma_release(struct sdhci_host * host)1268*4882a593Smuzhiyun static void sdhci_external_dma_release(struct sdhci_host *host)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun if (host->tx_chan) {
1271*4882a593Smuzhiyun dma_release_channel(host->tx_chan);
1272*4882a593Smuzhiyun host->tx_chan = NULL;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (host->rx_chan) {
1276*4882a593Smuzhiyun dma_release_channel(host->rx_chan);
1277*4882a593Smuzhiyun host->rx_chan = NULL;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun sdhci_switch_external_dma(host, false);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
__sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1283*4882a593Smuzhiyun static void __sdhci_external_dma_prepare_data(struct sdhci_host *host,
1284*4882a593Smuzhiyun struct mmc_command *cmd)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct mmc_data *data = cmd->data;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun sdhci_initialize_data(host, data);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun host->flags |= SDHCI_REQ_USE_DMA;
1291*4882a593Smuzhiyun sdhci_set_transfer_irqs(host);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun sdhci_set_block_info(host, data);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1296*4882a593Smuzhiyun static void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1297*4882a593Smuzhiyun struct mmc_command *cmd)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun if (!sdhci_external_dma_setup(host, cmd)) {
1300*4882a593Smuzhiyun __sdhci_external_dma_prepare_data(host, cmd);
1301*4882a593Smuzhiyun } else {
1302*4882a593Smuzhiyun sdhci_external_dma_release(host);
1303*4882a593Smuzhiyun pr_err("%s: Cannot use external DMA, switch to the DMA/PIO which standard SDHCI provides.\n",
1304*4882a593Smuzhiyun mmc_hostname(host->mmc));
1305*4882a593Smuzhiyun sdhci_prepare_data(host, cmd);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
sdhci_external_dma_pre_transfer(struct sdhci_host * host,struct mmc_command * cmd)1309*4882a593Smuzhiyun static void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1310*4882a593Smuzhiyun struct mmc_command *cmd)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun struct dma_chan *chan;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (!cmd->data)
1315*4882a593Smuzhiyun return;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun chan = sdhci_external_dma_channel(host, cmd->data);
1318*4882a593Smuzhiyun if (chan)
1319*4882a593Smuzhiyun dma_async_issue_pending(chan);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun #else
1323*4882a593Smuzhiyun
sdhci_external_dma_init(struct sdhci_host * host)1324*4882a593Smuzhiyun static inline int sdhci_external_dma_init(struct sdhci_host *host)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun return -EOPNOTSUPP;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
sdhci_external_dma_release(struct sdhci_host * host)1329*4882a593Smuzhiyun static inline void sdhci_external_dma_release(struct sdhci_host *host)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1333*4882a593Smuzhiyun static inline void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1334*4882a593Smuzhiyun struct mmc_command *cmd)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun /* This should never happen */
1337*4882a593Smuzhiyun WARN_ON_ONCE(1);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
sdhci_external_dma_pre_transfer(struct sdhci_host * host,struct mmc_command * cmd)1340*4882a593Smuzhiyun static inline void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1341*4882a593Smuzhiyun struct mmc_command *cmd)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
sdhci_external_dma_channel(struct sdhci_host * host,struct mmc_data * data)1345*4882a593Smuzhiyun static inline struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1346*4882a593Smuzhiyun struct mmc_data *data)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun return NULL;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun #endif
1352*4882a593Smuzhiyun
sdhci_switch_external_dma(struct sdhci_host * host,bool en)1353*4882a593Smuzhiyun void sdhci_switch_external_dma(struct sdhci_host *host, bool en)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun host->use_external_dma = en;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_switch_external_dma);
1358*4882a593Smuzhiyun
sdhci_auto_cmd12(struct sdhci_host * host,struct mmc_request * mrq)1359*4882a593Smuzhiyun static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
1360*4882a593Smuzhiyun struct mmc_request *mrq)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
1363*4882a593Smuzhiyun !mrq->cap_cmd_during_tfr;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
sdhci_auto_cmd23(struct sdhci_host * host,struct mmc_request * mrq)1366*4882a593Smuzhiyun static inline bool sdhci_auto_cmd23(struct sdhci_host *host,
1367*4882a593Smuzhiyun struct mmc_request *mrq)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun return mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
sdhci_manual_cmd23(struct sdhci_host * host,struct mmc_request * mrq)1372*4882a593Smuzhiyun static inline bool sdhci_manual_cmd23(struct sdhci_host *host,
1373*4882a593Smuzhiyun struct mmc_request *mrq)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun return mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
sdhci_auto_cmd_select(struct sdhci_host * host,struct mmc_command * cmd,u16 * mode)1378*4882a593Smuzhiyun static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
1379*4882a593Smuzhiyun struct mmc_command *cmd,
1380*4882a593Smuzhiyun u16 *mode)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
1383*4882a593Smuzhiyun (cmd->opcode != SD_IO_RW_EXTENDED);
1384*4882a593Smuzhiyun bool use_cmd23 = sdhci_auto_cmd23(host, cmd->mrq);
1385*4882a593Smuzhiyun u16 ctrl2;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /*
1388*4882a593Smuzhiyun * In case of Version 4.10 or later, use of 'Auto CMD Auto
1389*4882a593Smuzhiyun * Select' is recommended rather than use of 'Auto CMD12
1390*4882a593Smuzhiyun * Enable' or 'Auto CMD23 Enable'. We require Version 4 Mode
1391*4882a593Smuzhiyun * here because some controllers (e.g sdhci-of-dwmshc) expect it.
1392*4882a593Smuzhiyun */
1393*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1394*4882a593Smuzhiyun (use_cmd12 || use_cmd23)) {
1395*4882a593Smuzhiyun *mode |= SDHCI_TRNS_AUTO_SEL;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1398*4882a593Smuzhiyun if (use_cmd23)
1399*4882a593Smuzhiyun ctrl2 |= SDHCI_CMD23_ENABLE;
1400*4882a593Smuzhiyun else
1401*4882a593Smuzhiyun ctrl2 &= ~SDHCI_CMD23_ENABLE;
1402*4882a593Smuzhiyun sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /*
1408*4882a593Smuzhiyun * If we are sending CMD23, CMD12 never gets sent
1409*4882a593Smuzhiyun * on successful completion (so no Auto-CMD12).
1410*4882a593Smuzhiyun */
1411*4882a593Smuzhiyun if (use_cmd12)
1412*4882a593Smuzhiyun *mode |= SDHCI_TRNS_AUTO_CMD12;
1413*4882a593Smuzhiyun else if (use_cmd23)
1414*4882a593Smuzhiyun *mode |= SDHCI_TRNS_AUTO_CMD23;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
sdhci_set_transfer_mode(struct sdhci_host * host,struct mmc_command * cmd)1417*4882a593Smuzhiyun static void sdhci_set_transfer_mode(struct sdhci_host *host,
1418*4882a593Smuzhiyun struct mmc_command *cmd)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun u16 mode = 0;
1421*4882a593Smuzhiyun struct mmc_data *data = cmd->data;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (data == NULL) {
1424*4882a593Smuzhiyun if (host->quirks2 &
1425*4882a593Smuzhiyun SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1426*4882a593Smuzhiyun /* must not clear SDHCI_TRANSFER_MODE when tuning */
1427*4882a593Smuzhiyun if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
1428*4882a593Smuzhiyun sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun /* clear Auto CMD settings for no data CMDs */
1431*4882a593Smuzhiyun mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1432*4882a593Smuzhiyun sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1433*4882a593Smuzhiyun SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun return;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun WARN_ON(!host->data);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1441*4882a593Smuzhiyun mode = SDHCI_TRNS_BLK_CNT_EN;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1444*4882a593Smuzhiyun mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1445*4882a593Smuzhiyun sdhci_auto_cmd_select(host, cmd, &mode);
1446*4882a593Smuzhiyun if (sdhci_auto_cmd23(host, cmd->mrq))
1447*4882a593Smuzhiyun sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
1451*4882a593Smuzhiyun mode |= SDHCI_TRNS_READ;
1452*4882a593Smuzhiyun if (host->flags & SDHCI_REQ_USE_DMA)
1453*4882a593Smuzhiyun mode |= SDHCI_TRNS_DMA;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
sdhci_needs_reset(struct sdhci_host * host,struct mmc_request * mrq)1458*4882a593Smuzhiyun static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun return (!(host->flags & SDHCI_DEVICE_DEAD) &&
1461*4882a593Smuzhiyun ((mrq->cmd && mrq->cmd->error) ||
1462*4882a593Smuzhiyun (mrq->sbc && mrq->sbc->error) ||
1463*4882a593Smuzhiyun (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1464*4882a593Smuzhiyun (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
sdhci_set_mrq_done(struct sdhci_host * host,struct mmc_request * mrq)1467*4882a593Smuzhiyun static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun int i;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1472*4882a593Smuzhiyun if (host->mrqs_done[i] == mrq) {
1473*4882a593Smuzhiyun WARN_ON(1);
1474*4882a593Smuzhiyun return;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1479*4882a593Smuzhiyun if (!host->mrqs_done[i]) {
1480*4882a593Smuzhiyun host->mrqs_done[i] = mrq;
1481*4882a593Smuzhiyun break;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun WARN_ON(i >= SDHCI_MAX_MRQS);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
__sdhci_finish_mrq(struct sdhci_host * host,struct mmc_request * mrq)1488*4882a593Smuzhiyun static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun if (host->cmd && host->cmd->mrq == mrq)
1491*4882a593Smuzhiyun host->cmd = NULL;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun if (host->data_cmd && host->data_cmd->mrq == mrq)
1494*4882a593Smuzhiyun host->data_cmd = NULL;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (host->deferred_cmd && host->deferred_cmd->mrq == mrq)
1497*4882a593Smuzhiyun host->deferred_cmd = NULL;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (host->data && host->data->mrq == mrq)
1500*4882a593Smuzhiyun host->data = NULL;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (sdhci_needs_reset(host, mrq))
1503*4882a593Smuzhiyun host->pending_reset = true;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun sdhci_set_mrq_done(host, mrq);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun sdhci_del_timer(host, mrq);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (!sdhci_has_requests(host))
1510*4882a593Smuzhiyun sdhci_led_deactivate(host);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
sdhci_finish_mrq(struct sdhci_host * host,struct mmc_request * mrq)1513*4882a593Smuzhiyun static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun __sdhci_finish_mrq(host, mrq);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun queue_work(host->complete_wq, &host->complete_work);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
__sdhci_finish_data(struct sdhci_host * host,bool sw_data_timeout)1520*4882a593Smuzhiyun static void __sdhci_finish_data(struct sdhci_host *host, bool sw_data_timeout)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct mmc_command *data_cmd = host->data_cmd;
1523*4882a593Smuzhiyun struct mmc_data *data = host->data;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun host->data = NULL;
1526*4882a593Smuzhiyun host->data_cmd = NULL;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /*
1529*4882a593Smuzhiyun * The controller needs a reset of internal state machines upon error
1530*4882a593Smuzhiyun * conditions.
1531*4882a593Smuzhiyun */
1532*4882a593Smuzhiyun if (data->error) {
1533*4882a593Smuzhiyun if (!host->cmd || host->cmd == data_cmd)
1534*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD);
1535*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_DATA);
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1539*4882a593Smuzhiyun (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1540*4882a593Smuzhiyun sdhci_adma_table_post(host, data);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /*
1543*4882a593Smuzhiyun * The specification states that the block count register must
1544*4882a593Smuzhiyun * be updated, but it does not specify at what point in the
1545*4882a593Smuzhiyun * data flow. That makes the register entirely useless to read
1546*4882a593Smuzhiyun * back so we have to assume that nothing made it to the card
1547*4882a593Smuzhiyun * in the event of an error.
1548*4882a593Smuzhiyun */
1549*4882a593Smuzhiyun if (data->error)
1550*4882a593Smuzhiyun data->bytes_xfered = 0;
1551*4882a593Smuzhiyun else
1552*4882a593Smuzhiyun data->bytes_xfered = data->blksz * data->blocks;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /*
1555*4882a593Smuzhiyun * Need to send CMD12 if -
1556*4882a593Smuzhiyun * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1557*4882a593Smuzhiyun * b) error in multiblock transfer
1558*4882a593Smuzhiyun */
1559*4882a593Smuzhiyun if (data->stop &&
1560*4882a593Smuzhiyun ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
1561*4882a593Smuzhiyun data->error)) {
1562*4882a593Smuzhiyun /*
1563*4882a593Smuzhiyun * 'cap_cmd_during_tfr' request must not use the command line
1564*4882a593Smuzhiyun * after mmc_command_done() has been called. It is upper layer's
1565*4882a593Smuzhiyun * responsibility to send the stop command if required.
1566*4882a593Smuzhiyun */
1567*4882a593Smuzhiyun if (data->mrq->cap_cmd_during_tfr) {
1568*4882a593Smuzhiyun __sdhci_finish_mrq(host, data->mrq);
1569*4882a593Smuzhiyun } else {
1570*4882a593Smuzhiyun /* Avoid triggering warning in sdhci_send_command() */
1571*4882a593Smuzhiyun host->cmd = NULL;
1572*4882a593Smuzhiyun if (!sdhci_send_command(host, data->stop)) {
1573*4882a593Smuzhiyun if (sw_data_timeout) {
1574*4882a593Smuzhiyun /*
1575*4882a593Smuzhiyun * This is anyway a sw data timeout, so
1576*4882a593Smuzhiyun * give up now.
1577*4882a593Smuzhiyun */
1578*4882a593Smuzhiyun data->stop->error = -EIO;
1579*4882a593Smuzhiyun __sdhci_finish_mrq(host, data->mrq);
1580*4882a593Smuzhiyun } else {
1581*4882a593Smuzhiyun WARN_ON(host->deferred_cmd);
1582*4882a593Smuzhiyun host->deferred_cmd = data->stop;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun } else {
1587*4882a593Smuzhiyun __sdhci_finish_mrq(host, data->mrq);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
sdhci_finish_data(struct sdhci_host * host)1591*4882a593Smuzhiyun static void sdhci_finish_data(struct sdhci_host *host)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun __sdhci_finish_data(host, false);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
sdhci_send_command(struct sdhci_host * host,struct mmc_command * cmd)1596*4882a593Smuzhiyun static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun int flags;
1599*4882a593Smuzhiyun u32 mask;
1600*4882a593Smuzhiyun unsigned long timeout;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun WARN_ON(host->cmd);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun /* Initially, a command has no error */
1605*4882a593Smuzhiyun cmd->error = 0;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1608*4882a593Smuzhiyun cmd->opcode == MMC_STOP_TRANSMISSION)
1609*4882a593Smuzhiyun cmd->flags |= MMC_RSP_BUSY;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun mask = SDHCI_CMD_INHIBIT;
1612*4882a593Smuzhiyun if (sdhci_data_line_cmd(cmd))
1613*4882a593Smuzhiyun mask |= SDHCI_DATA_INHIBIT;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun /* We shouldn't wait for data inihibit for stop commands, even
1616*4882a593Smuzhiyun though they might use busy signaling */
1617*4882a593Smuzhiyun if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1618*4882a593Smuzhiyun mask &= ~SDHCI_DATA_INHIBIT;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)
1621*4882a593Smuzhiyun return false;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun host->cmd = cmd;
1624*4882a593Smuzhiyun host->data_timeout = 0;
1625*4882a593Smuzhiyun if (sdhci_data_line_cmd(cmd)) {
1626*4882a593Smuzhiyun WARN_ON(host->data_cmd);
1627*4882a593Smuzhiyun host->data_cmd = cmd;
1628*4882a593Smuzhiyun sdhci_set_timeout(host, cmd);
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun if (cmd->data) {
1632*4882a593Smuzhiyun if (host->use_external_dma)
1633*4882a593Smuzhiyun sdhci_external_dma_prepare_data(host, cmd);
1634*4882a593Smuzhiyun else
1635*4882a593Smuzhiyun sdhci_prepare_data(host, cmd);
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun sdhci_set_transfer_mode(host, cmd);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1643*4882a593Smuzhiyun WARN_ONCE(1, "Unsupported response type!\n");
1644*4882a593Smuzhiyun /*
1645*4882a593Smuzhiyun * This does not happen in practice because 136-bit response
1646*4882a593Smuzhiyun * commands never have busy waiting, so rather than complicate
1647*4882a593Smuzhiyun * the error path, just remove busy waiting and continue.
1648*4882a593Smuzhiyun */
1649*4882a593Smuzhiyun cmd->flags &= ~MMC_RSP_BUSY;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun if (!(cmd->flags & MMC_RSP_PRESENT))
1653*4882a593Smuzhiyun flags = SDHCI_CMD_RESP_NONE;
1654*4882a593Smuzhiyun else if (cmd->flags & MMC_RSP_136)
1655*4882a593Smuzhiyun flags = SDHCI_CMD_RESP_LONG;
1656*4882a593Smuzhiyun else if (cmd->flags & MMC_RSP_BUSY)
1657*4882a593Smuzhiyun flags = SDHCI_CMD_RESP_SHORT_BUSY;
1658*4882a593Smuzhiyun else
1659*4882a593Smuzhiyun flags = SDHCI_CMD_RESP_SHORT;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_CRC)
1662*4882a593Smuzhiyun flags |= SDHCI_CMD_CRC;
1663*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_OPCODE)
1664*4882a593Smuzhiyun flags |= SDHCI_CMD_INDEX;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* CMD19 is special in that the Data Present Select should be set */
1667*4882a593Smuzhiyun if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1668*4882a593Smuzhiyun cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1669*4882a593Smuzhiyun flags |= SDHCI_CMD_DATA;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun timeout = jiffies;
1672*4882a593Smuzhiyun if (host->data_timeout)
1673*4882a593Smuzhiyun timeout += nsecs_to_jiffies(host->data_timeout);
1674*4882a593Smuzhiyun else if (!cmd->data && cmd->busy_timeout > 9000)
1675*4882a593Smuzhiyun timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1676*4882a593Smuzhiyun else
1677*4882a593Smuzhiyun timeout += 10 * HZ;
1678*4882a593Smuzhiyun sdhci_mod_timer(host, cmd->mrq, timeout);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun if (host->use_external_dma)
1681*4882a593Smuzhiyun sdhci_external_dma_pre_transfer(host, cmd);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun return true;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun
sdhci_present_error(struct sdhci_host * host,struct mmc_command * cmd,bool present)1688*4882a593Smuzhiyun static bool sdhci_present_error(struct sdhci_host *host,
1689*4882a593Smuzhiyun struct mmc_command *cmd, bool present)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1692*4882a593Smuzhiyun cmd->error = -ENOMEDIUM;
1693*4882a593Smuzhiyun return true;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun return false;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
sdhci_send_command_retry(struct sdhci_host * host,struct mmc_command * cmd,unsigned long flags)1699*4882a593Smuzhiyun static bool sdhci_send_command_retry(struct sdhci_host *host,
1700*4882a593Smuzhiyun struct mmc_command *cmd,
1701*4882a593Smuzhiyun unsigned long flags)
1702*4882a593Smuzhiyun __releases(host->lock)
1703*4882a593Smuzhiyun __acquires(host->lock)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun struct mmc_command *deferred_cmd = host->deferred_cmd;
1706*4882a593Smuzhiyun int timeout = 10; /* Approx. 10 ms */
1707*4882a593Smuzhiyun bool present;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun while (!sdhci_send_command(host, cmd)) {
1710*4882a593Smuzhiyun if (!timeout--) {
1711*4882a593Smuzhiyun pr_err("%s: Controller never released inhibit bit(s).\n",
1712*4882a593Smuzhiyun mmc_hostname(host->mmc));
1713*4882a593Smuzhiyun sdhci_dumpregs(host);
1714*4882a593Smuzhiyun cmd->error = -EIO;
1715*4882a593Smuzhiyun return false;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun usleep_range(1000, 1250);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun present = host->mmc->ops->get_cd(host->mmc);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* A deferred command might disappear, handle that */
1727*4882a593Smuzhiyun if (cmd == deferred_cmd && cmd != host->deferred_cmd)
1728*4882a593Smuzhiyun return true;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (sdhci_present_error(host, cmd, present))
1731*4882a593Smuzhiyun return false;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (cmd == host->deferred_cmd)
1735*4882a593Smuzhiyun host->deferred_cmd = NULL;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun return true;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
sdhci_read_rsp_136(struct sdhci_host * host,struct mmc_command * cmd)1740*4882a593Smuzhiyun static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun int i, reg;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1745*4882a593Smuzhiyun reg = SDHCI_RESPONSE + (3 - i) * 4;
1746*4882a593Smuzhiyun cmd->resp[i] = sdhci_readl(host, reg);
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
1750*4882a593Smuzhiyun return;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* CRC is stripped so we need to do some shifting */
1753*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1754*4882a593Smuzhiyun cmd->resp[i] <<= 8;
1755*4882a593Smuzhiyun if (i != 3)
1756*4882a593Smuzhiyun cmd->resp[i] |= cmd->resp[i + 1] >> 24;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
sdhci_finish_command(struct sdhci_host * host)1760*4882a593Smuzhiyun static void sdhci_finish_command(struct sdhci_host *host)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun struct mmc_command *cmd = host->cmd;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun host->cmd = NULL;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_PRESENT) {
1767*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
1768*4882a593Smuzhiyun sdhci_read_rsp_136(host, cmd);
1769*4882a593Smuzhiyun } else {
1770*4882a593Smuzhiyun cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1775*4882a593Smuzhiyun mmc_command_done(host->mmc, cmd->mrq);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /*
1778*4882a593Smuzhiyun * The host can send and interrupt when the busy state has
1779*4882a593Smuzhiyun * ended, allowing us to wait without wasting CPU cycles.
1780*4882a593Smuzhiyun * The busy signal uses DAT0 so this is similar to waiting
1781*4882a593Smuzhiyun * for data to complete.
1782*4882a593Smuzhiyun *
1783*4882a593Smuzhiyun * Note: The 1.0 specification is a bit ambiguous about this
1784*4882a593Smuzhiyun * feature so there might be some problems with older
1785*4882a593Smuzhiyun * controllers.
1786*4882a593Smuzhiyun */
1787*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_BUSY) {
1788*4882a593Smuzhiyun if (cmd->data) {
1789*4882a593Smuzhiyun DBG("Cannot wait for busy signal when also doing a data transfer");
1790*4882a593Smuzhiyun } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1791*4882a593Smuzhiyun cmd == host->data_cmd) {
1792*4882a593Smuzhiyun /* Command complete before busy is ended */
1793*4882a593Smuzhiyun return;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* Finished CMD23, now send actual command. */
1798*4882a593Smuzhiyun if (cmd == cmd->mrq->sbc) {
1799*4882a593Smuzhiyun if (!sdhci_send_command(host, cmd->mrq->cmd)) {
1800*4882a593Smuzhiyun WARN_ON(host->deferred_cmd);
1801*4882a593Smuzhiyun host->deferred_cmd = cmd->mrq->cmd;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun } else {
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Processed actual command. */
1806*4882a593Smuzhiyun if (host->data && host->data_early)
1807*4882a593Smuzhiyun sdhci_finish_data(host);
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun if (!cmd->data)
1810*4882a593Smuzhiyun __sdhci_finish_mrq(host, cmd->mrq);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
sdhci_get_preset_value(struct sdhci_host * host)1814*4882a593Smuzhiyun static u16 sdhci_get_preset_value(struct sdhci_host *host)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun u16 preset = 0;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun switch (host->timing) {
1819*4882a593Smuzhiyun case MMC_TIMING_MMC_HS:
1820*4882a593Smuzhiyun case MMC_TIMING_SD_HS:
1821*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_HIGH_SPEED);
1822*4882a593Smuzhiyun break;
1823*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR12:
1824*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1825*4882a593Smuzhiyun break;
1826*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR25:
1827*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1828*4882a593Smuzhiyun break;
1829*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR50:
1830*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1831*4882a593Smuzhiyun break;
1832*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR104:
1833*4882a593Smuzhiyun case MMC_TIMING_MMC_HS200:
1834*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1835*4882a593Smuzhiyun break;
1836*4882a593Smuzhiyun case MMC_TIMING_UHS_DDR50:
1837*4882a593Smuzhiyun case MMC_TIMING_MMC_DDR52:
1838*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1839*4882a593Smuzhiyun break;
1840*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
1841*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1842*4882a593Smuzhiyun break;
1843*4882a593Smuzhiyun default:
1844*4882a593Smuzhiyun pr_warn("%s: Invalid UHS-I mode selected\n",
1845*4882a593Smuzhiyun mmc_hostname(host->mmc));
1846*4882a593Smuzhiyun preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1847*4882a593Smuzhiyun break;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun return preset;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun
sdhci_calc_clk(struct sdhci_host * host,unsigned int clock,unsigned int * actual_clock)1852*4882a593Smuzhiyun u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1853*4882a593Smuzhiyun unsigned int *actual_clock)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun int div = 0; /* Initialized for compiler warning */
1856*4882a593Smuzhiyun int real_div = div, clk_mul = 1;
1857*4882a593Smuzhiyun u16 clk = 0;
1858*4882a593Smuzhiyun bool switch_base_clk = false;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_300) {
1861*4882a593Smuzhiyun if (host->preset_enabled) {
1862*4882a593Smuzhiyun u16 pre_val;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1865*4882a593Smuzhiyun pre_val = sdhci_get_preset_value(host);
1866*4882a593Smuzhiyun div = FIELD_GET(SDHCI_PRESET_SDCLK_FREQ_MASK, pre_val);
1867*4882a593Smuzhiyun if (host->clk_mul &&
1868*4882a593Smuzhiyun (pre_val & SDHCI_PRESET_CLKGEN_SEL)) {
1869*4882a593Smuzhiyun clk = SDHCI_PROG_CLOCK_MODE;
1870*4882a593Smuzhiyun real_div = div + 1;
1871*4882a593Smuzhiyun clk_mul = host->clk_mul;
1872*4882a593Smuzhiyun } else {
1873*4882a593Smuzhiyun real_div = max_t(int, 1, div << 1);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun goto clock_set;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /*
1879*4882a593Smuzhiyun * Check if the Host Controller supports Programmable Clock
1880*4882a593Smuzhiyun * Mode.
1881*4882a593Smuzhiyun */
1882*4882a593Smuzhiyun if (host->clk_mul) {
1883*4882a593Smuzhiyun for (div = 1; div <= 1024; div++) {
1884*4882a593Smuzhiyun if ((host->max_clk * host->clk_mul / div)
1885*4882a593Smuzhiyun <= clock)
1886*4882a593Smuzhiyun break;
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun if ((host->max_clk * host->clk_mul / div) <= clock) {
1889*4882a593Smuzhiyun /*
1890*4882a593Smuzhiyun * Set Programmable Clock Mode in the Clock
1891*4882a593Smuzhiyun * Control register.
1892*4882a593Smuzhiyun */
1893*4882a593Smuzhiyun clk = SDHCI_PROG_CLOCK_MODE;
1894*4882a593Smuzhiyun real_div = div;
1895*4882a593Smuzhiyun clk_mul = host->clk_mul;
1896*4882a593Smuzhiyun div--;
1897*4882a593Smuzhiyun } else {
1898*4882a593Smuzhiyun /*
1899*4882a593Smuzhiyun * Divisor can be too small to reach clock
1900*4882a593Smuzhiyun * speed requirement. Then use the base clock.
1901*4882a593Smuzhiyun */
1902*4882a593Smuzhiyun switch_base_clk = true;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun if (!host->clk_mul || switch_base_clk) {
1907*4882a593Smuzhiyun /* Version 3.00 divisors must be a multiple of 2. */
1908*4882a593Smuzhiyun if (host->max_clk <= clock)
1909*4882a593Smuzhiyun div = 1;
1910*4882a593Smuzhiyun else {
1911*4882a593Smuzhiyun for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1912*4882a593Smuzhiyun div += 2) {
1913*4882a593Smuzhiyun if ((host->max_clk / div) <= clock)
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun real_div = div;
1918*4882a593Smuzhiyun div >>= 1;
1919*4882a593Smuzhiyun if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1920*4882a593Smuzhiyun && !div && host->max_clk <= 25000000)
1921*4882a593Smuzhiyun div = 1;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun } else {
1924*4882a593Smuzhiyun /* Version 2.00 divisors must be a power of 2. */
1925*4882a593Smuzhiyun for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1926*4882a593Smuzhiyun if ((host->max_clk / div) <= clock)
1927*4882a593Smuzhiyun break;
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun real_div = div;
1930*4882a593Smuzhiyun div >>= 1;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun clock_set:
1934*4882a593Smuzhiyun if (real_div)
1935*4882a593Smuzhiyun *actual_clock = (host->max_clk * clk_mul) / real_div;
1936*4882a593Smuzhiyun clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1937*4882a593Smuzhiyun clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1938*4882a593Smuzhiyun << SDHCI_DIVIDER_HI_SHIFT;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun return clk;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1943*4882a593Smuzhiyun
sdhci_enable_clk(struct sdhci_host * host,u16 clk)1944*4882a593Smuzhiyun void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1945*4882a593Smuzhiyun {
1946*4882a593Smuzhiyun ktime_t timeout;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun clk |= SDHCI_CLOCK_INT_EN;
1949*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun /* Wait max 150 ms */
1952*4882a593Smuzhiyun timeout = ktime_add_ms(ktime_get(), 150);
1953*4882a593Smuzhiyun while (1) {
1954*4882a593Smuzhiyun bool timedout = ktime_after(ktime_get(), timeout);
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1957*4882a593Smuzhiyun if (clk & SDHCI_CLOCK_INT_STABLE)
1958*4882a593Smuzhiyun break;
1959*4882a593Smuzhiyun if (timedout) {
1960*4882a593Smuzhiyun pr_err("%s: Internal clock never stabilised.\n",
1961*4882a593Smuzhiyun mmc_hostname(host->mmc));
1962*4882a593Smuzhiyun sdhci_dumpregs(host);
1963*4882a593Smuzhiyun return;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun udelay(10);
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
1969*4882a593Smuzhiyun clk |= SDHCI_CLOCK_PLL_EN;
1970*4882a593Smuzhiyun clk &= ~SDHCI_CLOCK_INT_STABLE;
1971*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun /* Wait max 150 ms */
1974*4882a593Smuzhiyun timeout = ktime_add_ms(ktime_get(), 150);
1975*4882a593Smuzhiyun while (1) {
1976*4882a593Smuzhiyun bool timedout = ktime_after(ktime_get(), timeout);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1979*4882a593Smuzhiyun if (clk & SDHCI_CLOCK_INT_STABLE)
1980*4882a593Smuzhiyun break;
1981*4882a593Smuzhiyun if (timedout) {
1982*4882a593Smuzhiyun pr_err("%s: PLL clock never stabilised.\n",
1983*4882a593Smuzhiyun mmc_hostname(host->mmc));
1984*4882a593Smuzhiyun sdhci_dumpregs(host);
1985*4882a593Smuzhiyun return;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun udelay(10);
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun clk |= SDHCI_CLOCK_CARD_EN;
1992*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_enable_clk);
1995*4882a593Smuzhiyun
sdhci_set_clock(struct sdhci_host * host,unsigned int clock)1996*4882a593Smuzhiyun void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun u16 clk;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun host->mmc->actual_clock = 0;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun if (clock == 0)
2005*4882a593Smuzhiyun return;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
2008*4882a593Smuzhiyun sdhci_enable_clk(host, clk);
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_clock);
2011*4882a593Smuzhiyun
sdhci_set_power_reg(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2012*4882a593Smuzhiyun static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
2013*4882a593Smuzhiyun unsigned short vdd)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun if (mode != MMC_POWER_OFF)
2020*4882a593Smuzhiyun sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
2021*4882a593Smuzhiyun else
2022*4882a593Smuzhiyun sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
sdhci_set_power_noreg(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2025*4882a593Smuzhiyun void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
2026*4882a593Smuzhiyun unsigned short vdd)
2027*4882a593Smuzhiyun {
2028*4882a593Smuzhiyun u8 pwr = 0;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (mode != MMC_POWER_OFF) {
2031*4882a593Smuzhiyun switch (1 << vdd) {
2032*4882a593Smuzhiyun case MMC_VDD_165_195:
2033*4882a593Smuzhiyun /*
2034*4882a593Smuzhiyun * Without a regulator, SDHCI does not support 2.0v
2035*4882a593Smuzhiyun * so we only get here if the driver deliberately
2036*4882a593Smuzhiyun * added the 2.0v range to ocr_avail. Map it to 1.8v
2037*4882a593Smuzhiyun * for the purpose of turning on the power.
2038*4882a593Smuzhiyun */
2039*4882a593Smuzhiyun case MMC_VDD_20_21:
2040*4882a593Smuzhiyun pwr = SDHCI_POWER_180;
2041*4882a593Smuzhiyun break;
2042*4882a593Smuzhiyun case MMC_VDD_29_30:
2043*4882a593Smuzhiyun case MMC_VDD_30_31:
2044*4882a593Smuzhiyun pwr = SDHCI_POWER_300;
2045*4882a593Smuzhiyun break;
2046*4882a593Smuzhiyun case MMC_VDD_32_33:
2047*4882a593Smuzhiyun case MMC_VDD_33_34:
2048*4882a593Smuzhiyun /*
2049*4882a593Smuzhiyun * 3.4 ~ 3.6V are valid only for those platforms where it's
2050*4882a593Smuzhiyun * known that the voltage range is supported by hardware.
2051*4882a593Smuzhiyun */
2052*4882a593Smuzhiyun case MMC_VDD_34_35:
2053*4882a593Smuzhiyun case MMC_VDD_35_36:
2054*4882a593Smuzhiyun pwr = SDHCI_POWER_330;
2055*4882a593Smuzhiyun break;
2056*4882a593Smuzhiyun default:
2057*4882a593Smuzhiyun WARN(1, "%s: Invalid vdd %#x\n",
2058*4882a593Smuzhiyun mmc_hostname(host->mmc), vdd);
2059*4882a593Smuzhiyun break;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun if (host->pwr == pwr)
2064*4882a593Smuzhiyun return;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun host->pwr = pwr;
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun if (pwr == 0) {
2069*4882a593Smuzhiyun sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2070*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2071*4882a593Smuzhiyun sdhci_runtime_pm_bus_off(host);
2072*4882a593Smuzhiyun } else {
2073*4882a593Smuzhiyun /*
2074*4882a593Smuzhiyun * Spec says that we should clear the power reg before setting
2075*4882a593Smuzhiyun * a new value. Some controllers don't seem to like this though.
2076*4882a593Smuzhiyun */
2077*4882a593Smuzhiyun if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
2078*4882a593Smuzhiyun sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /*
2081*4882a593Smuzhiyun * At least the Marvell CaFe chip gets confused if we set the
2082*4882a593Smuzhiyun * voltage and set turn on power at the same time, so set the
2083*4882a593Smuzhiyun * voltage first.
2084*4882a593Smuzhiyun */
2085*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
2086*4882a593Smuzhiyun sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun pwr |= SDHCI_POWER_ON;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2093*4882a593Smuzhiyun sdhci_runtime_pm_bus_on(host);
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun /*
2096*4882a593Smuzhiyun * Some controllers need an extra 10ms delay of 10ms before
2097*4882a593Smuzhiyun * they can apply clock after applying power
2098*4882a593Smuzhiyun */
2099*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
2100*4882a593Smuzhiyun mdelay(10);
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
2104*4882a593Smuzhiyun
sdhci_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2105*4882a593Smuzhiyun void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
2106*4882a593Smuzhiyun unsigned short vdd)
2107*4882a593Smuzhiyun {
2108*4882a593Smuzhiyun if (IS_ERR(host->mmc->supply.vmmc))
2109*4882a593Smuzhiyun sdhci_set_power_noreg(host, mode, vdd);
2110*4882a593Smuzhiyun else
2111*4882a593Smuzhiyun sdhci_set_power_reg(host, mode, vdd);
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_power);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun /*
2116*4882a593Smuzhiyun * Some controllers need to configure a valid bus voltage on their power
2117*4882a593Smuzhiyun * register regardless of whether an external regulator is taking care of power
2118*4882a593Smuzhiyun * supply. This helper function takes care of it if set as the controller's
2119*4882a593Smuzhiyun * sdhci_ops.set_power callback.
2120*4882a593Smuzhiyun */
sdhci_set_power_and_bus_voltage(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2121*4882a593Smuzhiyun void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
2122*4882a593Smuzhiyun unsigned char mode,
2123*4882a593Smuzhiyun unsigned short vdd)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun if (!IS_ERR(host->mmc->supply.vmmc)) {
2126*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun sdhci_set_power_noreg(host, mode, vdd);
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_power_and_bus_voltage);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /*****************************************************************************\
2135*4882a593Smuzhiyun * *
2136*4882a593Smuzhiyun * MMC callbacks *
2137*4882a593Smuzhiyun * *
2138*4882a593Smuzhiyun \*****************************************************************************/
2139*4882a593Smuzhiyun
sdhci_request(struct mmc_host * mmc,struct mmc_request * mrq)2140*4882a593Smuzhiyun void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2143*4882a593Smuzhiyun struct mmc_command *cmd;
2144*4882a593Smuzhiyun unsigned long flags;
2145*4882a593Smuzhiyun bool present;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun /* Firstly check card presence */
2148*4882a593Smuzhiyun present = mmc->ops->get_cd(mmc);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun sdhci_led_activate(host);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun if (sdhci_present_error(host, mrq->cmd, present))
2155*4882a593Smuzhiyun goto out_finish;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun if (!sdhci_send_command_retry(host, cmd, flags))
2160*4882a593Smuzhiyun goto out_finish;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun return;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun out_finish:
2167*4882a593Smuzhiyun sdhci_finish_mrq(host, mrq);
2168*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_request);
2171*4882a593Smuzhiyun
sdhci_request_atomic(struct mmc_host * mmc,struct mmc_request * mrq)2172*4882a593Smuzhiyun int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2175*4882a593Smuzhiyun struct mmc_command *cmd;
2176*4882a593Smuzhiyun unsigned long flags;
2177*4882a593Smuzhiyun int ret = 0;
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun if (sdhci_present_error(host, mrq->cmd, true)) {
2182*4882a593Smuzhiyun sdhci_finish_mrq(host, mrq);
2183*4882a593Smuzhiyun goto out_finish;
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun /*
2189*4882a593Smuzhiyun * The HSQ may send a command in interrupt context without polling
2190*4882a593Smuzhiyun * the busy signaling, which means we should return BUSY if controller
2191*4882a593Smuzhiyun * has not released inhibit bits to allow HSQ trying to send request
2192*4882a593Smuzhiyun * again in non-atomic context. So we should not finish this request
2193*4882a593Smuzhiyun * here.
2194*4882a593Smuzhiyun */
2195*4882a593Smuzhiyun if (!sdhci_send_command(host, cmd))
2196*4882a593Smuzhiyun ret = -EBUSY;
2197*4882a593Smuzhiyun else
2198*4882a593Smuzhiyun sdhci_led_activate(host);
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun out_finish:
2201*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2202*4882a593Smuzhiyun return ret;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_request_atomic);
2205*4882a593Smuzhiyun
sdhci_set_bus_width(struct sdhci_host * host,int width)2206*4882a593Smuzhiyun void sdhci_set_bus_width(struct sdhci_host *host, int width)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun u8 ctrl;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2211*4882a593Smuzhiyun if (width == MMC_BUS_WIDTH_8) {
2212*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_4BITBUS;
2213*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_8BITBUS;
2214*4882a593Smuzhiyun } else {
2215*4882a593Smuzhiyun if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
2216*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_8BITBUS;
2217*4882a593Smuzhiyun if (width == MMC_BUS_WIDTH_4)
2218*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_4BITBUS;
2219*4882a593Smuzhiyun else
2220*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_4BITBUS;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
2225*4882a593Smuzhiyun
sdhci_set_uhs_signaling(struct sdhci_host * host,unsigned timing)2226*4882a593Smuzhiyun void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun u16 ctrl_2;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2231*4882a593Smuzhiyun /* Select Bus Speed Mode for host */
2232*4882a593Smuzhiyun ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
2233*4882a593Smuzhiyun if ((timing == MMC_TIMING_MMC_HS200) ||
2234*4882a593Smuzhiyun (timing == MMC_TIMING_UHS_SDR104))
2235*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
2236*4882a593Smuzhiyun else if (timing == MMC_TIMING_UHS_SDR12)
2237*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
2238*4882a593Smuzhiyun else if (timing == MMC_TIMING_UHS_SDR25)
2239*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
2240*4882a593Smuzhiyun else if (timing == MMC_TIMING_UHS_SDR50)
2241*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
2242*4882a593Smuzhiyun else if ((timing == MMC_TIMING_UHS_DDR50) ||
2243*4882a593Smuzhiyun (timing == MMC_TIMING_MMC_DDR52))
2244*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
2245*4882a593Smuzhiyun else if (timing == MMC_TIMING_MMC_HS400)
2246*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
2247*4882a593Smuzhiyun sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
2250*4882a593Smuzhiyun
sdhci_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)2251*4882a593Smuzhiyun void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2252*4882a593Smuzhiyun {
2253*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2254*4882a593Smuzhiyun u8 ctrl;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun if (ios->power_mode == MMC_POWER_UNDEFINED)
2257*4882a593Smuzhiyun return;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (host->flags & SDHCI_DEVICE_DEAD) {
2260*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vmmc) &&
2261*4882a593Smuzhiyun ios->power_mode == MMC_POWER_OFF)
2262*4882a593Smuzhiyun mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
2263*4882a593Smuzhiyun return;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun /*
2267*4882a593Smuzhiyun * Reset the chip on each power off.
2268*4882a593Smuzhiyun * Should clear out any weird states.
2269*4882a593Smuzhiyun */
2270*4882a593Smuzhiyun if (ios->power_mode == MMC_POWER_OFF) {
2271*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2272*4882a593Smuzhiyun sdhci_reinit(host);
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_300 &&
2276*4882a593Smuzhiyun (ios->power_mode == MMC_POWER_UP) &&
2277*4882a593Smuzhiyun !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
2278*4882a593Smuzhiyun sdhci_enable_preset_value(host, false);
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun if (!ios->clock || ios->clock != host->clock) {
2281*4882a593Smuzhiyun host->ops->set_clock(host, ios->clock);
2282*4882a593Smuzhiyun host->clock = ios->clock;
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
2285*4882a593Smuzhiyun host->clock) {
2286*4882a593Smuzhiyun host->timeout_clk = host->mmc->actual_clock ?
2287*4882a593Smuzhiyun host->mmc->actual_clock / 1000 :
2288*4882a593Smuzhiyun host->clock / 1000;
2289*4882a593Smuzhiyun host->mmc->max_busy_timeout =
2290*4882a593Smuzhiyun host->ops->get_max_timeout_count ?
2291*4882a593Smuzhiyun host->ops->get_max_timeout_count(host) :
2292*4882a593Smuzhiyun 1 << 27;
2293*4882a593Smuzhiyun host->mmc->max_busy_timeout /= host->timeout_clk;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if (host->ops->set_power)
2298*4882a593Smuzhiyun host->ops->set_power(host, ios->power_mode, ios->vdd);
2299*4882a593Smuzhiyun else
2300*4882a593Smuzhiyun sdhci_set_power(host, ios->power_mode, ios->vdd);
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun if (host->ops->platform_send_init_74_clocks)
2303*4882a593Smuzhiyun host->ops->platform_send_init_74_clocks(host, ios->power_mode);
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun host->ops->set_bus_width(host, ios->bus_width);
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
2310*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_SD_HS ||
2311*4882a593Smuzhiyun ios->timing == MMC_TIMING_MMC_HS ||
2312*4882a593Smuzhiyun ios->timing == MMC_TIMING_MMC_HS400 ||
2313*4882a593Smuzhiyun ios->timing == MMC_TIMING_MMC_HS200 ||
2314*4882a593Smuzhiyun ios->timing == MMC_TIMING_MMC_DDR52 ||
2315*4882a593Smuzhiyun ios->timing == MMC_TIMING_UHS_SDR50 ||
2316*4882a593Smuzhiyun ios->timing == MMC_TIMING_UHS_SDR104 ||
2317*4882a593Smuzhiyun ios->timing == MMC_TIMING_UHS_DDR50 ||
2318*4882a593Smuzhiyun ios->timing == MMC_TIMING_UHS_SDR25)
2319*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_HISPD;
2320*4882a593Smuzhiyun else
2321*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_HISPD;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_300) {
2325*4882a593Smuzhiyun u16 clk, ctrl_2;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun if (!host->preset_enabled) {
2328*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2329*4882a593Smuzhiyun /*
2330*4882a593Smuzhiyun * We only need to set Driver Strength if the
2331*4882a593Smuzhiyun * preset value enable is not set.
2332*4882a593Smuzhiyun */
2333*4882a593Smuzhiyun ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2334*4882a593Smuzhiyun ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
2335*4882a593Smuzhiyun if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
2336*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
2337*4882a593Smuzhiyun else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
2338*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2339*4882a593Smuzhiyun else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
2340*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
2341*4882a593Smuzhiyun else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
2342*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
2343*4882a593Smuzhiyun else {
2344*4882a593Smuzhiyun pr_warn("%s: invalid driver type, default to driver type B\n",
2345*4882a593Smuzhiyun mmc_hostname(mmc));
2346*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2350*4882a593Smuzhiyun } else {
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun * According to SDHC Spec v3.00, if the Preset Value
2353*4882a593Smuzhiyun * Enable in the Host Control 2 register is set, we
2354*4882a593Smuzhiyun * need to reset SD Clock Enable before changing High
2355*4882a593Smuzhiyun * Speed Enable to avoid generating clock gliches.
2356*4882a593Smuzhiyun */
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun /* Reset SD Clock Enable */
2359*4882a593Smuzhiyun clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2360*4882a593Smuzhiyun clk &= ~SDHCI_CLOCK_CARD_EN;
2361*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun /* Re-enable SD Clock */
2366*4882a593Smuzhiyun host->ops->set_clock(host, host->clock);
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /* Reset SD Clock Enable */
2370*4882a593Smuzhiyun clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2371*4882a593Smuzhiyun clk &= ~SDHCI_CLOCK_CARD_EN;
2372*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun host->ops->set_uhs_signaling(host, ios->timing);
2375*4882a593Smuzhiyun host->timing = ios->timing;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
2378*4882a593Smuzhiyun ((ios->timing == MMC_TIMING_UHS_SDR12) ||
2379*4882a593Smuzhiyun (ios->timing == MMC_TIMING_UHS_SDR25) ||
2380*4882a593Smuzhiyun (ios->timing == MMC_TIMING_UHS_SDR50) ||
2381*4882a593Smuzhiyun (ios->timing == MMC_TIMING_UHS_SDR104) ||
2382*4882a593Smuzhiyun (ios->timing == MMC_TIMING_UHS_DDR50) ||
2383*4882a593Smuzhiyun (ios->timing == MMC_TIMING_MMC_DDR52))) {
2384*4882a593Smuzhiyun u16 preset;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun sdhci_enable_preset_value(host, true);
2387*4882a593Smuzhiyun preset = sdhci_get_preset_value(host);
2388*4882a593Smuzhiyun ios->drv_type = FIELD_GET(SDHCI_PRESET_DRV_MASK,
2389*4882a593Smuzhiyun preset);
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun /* Re-enable SD Clock */
2393*4882a593Smuzhiyun host->ops->set_clock(host, host->clock);
2394*4882a593Smuzhiyun } else
2395*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun /*
2398*4882a593Smuzhiyun * Some (ENE) controllers go apeshit on some ios operation,
2399*4882a593Smuzhiyun * signalling timeout and CRC errors even on CMD0. Resetting
2400*4882a593Smuzhiyun * it on each ios seems to solve the problem.
2401*4882a593Smuzhiyun */
2402*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
2403*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_set_ios);
2406*4882a593Smuzhiyun
sdhci_get_cd(struct mmc_host * mmc)2407*4882a593Smuzhiyun static int sdhci_get_cd(struct mmc_host *mmc)
2408*4882a593Smuzhiyun {
2409*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2410*4882a593Smuzhiyun int gpio_cd = mmc_gpio_get_cd(mmc);
2411*4882a593Smuzhiyun bool allow = true;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun if (host->flags & SDHCI_DEVICE_DEAD)
2414*4882a593Smuzhiyun return 0;
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun /* If nonremovable, assume that the card is always present. */
2417*4882a593Smuzhiyun if (!mmc_card_is_removable(host->mmc))
2418*4882a593Smuzhiyun return 1;
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun trace_android_vh_sdhci_get_cd(host, &allow);
2421*4882a593Smuzhiyun if (!allow)
2422*4882a593Smuzhiyun return 0;
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun /*
2425*4882a593Smuzhiyun * Try slot gpio detect, if defined it take precedence
2426*4882a593Smuzhiyun * over build in controller functionality
2427*4882a593Smuzhiyun */
2428*4882a593Smuzhiyun if (gpio_cd >= 0)
2429*4882a593Smuzhiyun return !!gpio_cd;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /* If polling, assume that the card is always present. */
2432*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2433*4882a593Smuzhiyun return 1;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun /* Host native card detect */
2436*4882a593Smuzhiyun return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
sdhci_check_ro(struct sdhci_host * host)2439*4882a593Smuzhiyun static int sdhci_check_ro(struct sdhci_host *host)
2440*4882a593Smuzhiyun {
2441*4882a593Smuzhiyun unsigned long flags;
2442*4882a593Smuzhiyun int is_readonly;
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun if (host->flags & SDHCI_DEVICE_DEAD)
2447*4882a593Smuzhiyun is_readonly = 0;
2448*4882a593Smuzhiyun else if (host->ops->get_ro)
2449*4882a593Smuzhiyun is_readonly = host->ops->get_ro(host);
2450*4882a593Smuzhiyun else if (mmc_can_gpio_ro(host->mmc))
2451*4882a593Smuzhiyun is_readonly = mmc_gpio_get_ro(host->mmc);
2452*4882a593Smuzhiyun else
2453*4882a593Smuzhiyun is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
2454*4882a593Smuzhiyun & SDHCI_WRITE_PROTECT);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun /* This quirk needs to be replaced by a callback-function later */
2459*4882a593Smuzhiyun return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
2460*4882a593Smuzhiyun !is_readonly : is_readonly;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun #define SAMPLE_COUNT 5
2464*4882a593Smuzhiyun
sdhci_get_ro(struct mmc_host * mmc)2465*4882a593Smuzhiyun static int sdhci_get_ro(struct mmc_host *mmc)
2466*4882a593Smuzhiyun {
2467*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2468*4882a593Smuzhiyun int i, ro_count;
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2471*4882a593Smuzhiyun return sdhci_check_ro(host);
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun ro_count = 0;
2474*4882a593Smuzhiyun for (i = 0; i < SAMPLE_COUNT; i++) {
2475*4882a593Smuzhiyun if (sdhci_check_ro(host)) {
2476*4882a593Smuzhiyun if (++ro_count > SAMPLE_COUNT / 2)
2477*4882a593Smuzhiyun return 1;
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun msleep(30);
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun return 0;
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
sdhci_hw_reset(struct mmc_host * mmc)2484*4882a593Smuzhiyun static void sdhci_hw_reset(struct mmc_host *mmc)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun if (host->ops && host->ops->hw_reset)
2489*4882a593Smuzhiyun host->ops->hw_reset(host);
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun
sdhci_enable_sdio_irq_nolock(struct sdhci_host * host,int enable)2492*4882a593Smuzhiyun static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
2493*4882a593Smuzhiyun {
2494*4882a593Smuzhiyun if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2495*4882a593Smuzhiyun if (enable)
2496*4882a593Smuzhiyun host->ier |= SDHCI_INT_CARD_INT;
2497*4882a593Smuzhiyun else
2498*4882a593Smuzhiyun host->ier &= ~SDHCI_INT_CARD_INT;
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2501*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun
sdhci_enable_sdio_irq(struct mmc_host * mmc,int enable)2505*4882a593Smuzhiyun void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2506*4882a593Smuzhiyun {
2507*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2508*4882a593Smuzhiyun unsigned long flags;
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun if (enable)
2511*4882a593Smuzhiyun pm_runtime_get_noresume(host->mmc->parent);
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2514*4882a593Smuzhiyun sdhci_enable_sdio_irq_nolock(host, enable);
2515*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun if (!enable)
2518*4882a593Smuzhiyun pm_runtime_put_noidle(host->mmc->parent);
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
2521*4882a593Smuzhiyun
sdhci_ack_sdio_irq(struct mmc_host * mmc)2522*4882a593Smuzhiyun static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2525*4882a593Smuzhiyun unsigned long flags;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2528*4882a593Smuzhiyun sdhci_enable_sdio_irq_nolock(host, true);
2529*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun
sdhci_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)2532*4882a593Smuzhiyun int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
2533*4882a593Smuzhiyun struct mmc_ios *ios)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2536*4882a593Smuzhiyun u16 ctrl;
2537*4882a593Smuzhiyun int ret;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun /*
2540*4882a593Smuzhiyun * Signal Voltage Switching is only applicable for Host Controllers
2541*4882a593Smuzhiyun * v3.00 and above.
2542*4882a593Smuzhiyun */
2543*4882a593Smuzhiyun if (host->version < SDHCI_SPEC_300)
2544*4882a593Smuzhiyun return 0;
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun switch (ios->signal_voltage) {
2549*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_330:
2550*4882a593Smuzhiyun if (!(host->flags & SDHCI_SIGNALING_330))
2551*4882a593Smuzhiyun return -EINVAL;
2552*4882a593Smuzhiyun /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
2553*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_VDD_180;
2554*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
2557*4882a593Smuzhiyun ret = mmc_regulator_set_vqmmc(mmc, ios);
2558*4882a593Smuzhiyun if (ret < 0) {
2559*4882a593Smuzhiyun pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
2560*4882a593Smuzhiyun mmc_hostname(mmc));
2561*4882a593Smuzhiyun return -EIO;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun /* Wait for 5ms */
2565*4882a593Smuzhiyun usleep_range(5000, 5500);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* 3.3V regulator output should be stable within 5 ms */
2568*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2569*4882a593Smuzhiyun if (!(ctrl & SDHCI_CTRL_VDD_180))
2570*4882a593Smuzhiyun return 0;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun pr_warn("%s: 3.3V regulator output did not become stable\n",
2573*4882a593Smuzhiyun mmc_hostname(mmc));
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun return -EAGAIN;
2576*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_180:
2577*4882a593Smuzhiyun if (!(host->flags & SDHCI_SIGNALING_180))
2578*4882a593Smuzhiyun return -EINVAL;
2579*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
2580*4882a593Smuzhiyun ret = mmc_regulator_set_vqmmc(mmc, ios);
2581*4882a593Smuzhiyun if (ret < 0) {
2582*4882a593Smuzhiyun pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
2583*4882a593Smuzhiyun mmc_hostname(mmc));
2584*4882a593Smuzhiyun return -EIO;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun /*
2589*4882a593Smuzhiyun * Enable 1.8V Signal Enable in the Host Control2
2590*4882a593Smuzhiyun * register
2591*4882a593Smuzhiyun */
2592*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_VDD_180;
2593*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* Some controller need to do more when switching */
2596*4882a593Smuzhiyun if (host->ops->voltage_switch)
2597*4882a593Smuzhiyun host->ops->voltage_switch(host);
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun /* 1.8V regulator output should be stable within 5 ms */
2600*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2601*4882a593Smuzhiyun if (ctrl & SDHCI_CTRL_VDD_180)
2602*4882a593Smuzhiyun return 0;
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun pr_warn("%s: 1.8V regulator output did not become stable\n",
2605*4882a593Smuzhiyun mmc_hostname(mmc));
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun return -EAGAIN;
2608*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_120:
2609*4882a593Smuzhiyun if (!(host->flags & SDHCI_SIGNALING_120))
2610*4882a593Smuzhiyun return -EINVAL;
2611*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
2612*4882a593Smuzhiyun ret = mmc_regulator_set_vqmmc(mmc, ios);
2613*4882a593Smuzhiyun if (ret < 0) {
2614*4882a593Smuzhiyun pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
2615*4882a593Smuzhiyun mmc_hostname(mmc));
2616*4882a593Smuzhiyun return -EIO;
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun return 0;
2620*4882a593Smuzhiyun default:
2621*4882a593Smuzhiyun /* No signal voltage switch required */
2622*4882a593Smuzhiyun return 0;
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2626*4882a593Smuzhiyun
sdhci_card_busy(struct mmc_host * mmc)2627*4882a593Smuzhiyun static int sdhci_card_busy(struct mmc_host *mmc)
2628*4882a593Smuzhiyun {
2629*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2630*4882a593Smuzhiyun u32 present_state;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun /* Check whether DAT[0] is 0 */
2633*4882a593Smuzhiyun present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun return !(present_state & SDHCI_DATA_0_LVL_MASK);
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun
sdhci_prepare_hs400_tuning(struct mmc_host * mmc,struct mmc_ios * ios)2638*4882a593Smuzhiyun static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2639*4882a593Smuzhiyun {
2640*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2641*4882a593Smuzhiyun unsigned long flags;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2644*4882a593Smuzhiyun host->flags |= SDHCI_HS400_TUNING;
2645*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun return 0;
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
sdhci_start_tuning(struct sdhci_host * host)2650*4882a593Smuzhiyun void sdhci_start_tuning(struct sdhci_host *host)
2651*4882a593Smuzhiyun {
2652*4882a593Smuzhiyun u16 ctrl;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2655*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_EXEC_TUNING;
2656*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
2657*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_TUNED_CLK;
2658*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun /*
2661*4882a593Smuzhiyun * As per the Host Controller spec v3.00, tuning command
2662*4882a593Smuzhiyun * generates Buffer Read Ready interrupt, so enable that.
2663*4882a593Smuzhiyun *
2664*4882a593Smuzhiyun * Note: The spec clearly says that when tuning sequence
2665*4882a593Smuzhiyun * is being performed, the controller does not generate
2666*4882a593Smuzhiyun * interrupts other than Buffer Read Ready interrupt. But
2667*4882a593Smuzhiyun * to make sure we don't hit a controller bug, we _only_
2668*4882a593Smuzhiyun * enable Buffer Read Ready interrupt here.
2669*4882a593Smuzhiyun */
2670*4882a593Smuzhiyun sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2671*4882a593Smuzhiyun sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2672*4882a593Smuzhiyun }
2673*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2674*4882a593Smuzhiyun
sdhci_end_tuning(struct sdhci_host * host)2675*4882a593Smuzhiyun void sdhci_end_tuning(struct sdhci_host *host)
2676*4882a593Smuzhiyun {
2677*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2678*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2681*4882a593Smuzhiyun
sdhci_reset_tuning(struct sdhci_host * host)2682*4882a593Smuzhiyun void sdhci_reset_tuning(struct sdhci_host *host)
2683*4882a593Smuzhiyun {
2684*4882a593Smuzhiyun u16 ctrl;
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2687*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2688*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2689*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2690*4882a593Smuzhiyun }
2691*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2692*4882a593Smuzhiyun
sdhci_abort_tuning(struct sdhci_host * host,u32 opcode)2693*4882a593Smuzhiyun void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun sdhci_reset_tuning(host);
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD);
2698*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_DATA);
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun sdhci_end_tuning(host);
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun mmc_abort_tuning(host->mmc, opcode);
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun /*
2707*4882a593Smuzhiyun * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2708*4882a593Smuzhiyun * tuning command does not have a data payload (or rather the hardware does it
2709*4882a593Smuzhiyun * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2710*4882a593Smuzhiyun * interrupt setup is different to other commands and there is no timeout
2711*4882a593Smuzhiyun * interrupt so special handling is needed.
2712*4882a593Smuzhiyun */
sdhci_send_tuning(struct sdhci_host * host,u32 opcode)2713*4882a593Smuzhiyun void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
2716*4882a593Smuzhiyun struct mmc_command cmd = {};
2717*4882a593Smuzhiyun struct mmc_request mrq = {};
2718*4882a593Smuzhiyun unsigned long flags;
2719*4882a593Smuzhiyun u32 b = host->sdma_boundary;
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun cmd.opcode = opcode;
2724*4882a593Smuzhiyun cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2725*4882a593Smuzhiyun cmd.mrq = &mrq;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun mrq.cmd = &cmd;
2728*4882a593Smuzhiyun /*
2729*4882a593Smuzhiyun * In response to CMD19, the card sends 64 bytes of tuning
2730*4882a593Smuzhiyun * block to the Host Controller. So we set the block size
2731*4882a593Smuzhiyun * to 64 here.
2732*4882a593Smuzhiyun */
2733*4882a593Smuzhiyun if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2734*4882a593Smuzhiyun mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2735*4882a593Smuzhiyun sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2736*4882a593Smuzhiyun else
2737*4882a593Smuzhiyun sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun /*
2740*4882a593Smuzhiyun * The tuning block is sent by the card to the host controller.
2741*4882a593Smuzhiyun * So we set the TRNS_READ bit in the Transfer Mode register.
2742*4882a593Smuzhiyun * This also takes care of setting DMA Enable and Multi Block
2743*4882a593Smuzhiyun * Select in the same register to 0.
2744*4882a593Smuzhiyun */
2745*4882a593Smuzhiyun sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun if (!sdhci_send_command_retry(host, &cmd, flags)) {
2748*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2749*4882a593Smuzhiyun host->tuning_done = 0;
2750*4882a593Smuzhiyun return;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun host->cmd = NULL;
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun sdhci_del_timer(host, &mrq);
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun host->tuning_done = 0;
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun /* Wait for Buffer Read Ready interrupt */
2762*4882a593Smuzhiyun wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2763*4882a593Smuzhiyun msecs_to_jiffies(50));
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun }
2766*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2767*4882a593Smuzhiyun
__sdhci_execute_tuning(struct sdhci_host * host,u32 opcode)2768*4882a593Smuzhiyun static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2769*4882a593Smuzhiyun {
2770*4882a593Smuzhiyun int i;
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun /*
2773*4882a593Smuzhiyun * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2774*4882a593Smuzhiyun * of loops reaches tuning loop count.
2775*4882a593Smuzhiyun */
2776*4882a593Smuzhiyun for (i = 0; i < host->tuning_loop_count; i++) {
2777*4882a593Smuzhiyun u16 ctrl;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun sdhci_send_tuning(host, opcode);
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun if (!host->tuning_done) {
2782*4882a593Smuzhiyun pr_debug("%s: Tuning timeout, falling back to fixed sampling clock\n",
2783*4882a593Smuzhiyun mmc_hostname(host->mmc));
2784*4882a593Smuzhiyun sdhci_abort_tuning(host, opcode);
2785*4882a593Smuzhiyun return -ETIMEDOUT;
2786*4882a593Smuzhiyun }
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun /* Spec does not require a delay between tuning cycles */
2789*4882a593Smuzhiyun if (host->tuning_delay > 0)
2790*4882a593Smuzhiyun mdelay(host->tuning_delay);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2793*4882a593Smuzhiyun if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2794*4882a593Smuzhiyun if (ctrl & SDHCI_CTRL_TUNED_CLK)
2795*4882a593Smuzhiyun return 0; /* Success! */
2796*4882a593Smuzhiyun break;
2797*4882a593Smuzhiyun }
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2802*4882a593Smuzhiyun mmc_hostname(host->mmc));
2803*4882a593Smuzhiyun sdhci_reset_tuning(host);
2804*4882a593Smuzhiyun return -EAGAIN;
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun
sdhci_execute_tuning(struct mmc_host * mmc,u32 opcode)2807*4882a593Smuzhiyun int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2808*4882a593Smuzhiyun {
2809*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2810*4882a593Smuzhiyun int err = 0;
2811*4882a593Smuzhiyun unsigned int tuning_count = 0;
2812*4882a593Smuzhiyun bool hs400_tuning;
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun hs400_tuning = host->flags & SDHCI_HS400_TUNING;
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2817*4882a593Smuzhiyun tuning_count = host->tuning_count;
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun /*
2820*4882a593Smuzhiyun * The Host Controller needs tuning in case of SDR104 and DDR50
2821*4882a593Smuzhiyun * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2822*4882a593Smuzhiyun * the Capabilities register.
2823*4882a593Smuzhiyun * If the Host Controller supports the HS200 mode then the
2824*4882a593Smuzhiyun * tuning function has to be executed.
2825*4882a593Smuzhiyun */
2826*4882a593Smuzhiyun switch (host->timing) {
2827*4882a593Smuzhiyun /* HS400 tuning is done in HS200 mode */
2828*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
2829*4882a593Smuzhiyun err = -EINVAL;
2830*4882a593Smuzhiyun goto out;
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun case MMC_TIMING_MMC_HS200:
2833*4882a593Smuzhiyun /*
2834*4882a593Smuzhiyun * Periodic re-tuning for HS400 is not expected to be needed, so
2835*4882a593Smuzhiyun * disable it here.
2836*4882a593Smuzhiyun */
2837*4882a593Smuzhiyun if (hs400_tuning)
2838*4882a593Smuzhiyun tuning_count = 0;
2839*4882a593Smuzhiyun break;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR104:
2842*4882a593Smuzhiyun case MMC_TIMING_UHS_DDR50:
2843*4882a593Smuzhiyun break;
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR50:
2846*4882a593Smuzhiyun if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2847*4882a593Smuzhiyun break;
2848*4882a593Smuzhiyun fallthrough;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun default:
2851*4882a593Smuzhiyun goto out;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun if (host->ops->platform_execute_tuning) {
2855*4882a593Smuzhiyun err = host->ops->platform_execute_tuning(host, opcode);
2856*4882a593Smuzhiyun goto out;
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun host->mmc->retune_period = tuning_count;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun if (host->tuning_delay < 0)
2862*4882a593Smuzhiyun host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun sdhci_start_tuning(host);
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun host->tuning_err = __sdhci_execute_tuning(host, opcode);
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun sdhci_end_tuning(host);
2869*4882a593Smuzhiyun out:
2870*4882a593Smuzhiyun host->flags &= ~SDHCI_HS400_TUNING;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun return err;
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2875*4882a593Smuzhiyun
sdhci_enable_preset_value(struct sdhci_host * host,bool enable)2876*4882a593Smuzhiyun static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2877*4882a593Smuzhiyun {
2878*4882a593Smuzhiyun /* Host Controller v3.00 defines preset value registers */
2879*4882a593Smuzhiyun if (host->version < SDHCI_SPEC_300)
2880*4882a593Smuzhiyun return;
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun /*
2883*4882a593Smuzhiyun * We only enable or disable Preset Value if they are not already
2884*4882a593Smuzhiyun * enabled or disabled respectively. Otherwise, we bail out.
2885*4882a593Smuzhiyun */
2886*4882a593Smuzhiyun if (host->preset_enabled != enable) {
2887*4882a593Smuzhiyun u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun if (enable)
2890*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2891*4882a593Smuzhiyun else
2892*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun if (enable)
2897*4882a593Smuzhiyun host->flags |= SDHCI_PV_ENABLED;
2898*4882a593Smuzhiyun else
2899*4882a593Smuzhiyun host->flags &= ~SDHCI_PV_ENABLED;
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun host->preset_enabled = enable;
2902*4882a593Smuzhiyun }
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
sdhci_post_req(struct mmc_host * mmc,struct mmc_request * mrq,int err)2905*4882a593Smuzhiyun static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2906*4882a593Smuzhiyun int err)
2907*4882a593Smuzhiyun {
2908*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2909*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun if (data->host_cookie != COOKIE_UNMAPPED)
2912*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2913*4882a593Smuzhiyun mmc_get_dma_dir(data));
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun data->host_cookie = COOKIE_UNMAPPED;
2916*4882a593Smuzhiyun }
2917*4882a593Smuzhiyun
sdhci_pre_req(struct mmc_host * mmc,struct mmc_request * mrq)2918*4882a593Smuzhiyun static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2919*4882a593Smuzhiyun {
2920*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun mrq->data->host_cookie = COOKIE_UNMAPPED;
2923*4882a593Smuzhiyun
2924*4882a593Smuzhiyun /*
2925*4882a593Smuzhiyun * No pre-mapping in the pre hook if we're using the bounce buffer,
2926*4882a593Smuzhiyun * for that we would need two bounce buffers since one buffer is
2927*4882a593Smuzhiyun * in flight when this is getting called.
2928*4882a593Smuzhiyun */
2929*4882a593Smuzhiyun if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2930*4882a593Smuzhiyun sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
sdhci_error_out_mrqs(struct sdhci_host * host,int err)2933*4882a593Smuzhiyun static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun if (host->data_cmd) {
2936*4882a593Smuzhiyun host->data_cmd->error = err;
2937*4882a593Smuzhiyun sdhci_finish_mrq(host, host->data_cmd->mrq);
2938*4882a593Smuzhiyun }
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun if (host->cmd) {
2941*4882a593Smuzhiyun host->cmd->error = err;
2942*4882a593Smuzhiyun sdhci_finish_mrq(host, host->cmd->mrq);
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun
sdhci_card_event(struct mmc_host * mmc)2946*4882a593Smuzhiyun static void sdhci_card_event(struct mmc_host *mmc)
2947*4882a593Smuzhiyun {
2948*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
2949*4882a593Smuzhiyun unsigned long flags;
2950*4882a593Smuzhiyun int present;
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun /* First check if client has provided their own card event */
2953*4882a593Smuzhiyun if (host->ops->card_event)
2954*4882a593Smuzhiyun host->ops->card_event(host);
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun present = mmc->ops->get_cd(mmc);
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun /* Check sdhci_has_requests() first in case we are runtime suspended */
2961*4882a593Smuzhiyun if (sdhci_has_requests(host) && !present) {
2962*4882a593Smuzhiyun pr_err("%s: Card removed during transfer!\n",
2963*4882a593Smuzhiyun mmc_hostname(host->mmc));
2964*4882a593Smuzhiyun pr_err("%s: Resetting controller.\n",
2965*4882a593Smuzhiyun mmc_hostname(host->mmc));
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD);
2968*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_DATA);
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun sdhci_error_out_mrqs(host, -ENOMEDIUM);
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun static const struct mmc_host_ops sdhci_ops = {
2977*4882a593Smuzhiyun .request = sdhci_request,
2978*4882a593Smuzhiyun .post_req = sdhci_post_req,
2979*4882a593Smuzhiyun .pre_req = sdhci_pre_req,
2980*4882a593Smuzhiyun .set_ios = sdhci_set_ios,
2981*4882a593Smuzhiyun .get_cd = sdhci_get_cd,
2982*4882a593Smuzhiyun .get_ro = sdhci_get_ro,
2983*4882a593Smuzhiyun .hw_reset = sdhci_hw_reset,
2984*4882a593Smuzhiyun .enable_sdio_irq = sdhci_enable_sdio_irq,
2985*4882a593Smuzhiyun .ack_sdio_irq = sdhci_ack_sdio_irq,
2986*4882a593Smuzhiyun .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2987*4882a593Smuzhiyun .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
2988*4882a593Smuzhiyun .execute_tuning = sdhci_execute_tuning,
2989*4882a593Smuzhiyun .card_event = sdhci_card_event,
2990*4882a593Smuzhiyun .card_busy = sdhci_card_busy,
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun /*****************************************************************************\
2994*4882a593Smuzhiyun * *
2995*4882a593Smuzhiyun * Request done *
2996*4882a593Smuzhiyun * *
2997*4882a593Smuzhiyun \*****************************************************************************/
2998*4882a593Smuzhiyun
sdhci_request_done(struct sdhci_host * host)2999*4882a593Smuzhiyun static bool sdhci_request_done(struct sdhci_host *host)
3000*4882a593Smuzhiyun {
3001*4882a593Smuzhiyun unsigned long flags;
3002*4882a593Smuzhiyun struct mmc_request *mrq;
3003*4882a593Smuzhiyun int i;
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3008*4882a593Smuzhiyun mrq = host->mrqs_done[i];
3009*4882a593Smuzhiyun if (mrq)
3010*4882a593Smuzhiyun break;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (!mrq) {
3014*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3015*4882a593Smuzhiyun return true;
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun /*
3019*4882a593Smuzhiyun * The controller needs a reset of internal state machines
3020*4882a593Smuzhiyun * upon error conditions.
3021*4882a593Smuzhiyun */
3022*4882a593Smuzhiyun if (sdhci_needs_reset(host, mrq)) {
3023*4882a593Smuzhiyun /*
3024*4882a593Smuzhiyun * Do not finish until command and data lines are available for
3025*4882a593Smuzhiyun * reset. Note there can only be one other mrq, so it cannot
3026*4882a593Smuzhiyun * also be in mrqs_done, otherwise host->cmd and host->data_cmd
3027*4882a593Smuzhiyun * would both be null.
3028*4882a593Smuzhiyun */
3029*4882a593Smuzhiyun if (host->cmd || host->data_cmd) {
3030*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3031*4882a593Smuzhiyun return true;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /* Some controllers need this kick or reset won't work here */
3035*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
3036*4882a593Smuzhiyun /* This is to force an update */
3037*4882a593Smuzhiyun host->ops->set_clock(host, host->clock);
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun /*
3040*4882a593Smuzhiyun * Spec says we should do both at the same time, but Ricoh
3041*4882a593Smuzhiyun * controllers do not like that.
3042*4882a593Smuzhiyun */
3043*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD);
3044*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_DATA);
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun host->pending_reset = false;
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun
3049*4882a593Smuzhiyun /*
3050*4882a593Smuzhiyun * Always unmap the data buffers if they were mapped by
3051*4882a593Smuzhiyun * sdhci_prepare_data() whenever we finish with a request.
3052*4882a593Smuzhiyun * This avoids leaking DMA mappings on error.
3053*4882a593Smuzhiyun */
3054*4882a593Smuzhiyun if (host->flags & SDHCI_REQ_USE_DMA) {
3055*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun if (host->use_external_dma && data &&
3058*4882a593Smuzhiyun (mrq->cmd->error || data->error)) {
3059*4882a593Smuzhiyun struct dma_chan *chan = sdhci_external_dma_channel(host, data);
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun host->mrqs_done[i] = NULL;
3062*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3063*4882a593Smuzhiyun dmaengine_terminate_sync(chan);
3064*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3065*4882a593Smuzhiyun sdhci_set_mrq_done(host, mrq);
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun if (data && data->host_cookie == COOKIE_MAPPED) {
3069*4882a593Smuzhiyun if (host->bounce_buffer) {
3070*4882a593Smuzhiyun /*
3071*4882a593Smuzhiyun * On reads, copy the bounced data into the
3072*4882a593Smuzhiyun * sglist
3073*4882a593Smuzhiyun */
3074*4882a593Smuzhiyun if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
3075*4882a593Smuzhiyun unsigned int length = data->bytes_xfered;
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun if (length > host->bounce_buffer_size) {
3078*4882a593Smuzhiyun pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
3079*4882a593Smuzhiyun mmc_hostname(host->mmc),
3080*4882a593Smuzhiyun host->bounce_buffer_size,
3081*4882a593Smuzhiyun data->bytes_xfered);
3082*4882a593Smuzhiyun /* Cap it down and continue */
3083*4882a593Smuzhiyun length = host->bounce_buffer_size;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun dma_sync_single_for_cpu(
3086*4882a593Smuzhiyun host->mmc->parent,
3087*4882a593Smuzhiyun host->bounce_addr,
3088*4882a593Smuzhiyun host->bounce_buffer_size,
3089*4882a593Smuzhiyun DMA_FROM_DEVICE);
3090*4882a593Smuzhiyun sg_copy_from_buffer(data->sg,
3091*4882a593Smuzhiyun data->sg_len,
3092*4882a593Smuzhiyun host->bounce_buffer,
3093*4882a593Smuzhiyun length);
3094*4882a593Smuzhiyun } else {
3095*4882a593Smuzhiyun /* No copying, just switch ownership */
3096*4882a593Smuzhiyun dma_sync_single_for_cpu(
3097*4882a593Smuzhiyun host->mmc->parent,
3098*4882a593Smuzhiyun host->bounce_addr,
3099*4882a593Smuzhiyun host->bounce_buffer_size,
3100*4882a593Smuzhiyun mmc_get_dma_dir(data));
3101*4882a593Smuzhiyun }
3102*4882a593Smuzhiyun } else {
3103*4882a593Smuzhiyun /* Unmap the raw data */
3104*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(host->mmc), data->sg,
3105*4882a593Smuzhiyun data->sg_len,
3106*4882a593Smuzhiyun mmc_get_dma_dir(data));
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun data->host_cookie = COOKIE_UNMAPPED;
3109*4882a593Smuzhiyun }
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun host->mrqs_done[i] = NULL;
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun if (host->ops->request_done)
3117*4882a593Smuzhiyun host->ops->request_done(host, mrq);
3118*4882a593Smuzhiyun else
3119*4882a593Smuzhiyun mmc_request_done(host->mmc, mrq);
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun return false;
3122*4882a593Smuzhiyun }
3123*4882a593Smuzhiyun
sdhci_complete_work(struct work_struct * work)3124*4882a593Smuzhiyun static void sdhci_complete_work(struct work_struct *work)
3125*4882a593Smuzhiyun {
3126*4882a593Smuzhiyun struct sdhci_host *host = container_of(work, struct sdhci_host,
3127*4882a593Smuzhiyun complete_work);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun while (!sdhci_request_done(host))
3130*4882a593Smuzhiyun ;
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
sdhci_timeout_timer(struct timer_list * t)3133*4882a593Smuzhiyun static void sdhci_timeout_timer(struct timer_list *t)
3134*4882a593Smuzhiyun {
3135*4882a593Smuzhiyun struct sdhci_host *host;
3136*4882a593Smuzhiyun unsigned long flags;
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun host = from_timer(host, t, timer);
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
3143*4882a593Smuzhiyun pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
3144*4882a593Smuzhiyun mmc_hostname(host->mmc));
3145*4882a593Smuzhiyun sdhci_dumpregs(host);
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
3148*4882a593Smuzhiyun sdhci_finish_mrq(host, host->cmd->mrq);
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3152*4882a593Smuzhiyun }
3153*4882a593Smuzhiyun
sdhci_timeout_data_timer(struct timer_list * t)3154*4882a593Smuzhiyun static void sdhci_timeout_data_timer(struct timer_list *t)
3155*4882a593Smuzhiyun {
3156*4882a593Smuzhiyun struct sdhci_host *host;
3157*4882a593Smuzhiyun unsigned long flags;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun host = from_timer(host, t, data_timer);
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun if (host->data || host->data_cmd ||
3164*4882a593Smuzhiyun (host->cmd && sdhci_data_line_cmd(host->cmd))) {
3165*4882a593Smuzhiyun pr_err("%s: Timeout waiting for hardware interrupt.\n",
3166*4882a593Smuzhiyun mmc_hostname(host->mmc));
3167*4882a593Smuzhiyun sdhci_dumpregs(host);
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun if (host->data) {
3170*4882a593Smuzhiyun host->data->error = -ETIMEDOUT;
3171*4882a593Smuzhiyun __sdhci_finish_data(host, true);
3172*4882a593Smuzhiyun queue_work(host->complete_wq, &host->complete_work);
3173*4882a593Smuzhiyun } else if (host->data_cmd) {
3174*4882a593Smuzhiyun host->data_cmd->error = -ETIMEDOUT;
3175*4882a593Smuzhiyun sdhci_finish_mrq(host, host->data_cmd->mrq);
3176*4882a593Smuzhiyun } else {
3177*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
3178*4882a593Smuzhiyun sdhci_finish_mrq(host, host->cmd->mrq);
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun /*****************************************************************************\
3186*4882a593Smuzhiyun * *
3187*4882a593Smuzhiyun * Interrupt handling *
3188*4882a593Smuzhiyun * *
3189*4882a593Smuzhiyun \*****************************************************************************/
3190*4882a593Smuzhiyun
sdhci_cmd_irq(struct sdhci_host * host,u32 intmask,u32 * intmask_p)3191*4882a593Smuzhiyun static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun /* Handle auto-CMD12 error */
3194*4882a593Smuzhiyun if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
3195*4882a593Smuzhiyun struct mmc_request *mrq = host->data_cmd->mrq;
3196*4882a593Smuzhiyun u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3197*4882a593Smuzhiyun int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3198*4882a593Smuzhiyun SDHCI_INT_DATA_TIMEOUT :
3199*4882a593Smuzhiyun SDHCI_INT_DATA_CRC;
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun /* Treat auto-CMD12 error the same as data error */
3202*4882a593Smuzhiyun if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
3203*4882a593Smuzhiyun *intmask_p |= data_err_bit;
3204*4882a593Smuzhiyun return;
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun }
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun if (!host->cmd) {
3209*4882a593Smuzhiyun /*
3210*4882a593Smuzhiyun * SDHCI recovers from errors by resetting the cmd and data
3211*4882a593Smuzhiyun * circuits. Until that is done, there very well might be more
3212*4882a593Smuzhiyun * interrupts, so ignore them in that case.
3213*4882a593Smuzhiyun */
3214*4882a593Smuzhiyun if (host->pending_reset)
3215*4882a593Smuzhiyun return;
3216*4882a593Smuzhiyun pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
3217*4882a593Smuzhiyun mmc_hostname(host->mmc), (unsigned)intmask);
3218*4882a593Smuzhiyun sdhci_dumpregs(host);
3219*4882a593Smuzhiyun return;
3220*4882a593Smuzhiyun }
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
3223*4882a593Smuzhiyun SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
3224*4882a593Smuzhiyun if (intmask & SDHCI_INT_TIMEOUT)
3225*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
3226*4882a593Smuzhiyun else
3227*4882a593Smuzhiyun host->cmd->error = -EILSEQ;
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun /* Treat data command CRC error the same as data CRC error */
3230*4882a593Smuzhiyun if (host->cmd->data &&
3231*4882a593Smuzhiyun (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
3232*4882a593Smuzhiyun SDHCI_INT_CRC) {
3233*4882a593Smuzhiyun host->cmd = NULL;
3234*4882a593Smuzhiyun *intmask_p |= SDHCI_INT_DATA_CRC;
3235*4882a593Smuzhiyun return;
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun __sdhci_finish_mrq(host, host->cmd->mrq);
3239*4882a593Smuzhiyun return;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* Handle auto-CMD23 error */
3243*4882a593Smuzhiyun if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
3244*4882a593Smuzhiyun struct mmc_request *mrq = host->cmd->mrq;
3245*4882a593Smuzhiyun u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3246*4882a593Smuzhiyun int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3247*4882a593Smuzhiyun -ETIMEDOUT :
3248*4882a593Smuzhiyun -EILSEQ;
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun if (mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
3251*4882a593Smuzhiyun mrq->sbc->error = err;
3252*4882a593Smuzhiyun __sdhci_finish_mrq(host, mrq);
3253*4882a593Smuzhiyun return;
3254*4882a593Smuzhiyun }
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun
3257*4882a593Smuzhiyun if (intmask & SDHCI_INT_RESPONSE)
3258*4882a593Smuzhiyun sdhci_finish_command(host);
3259*4882a593Smuzhiyun }
3260*4882a593Smuzhiyun
sdhci_adma_show_error(struct sdhci_host * host)3261*4882a593Smuzhiyun static void sdhci_adma_show_error(struct sdhci_host *host)
3262*4882a593Smuzhiyun {
3263*4882a593Smuzhiyun void *desc = host->adma_table;
3264*4882a593Smuzhiyun dma_addr_t dma = host->adma_addr;
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun sdhci_dumpregs(host);
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun while (true) {
3269*4882a593Smuzhiyun struct sdhci_adma2_64_desc *dma_desc = desc;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA)
3272*4882a593Smuzhiyun SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
3273*4882a593Smuzhiyun (unsigned long long)dma,
3274*4882a593Smuzhiyun le32_to_cpu(dma_desc->addr_hi),
3275*4882a593Smuzhiyun le32_to_cpu(dma_desc->addr_lo),
3276*4882a593Smuzhiyun le16_to_cpu(dma_desc->len),
3277*4882a593Smuzhiyun le16_to_cpu(dma_desc->cmd));
3278*4882a593Smuzhiyun else
3279*4882a593Smuzhiyun SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
3280*4882a593Smuzhiyun (unsigned long long)dma,
3281*4882a593Smuzhiyun le32_to_cpu(dma_desc->addr_lo),
3282*4882a593Smuzhiyun le16_to_cpu(dma_desc->len),
3283*4882a593Smuzhiyun le16_to_cpu(dma_desc->cmd));
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun desc += host->desc_sz;
3286*4882a593Smuzhiyun dma += host->desc_sz;
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
3289*4882a593Smuzhiyun break;
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun }
3292*4882a593Smuzhiyun
sdhci_data_irq(struct sdhci_host * host,u32 intmask)3293*4882a593Smuzhiyun static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
3294*4882a593Smuzhiyun {
3295*4882a593Smuzhiyun u32 command;
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun /* CMD19 generates _only_ Buffer Read Ready interrupt */
3298*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_AVAIL) {
3299*4882a593Smuzhiyun command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
3300*4882a593Smuzhiyun if (command == MMC_SEND_TUNING_BLOCK ||
3301*4882a593Smuzhiyun command == MMC_SEND_TUNING_BLOCK_HS200) {
3302*4882a593Smuzhiyun host->tuning_done = 1;
3303*4882a593Smuzhiyun wake_up(&host->buf_ready_int);
3304*4882a593Smuzhiyun return;
3305*4882a593Smuzhiyun }
3306*4882a593Smuzhiyun }
3307*4882a593Smuzhiyun
3308*4882a593Smuzhiyun if (!host->data) {
3309*4882a593Smuzhiyun struct mmc_command *data_cmd = host->data_cmd;
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun /*
3312*4882a593Smuzhiyun * The "data complete" interrupt is also used to
3313*4882a593Smuzhiyun * indicate that a busy state has ended. See comment
3314*4882a593Smuzhiyun * above in sdhci_cmd_irq().
3315*4882a593Smuzhiyun */
3316*4882a593Smuzhiyun if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
3317*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3318*4882a593Smuzhiyun host->data_cmd = NULL;
3319*4882a593Smuzhiyun data_cmd->error = -ETIMEDOUT;
3320*4882a593Smuzhiyun __sdhci_finish_mrq(host, data_cmd->mrq);
3321*4882a593Smuzhiyun return;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_END) {
3324*4882a593Smuzhiyun host->data_cmd = NULL;
3325*4882a593Smuzhiyun /*
3326*4882a593Smuzhiyun * Some cards handle busy-end interrupt
3327*4882a593Smuzhiyun * before the command completed, so make
3328*4882a593Smuzhiyun * sure we do things in the proper order.
3329*4882a593Smuzhiyun */
3330*4882a593Smuzhiyun if (host->cmd == data_cmd)
3331*4882a593Smuzhiyun return;
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun __sdhci_finish_mrq(host, data_cmd->mrq);
3334*4882a593Smuzhiyun return;
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun /*
3339*4882a593Smuzhiyun * SDHCI recovers from errors by resetting the cmd and data
3340*4882a593Smuzhiyun * circuits. Until that is done, there very well might be more
3341*4882a593Smuzhiyun * interrupts, so ignore them in that case.
3342*4882a593Smuzhiyun */
3343*4882a593Smuzhiyun if (host->pending_reset)
3344*4882a593Smuzhiyun return;
3345*4882a593Smuzhiyun
3346*4882a593Smuzhiyun pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
3347*4882a593Smuzhiyun mmc_hostname(host->mmc), (unsigned)intmask);
3348*4882a593Smuzhiyun sdhci_dumpregs(host);
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun return;
3351*4882a593Smuzhiyun }
3352*4882a593Smuzhiyun
3353*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_TIMEOUT)
3354*4882a593Smuzhiyun host->data->error = -ETIMEDOUT;
3355*4882a593Smuzhiyun else if (intmask & SDHCI_INT_DATA_END_BIT)
3356*4882a593Smuzhiyun host->data->error = -EILSEQ;
3357*4882a593Smuzhiyun else if ((intmask & SDHCI_INT_DATA_CRC) &&
3358*4882a593Smuzhiyun SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
3359*4882a593Smuzhiyun != MMC_BUS_TEST_R)
3360*4882a593Smuzhiyun host->data->error = -EILSEQ;
3361*4882a593Smuzhiyun else if (intmask & SDHCI_INT_ADMA_ERROR) {
3362*4882a593Smuzhiyun pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
3363*4882a593Smuzhiyun intmask);
3364*4882a593Smuzhiyun sdhci_adma_show_error(host);
3365*4882a593Smuzhiyun host->data->error = -EIO;
3366*4882a593Smuzhiyun if (host->ops->adma_workaround)
3367*4882a593Smuzhiyun host->ops->adma_workaround(host, intmask);
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun if (host->data->error)
3371*4882a593Smuzhiyun sdhci_finish_data(host);
3372*4882a593Smuzhiyun else {
3373*4882a593Smuzhiyun if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
3374*4882a593Smuzhiyun sdhci_transfer_pio(host);
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun /*
3377*4882a593Smuzhiyun * We currently don't do anything fancy with DMA
3378*4882a593Smuzhiyun * boundaries, but as we can't disable the feature
3379*4882a593Smuzhiyun * we need to at least restart the transfer.
3380*4882a593Smuzhiyun *
3381*4882a593Smuzhiyun * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
3382*4882a593Smuzhiyun * should return a valid address to continue from, but as
3383*4882a593Smuzhiyun * some controllers are faulty, don't trust them.
3384*4882a593Smuzhiyun */
3385*4882a593Smuzhiyun if (intmask & SDHCI_INT_DMA_END) {
3386*4882a593Smuzhiyun dma_addr_t dmastart, dmanow;
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun dmastart = sdhci_sdma_address(host);
3389*4882a593Smuzhiyun dmanow = dmastart + host->data->bytes_xfered;
3390*4882a593Smuzhiyun /*
3391*4882a593Smuzhiyun * Force update to the next DMA block boundary.
3392*4882a593Smuzhiyun */
3393*4882a593Smuzhiyun dmanow = (dmanow &
3394*4882a593Smuzhiyun ~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3395*4882a593Smuzhiyun SDHCI_DEFAULT_BOUNDARY_SIZE;
3396*4882a593Smuzhiyun host->data->bytes_xfered = dmanow - dmastart;
3397*4882a593Smuzhiyun DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
3398*4882a593Smuzhiyun &dmastart, host->data->bytes_xfered, &dmanow);
3399*4882a593Smuzhiyun sdhci_set_sdma_addr(host, dmanow);
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_END) {
3403*4882a593Smuzhiyun if (host->cmd == host->data_cmd) {
3404*4882a593Smuzhiyun /*
3405*4882a593Smuzhiyun * Data managed to finish before the
3406*4882a593Smuzhiyun * command completed. Make sure we do
3407*4882a593Smuzhiyun * things in the proper order.
3408*4882a593Smuzhiyun */
3409*4882a593Smuzhiyun host->data_early = 1;
3410*4882a593Smuzhiyun } else {
3411*4882a593Smuzhiyun sdhci_finish_data(host);
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun }
3414*4882a593Smuzhiyun }
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun
sdhci_defer_done(struct sdhci_host * host,struct mmc_request * mrq)3417*4882a593Smuzhiyun static inline bool sdhci_defer_done(struct sdhci_host *host,
3418*4882a593Smuzhiyun struct mmc_request *mrq)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun return host->pending_reset || host->always_defer_done ||
3423*4882a593Smuzhiyun ((host->flags & SDHCI_REQ_USE_DMA) && data &&
3424*4882a593Smuzhiyun data->host_cookie == COOKIE_MAPPED);
3425*4882a593Smuzhiyun }
3426*4882a593Smuzhiyun
sdhci_irq(int irq,void * dev_id)3427*4882a593Smuzhiyun static irqreturn_t sdhci_irq(int irq, void *dev_id)
3428*4882a593Smuzhiyun {
3429*4882a593Smuzhiyun struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3430*4882a593Smuzhiyun irqreturn_t result = IRQ_NONE;
3431*4882a593Smuzhiyun struct sdhci_host *host = dev_id;
3432*4882a593Smuzhiyun u32 intmask, mask, unexpected = 0;
3433*4882a593Smuzhiyun int max_loops = 16;
3434*4882a593Smuzhiyun int i;
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun spin_lock(&host->lock);
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun if (host->runtime_suspended) {
3439*4882a593Smuzhiyun spin_unlock(&host->lock);
3440*4882a593Smuzhiyun return IRQ_NONE;
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3444*4882a593Smuzhiyun if (!intmask || intmask == 0xffffffff) {
3445*4882a593Smuzhiyun result = IRQ_NONE;
3446*4882a593Smuzhiyun goto out;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun do {
3450*4882a593Smuzhiyun DBG("IRQ status 0x%08x\n", intmask);
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun if (host->ops->irq) {
3453*4882a593Smuzhiyun intmask = host->ops->irq(host, intmask);
3454*4882a593Smuzhiyun if (!intmask)
3455*4882a593Smuzhiyun goto cont;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun /* Clear selected interrupts. */
3459*4882a593Smuzhiyun mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3460*4882a593Smuzhiyun SDHCI_INT_BUS_POWER);
3461*4882a593Smuzhiyun sdhci_writel(host, mask, SDHCI_INT_STATUS);
3462*4882a593Smuzhiyun
3463*4882a593Smuzhiyun if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3464*4882a593Smuzhiyun u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
3465*4882a593Smuzhiyun SDHCI_CARD_PRESENT;
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun /*
3468*4882a593Smuzhiyun * There is a observation on i.mx esdhc. INSERT
3469*4882a593Smuzhiyun * bit will be immediately set again when it gets
3470*4882a593Smuzhiyun * cleared, if a card is inserted. We have to mask
3471*4882a593Smuzhiyun * the irq to prevent interrupt storm which will
3472*4882a593Smuzhiyun * freeze the system. And the REMOVE gets the
3473*4882a593Smuzhiyun * same situation.
3474*4882a593Smuzhiyun *
3475*4882a593Smuzhiyun * More testing are needed here to ensure it works
3476*4882a593Smuzhiyun * for other platforms though.
3477*4882a593Smuzhiyun */
3478*4882a593Smuzhiyun host->ier &= ~(SDHCI_INT_CARD_INSERT |
3479*4882a593Smuzhiyun SDHCI_INT_CARD_REMOVE);
3480*4882a593Smuzhiyun host->ier |= present ? SDHCI_INT_CARD_REMOVE :
3481*4882a593Smuzhiyun SDHCI_INT_CARD_INSERT;
3482*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3483*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3484*4882a593Smuzhiyun
3485*4882a593Smuzhiyun sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
3486*4882a593Smuzhiyun SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
3489*4882a593Smuzhiyun SDHCI_INT_CARD_REMOVE);
3490*4882a593Smuzhiyun result = IRQ_WAKE_THREAD;
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun if (intmask & SDHCI_INT_CMD_MASK)
3494*4882a593Smuzhiyun sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun if (intmask & SDHCI_INT_DATA_MASK)
3497*4882a593Smuzhiyun sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3498*4882a593Smuzhiyun
3499*4882a593Smuzhiyun if (intmask & SDHCI_INT_BUS_POWER)
3500*4882a593Smuzhiyun pr_err("%s: Card is consuming too much power!\n",
3501*4882a593Smuzhiyun mmc_hostname(host->mmc));
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun if (intmask & SDHCI_INT_RETUNE)
3504*4882a593Smuzhiyun mmc_retune_needed(host->mmc);
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun if ((intmask & SDHCI_INT_CARD_INT) &&
3507*4882a593Smuzhiyun (host->ier & SDHCI_INT_CARD_INT)) {
3508*4882a593Smuzhiyun sdhci_enable_sdio_irq_nolock(host, false);
3509*4882a593Smuzhiyun sdio_signal_irq(host->mmc);
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
3513*4882a593Smuzhiyun SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3514*4882a593Smuzhiyun SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3515*4882a593Smuzhiyun SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun if (intmask) {
3518*4882a593Smuzhiyun unexpected |= intmask;
3519*4882a593Smuzhiyun sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun cont:
3522*4882a593Smuzhiyun if (result == IRQ_NONE)
3523*4882a593Smuzhiyun result = IRQ_HANDLED;
3524*4882a593Smuzhiyun
3525*4882a593Smuzhiyun intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3526*4882a593Smuzhiyun } while (intmask && --max_loops);
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun /* Determine if mrqs can be completed immediately */
3529*4882a593Smuzhiyun for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3530*4882a593Smuzhiyun struct mmc_request *mrq = host->mrqs_done[i];
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun if (!mrq)
3533*4882a593Smuzhiyun continue;
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun if (sdhci_defer_done(host, mrq)) {
3536*4882a593Smuzhiyun result = IRQ_WAKE_THREAD;
3537*4882a593Smuzhiyun } else {
3538*4882a593Smuzhiyun mrqs_done[i] = mrq;
3539*4882a593Smuzhiyun host->mrqs_done[i] = NULL;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun out:
3543*4882a593Smuzhiyun if (host->deferred_cmd)
3544*4882a593Smuzhiyun result = IRQ_WAKE_THREAD;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun spin_unlock(&host->lock);
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun /* Process mrqs ready for immediate completion */
3549*4882a593Smuzhiyun for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3550*4882a593Smuzhiyun if (!mrqs_done[i])
3551*4882a593Smuzhiyun continue;
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun if (host->ops->request_done)
3554*4882a593Smuzhiyun host->ops->request_done(host, mrqs_done[i]);
3555*4882a593Smuzhiyun else
3556*4882a593Smuzhiyun mmc_request_done(host->mmc, mrqs_done[i]);
3557*4882a593Smuzhiyun }
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun if (unexpected) {
3560*4882a593Smuzhiyun pr_err("%s: Unexpected interrupt 0x%08x.\n",
3561*4882a593Smuzhiyun mmc_hostname(host->mmc), unexpected);
3562*4882a593Smuzhiyun sdhci_dumpregs(host);
3563*4882a593Smuzhiyun }
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun return result;
3566*4882a593Smuzhiyun }
3567*4882a593Smuzhiyun
sdhci_thread_irq(int irq,void * dev_id)3568*4882a593Smuzhiyun static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
3569*4882a593Smuzhiyun {
3570*4882a593Smuzhiyun struct sdhci_host *host = dev_id;
3571*4882a593Smuzhiyun struct mmc_command *cmd;
3572*4882a593Smuzhiyun unsigned long flags;
3573*4882a593Smuzhiyun u32 isr;
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun while (!sdhci_request_done(host))
3576*4882a593Smuzhiyun ;
3577*4882a593Smuzhiyun
3578*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun isr = host->thread_isr;
3581*4882a593Smuzhiyun host->thread_isr = 0;
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun cmd = host->deferred_cmd;
3584*4882a593Smuzhiyun if (cmd && !sdhci_send_command_retry(host, cmd, flags))
3585*4882a593Smuzhiyun sdhci_finish_mrq(host, cmd->mrq);
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3588*4882a593Smuzhiyun
3589*4882a593Smuzhiyun if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3590*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun mmc->ops->card_event(mmc);
3593*4882a593Smuzhiyun mmc_detect_change(mmc, msecs_to_jiffies(200));
3594*4882a593Smuzhiyun }
3595*4882a593Smuzhiyun
3596*4882a593Smuzhiyun return IRQ_HANDLED;
3597*4882a593Smuzhiyun }
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun /*****************************************************************************\
3600*4882a593Smuzhiyun * *
3601*4882a593Smuzhiyun * Suspend/resume *
3602*4882a593Smuzhiyun * *
3603*4882a593Smuzhiyun \*****************************************************************************/
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun #ifdef CONFIG_PM
3606*4882a593Smuzhiyun
sdhci_cd_irq_can_wakeup(struct sdhci_host * host)3607*4882a593Smuzhiyun static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
3608*4882a593Smuzhiyun {
3609*4882a593Smuzhiyun return mmc_card_is_removable(host->mmc) &&
3610*4882a593Smuzhiyun !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3611*4882a593Smuzhiyun !mmc_can_gpio_cd(host->mmc);
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun /*
3615*4882a593Smuzhiyun * To enable wakeup events, the corresponding events have to be enabled in
3616*4882a593Smuzhiyun * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
3617*4882a593Smuzhiyun * Table' in the SD Host Controller Standard Specification.
3618*4882a593Smuzhiyun * It is useless to restore SDHCI_INT_ENABLE state in
3619*4882a593Smuzhiyun * sdhci_disable_irq_wakeups() since it will be set by
3620*4882a593Smuzhiyun * sdhci_enable_card_detection() or sdhci_init().
3621*4882a593Smuzhiyun */
sdhci_enable_irq_wakeups(struct sdhci_host * host)3622*4882a593Smuzhiyun static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3623*4882a593Smuzhiyun {
3624*4882a593Smuzhiyun u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
3625*4882a593Smuzhiyun SDHCI_WAKE_ON_INT;
3626*4882a593Smuzhiyun u32 irq_val = 0;
3627*4882a593Smuzhiyun u8 wake_val = 0;
3628*4882a593Smuzhiyun u8 val;
3629*4882a593Smuzhiyun
3630*4882a593Smuzhiyun if (sdhci_cd_irq_can_wakeup(host)) {
3631*4882a593Smuzhiyun wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
3632*4882a593Smuzhiyun irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3633*4882a593Smuzhiyun }
3634*4882a593Smuzhiyun
3635*4882a593Smuzhiyun if (mmc_card_wake_sdio_irq(host->mmc)) {
3636*4882a593Smuzhiyun wake_val |= SDHCI_WAKE_ON_INT;
3637*4882a593Smuzhiyun irq_val |= SDHCI_INT_CARD_INT;
3638*4882a593Smuzhiyun }
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun if (!irq_val)
3641*4882a593Smuzhiyun return false;
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3644*4882a593Smuzhiyun val &= ~mask;
3645*4882a593Smuzhiyun val |= wake_val;
3646*4882a593Smuzhiyun sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3647*4882a593Smuzhiyun
3648*4882a593Smuzhiyun sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun host->irq_wake_enabled = !enable_irq_wake(host->irq);
3651*4882a593Smuzhiyun
3652*4882a593Smuzhiyun return host->irq_wake_enabled;
3653*4882a593Smuzhiyun }
3654*4882a593Smuzhiyun
sdhci_disable_irq_wakeups(struct sdhci_host * host)3655*4882a593Smuzhiyun static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3656*4882a593Smuzhiyun {
3657*4882a593Smuzhiyun u8 val;
3658*4882a593Smuzhiyun u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
3659*4882a593Smuzhiyun | SDHCI_WAKE_ON_INT;
3660*4882a593Smuzhiyun
3661*4882a593Smuzhiyun val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3662*4882a593Smuzhiyun val &= ~mask;
3663*4882a593Smuzhiyun sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun disable_irq_wake(host->irq);
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun host->irq_wake_enabled = false;
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun
sdhci_suspend_host(struct sdhci_host * host)3670*4882a593Smuzhiyun int sdhci_suspend_host(struct sdhci_host *host)
3671*4882a593Smuzhiyun {
3672*4882a593Smuzhiyun sdhci_disable_card_detection(host);
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun mmc_retune_timer_stop(host->mmc);
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun if (!device_may_wakeup(mmc_dev(host->mmc)) ||
3677*4882a593Smuzhiyun !sdhci_enable_irq_wakeups(host)) {
3678*4882a593Smuzhiyun host->ier = 0;
3679*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3680*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3681*4882a593Smuzhiyun free_irq(host->irq, host);
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun return 0;
3685*4882a593Smuzhiyun }
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3688*4882a593Smuzhiyun
sdhci_resume_host(struct sdhci_host * host)3689*4882a593Smuzhiyun int sdhci_resume_host(struct sdhci_host *host)
3690*4882a593Smuzhiyun {
3691*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
3692*4882a593Smuzhiyun int ret = 0;
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3695*4882a593Smuzhiyun if (host->ops->enable_dma)
3696*4882a593Smuzhiyun host->ops->enable_dma(host);
3697*4882a593Smuzhiyun }
3698*4882a593Smuzhiyun
3699*4882a593Smuzhiyun if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
3700*4882a593Smuzhiyun (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
3701*4882a593Smuzhiyun /* Card keeps power but host controller does not */
3702*4882a593Smuzhiyun sdhci_init(host, 0);
3703*4882a593Smuzhiyun host->pwr = 0;
3704*4882a593Smuzhiyun host->clock = 0;
3705*4882a593Smuzhiyun mmc->ops->set_ios(mmc, &mmc->ios);
3706*4882a593Smuzhiyun } else {
3707*4882a593Smuzhiyun sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun if (host->irq_wake_enabled) {
3711*4882a593Smuzhiyun sdhci_disable_irq_wakeups(host);
3712*4882a593Smuzhiyun } else {
3713*4882a593Smuzhiyun ret = request_threaded_irq(host->irq, sdhci_irq,
3714*4882a593Smuzhiyun sdhci_thread_irq, IRQF_SHARED,
3715*4882a593Smuzhiyun mmc_hostname(host->mmc), host);
3716*4882a593Smuzhiyun if (ret)
3717*4882a593Smuzhiyun return ret;
3718*4882a593Smuzhiyun }
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun sdhci_enable_card_detection(host);
3721*4882a593Smuzhiyun
3722*4882a593Smuzhiyun return ret;
3723*4882a593Smuzhiyun }
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_resume_host);
3726*4882a593Smuzhiyun
sdhci_runtime_suspend_host(struct sdhci_host * host)3727*4882a593Smuzhiyun int sdhci_runtime_suspend_host(struct sdhci_host *host)
3728*4882a593Smuzhiyun {
3729*4882a593Smuzhiyun unsigned long flags;
3730*4882a593Smuzhiyun
3731*4882a593Smuzhiyun mmc_retune_timer_stop(host->mmc);
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3734*4882a593Smuzhiyun host->ier &= SDHCI_INT_CARD_INT;
3735*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3736*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3737*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun synchronize_hardirq(host->irq);
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3742*4882a593Smuzhiyun host->runtime_suspended = true;
3743*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3744*4882a593Smuzhiyun
3745*4882a593Smuzhiyun return 0;
3746*4882a593Smuzhiyun }
3747*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
3748*4882a593Smuzhiyun
sdhci_runtime_resume_host(struct sdhci_host * host,int soft_reset)3749*4882a593Smuzhiyun int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3750*4882a593Smuzhiyun {
3751*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
3752*4882a593Smuzhiyun unsigned long flags;
3753*4882a593Smuzhiyun int host_flags = host->flags;
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3756*4882a593Smuzhiyun if (host->ops->enable_dma)
3757*4882a593Smuzhiyun host->ops->enable_dma(host);
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun sdhci_init(host, soft_reset);
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
3763*4882a593Smuzhiyun mmc->ios.power_mode != MMC_POWER_OFF) {
3764*4882a593Smuzhiyun /* Force clock and power re-program */
3765*4882a593Smuzhiyun host->pwr = 0;
3766*4882a593Smuzhiyun host->clock = 0;
3767*4882a593Smuzhiyun mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
3768*4882a593Smuzhiyun mmc->ops->set_ios(mmc, &mmc->ios);
3769*4882a593Smuzhiyun
3770*4882a593Smuzhiyun if ((host_flags & SDHCI_PV_ENABLED) &&
3771*4882a593Smuzhiyun !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
3772*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3773*4882a593Smuzhiyun sdhci_enable_preset_value(host, true);
3774*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
3777*4882a593Smuzhiyun if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
3778*4882a593Smuzhiyun mmc->ops->hs400_enhanced_strobe)
3779*4882a593Smuzhiyun mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
3780*4882a593Smuzhiyun }
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3783*4882a593Smuzhiyun
3784*4882a593Smuzhiyun host->runtime_suspended = false;
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun /* Enable SDIO IRQ */
3787*4882a593Smuzhiyun if (sdio_irq_claimed(mmc))
3788*4882a593Smuzhiyun sdhci_enable_sdio_irq_nolock(host, true);
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun /* Enable Card Detection */
3791*4882a593Smuzhiyun sdhci_enable_card_detection(host);
3792*4882a593Smuzhiyun
3793*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3794*4882a593Smuzhiyun
3795*4882a593Smuzhiyun return 0;
3796*4882a593Smuzhiyun }
3797*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun #endif /* CONFIG_PM */
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun /*****************************************************************************\
3802*4882a593Smuzhiyun * *
3803*4882a593Smuzhiyun * Command Queue Engine (CQE) helpers *
3804*4882a593Smuzhiyun * *
3805*4882a593Smuzhiyun \*****************************************************************************/
3806*4882a593Smuzhiyun
sdhci_cqe_enable(struct mmc_host * mmc)3807*4882a593Smuzhiyun void sdhci_cqe_enable(struct mmc_host *mmc)
3808*4882a593Smuzhiyun {
3809*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
3810*4882a593Smuzhiyun unsigned long flags;
3811*4882a593Smuzhiyun u8 ctrl;
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3816*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_DMA_MASK;
3817*4882a593Smuzhiyun /*
3818*4882a593Smuzhiyun * Host from V4.10 supports ADMA3 DMA type.
3819*4882a593Smuzhiyun * ADMA3 performs integrated descriptor which is more suitable
3820*4882a593Smuzhiyun * for cmd queuing to fetch both command and transfer descriptors.
3821*4882a593Smuzhiyun */
3822*4882a593Smuzhiyun if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
3823*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_ADMA3;
3824*4882a593Smuzhiyun else if (host->flags & SDHCI_USE_64_BIT_DMA)
3825*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_ADMA64;
3826*4882a593Smuzhiyun else
3827*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_ADMA32;
3828*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3831*4882a593Smuzhiyun SDHCI_BLOCK_SIZE);
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun /* Set maximum timeout */
3834*4882a593Smuzhiyun sdhci_set_timeout(host, NULL);
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun host->ier = host->cqe_ier;
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3839*4882a593Smuzhiyun sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun host->cqe_on = true;
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3844*4882a593Smuzhiyun mmc_hostname(mmc), host->ier,
3845*4882a593Smuzhiyun sdhci_readl(host, SDHCI_INT_STATUS));
3846*4882a593Smuzhiyun
3847*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3850*4882a593Smuzhiyun
sdhci_cqe_disable(struct mmc_host * mmc,bool recovery)3851*4882a593Smuzhiyun void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3852*4882a593Smuzhiyun {
3853*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
3854*4882a593Smuzhiyun unsigned long flags;
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun sdhci_set_default_irqs(host);
3859*4882a593Smuzhiyun
3860*4882a593Smuzhiyun host->cqe_on = false;
3861*4882a593Smuzhiyun
3862*4882a593Smuzhiyun if (recovery) {
3863*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_CMD);
3864*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_DATA);
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3868*4882a593Smuzhiyun mmc_hostname(mmc), host->ier,
3869*4882a593Smuzhiyun sdhci_readl(host, SDHCI_INT_STATUS));
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3874*4882a593Smuzhiyun
sdhci_cqe_irq(struct sdhci_host * host,u32 intmask,int * cmd_error,int * data_error)3875*4882a593Smuzhiyun bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3876*4882a593Smuzhiyun int *data_error)
3877*4882a593Smuzhiyun {
3878*4882a593Smuzhiyun u32 mask;
3879*4882a593Smuzhiyun
3880*4882a593Smuzhiyun if (!host->cqe_on)
3881*4882a593Smuzhiyun return false;
3882*4882a593Smuzhiyun
3883*4882a593Smuzhiyun if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
3884*4882a593Smuzhiyun *cmd_error = -EILSEQ;
3885*4882a593Smuzhiyun else if (intmask & SDHCI_INT_TIMEOUT)
3886*4882a593Smuzhiyun *cmd_error = -ETIMEDOUT;
3887*4882a593Smuzhiyun else
3888*4882a593Smuzhiyun *cmd_error = 0;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
3891*4882a593Smuzhiyun *data_error = -EILSEQ;
3892*4882a593Smuzhiyun else if (intmask & SDHCI_INT_DATA_TIMEOUT)
3893*4882a593Smuzhiyun *data_error = -ETIMEDOUT;
3894*4882a593Smuzhiyun else if (intmask & SDHCI_INT_ADMA_ERROR)
3895*4882a593Smuzhiyun *data_error = -EIO;
3896*4882a593Smuzhiyun else
3897*4882a593Smuzhiyun *data_error = 0;
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun /* Clear selected interrupts. */
3900*4882a593Smuzhiyun mask = intmask & host->cqe_ier;
3901*4882a593Smuzhiyun sdhci_writel(host, mask, SDHCI_INT_STATUS);
3902*4882a593Smuzhiyun
3903*4882a593Smuzhiyun if (intmask & SDHCI_INT_BUS_POWER)
3904*4882a593Smuzhiyun pr_err("%s: Card is consuming too much power!\n",
3905*4882a593Smuzhiyun mmc_hostname(host->mmc));
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
3908*4882a593Smuzhiyun if (intmask) {
3909*4882a593Smuzhiyun sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3910*4882a593Smuzhiyun pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
3911*4882a593Smuzhiyun mmc_hostname(host->mmc), intmask);
3912*4882a593Smuzhiyun sdhci_dumpregs(host);
3913*4882a593Smuzhiyun }
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun return true;
3916*4882a593Smuzhiyun }
3917*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun /*****************************************************************************\
3920*4882a593Smuzhiyun * *
3921*4882a593Smuzhiyun * Device allocation/registration *
3922*4882a593Smuzhiyun * *
3923*4882a593Smuzhiyun \*****************************************************************************/
3924*4882a593Smuzhiyun
sdhci_alloc_host(struct device * dev,size_t priv_size)3925*4882a593Smuzhiyun struct sdhci_host *sdhci_alloc_host(struct device *dev,
3926*4882a593Smuzhiyun size_t priv_size)
3927*4882a593Smuzhiyun {
3928*4882a593Smuzhiyun struct mmc_host *mmc;
3929*4882a593Smuzhiyun struct sdhci_host *host;
3930*4882a593Smuzhiyun
3931*4882a593Smuzhiyun WARN_ON(dev == NULL);
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3934*4882a593Smuzhiyun if (!mmc)
3935*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun host = mmc_priv(mmc);
3938*4882a593Smuzhiyun host->mmc = mmc;
3939*4882a593Smuzhiyun host->mmc_host_ops = sdhci_ops;
3940*4882a593Smuzhiyun mmc->ops = &host->mmc_host_ops;
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun host->flags = SDHCI_SIGNALING_330;
3943*4882a593Smuzhiyun
3944*4882a593Smuzhiyun host->cqe_ier = SDHCI_CQE_INT_MASK;
3945*4882a593Smuzhiyun host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun host->tuning_delay = -1;
3948*4882a593Smuzhiyun host->tuning_loop_count = MAX_TUNING_LOOP;
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun /*
3953*4882a593Smuzhiyun * The DMA table descriptor count is calculated as the maximum
3954*4882a593Smuzhiyun * number of segments times 2, to allow for an alignment
3955*4882a593Smuzhiyun * descriptor for each segment, plus 1 for a nop end descriptor.
3956*4882a593Smuzhiyun */
3957*4882a593Smuzhiyun host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;
3958*4882a593Smuzhiyun
3959*4882a593Smuzhiyun return host;
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3963*4882a593Smuzhiyun
sdhci_set_dma_mask(struct sdhci_host * host)3964*4882a593Smuzhiyun static int sdhci_set_dma_mask(struct sdhci_host *host)
3965*4882a593Smuzhiyun {
3966*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
3967*4882a593Smuzhiyun struct device *dev = mmc_dev(mmc);
3968*4882a593Smuzhiyun int ret = -EINVAL;
3969*4882a593Smuzhiyun
3970*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
3971*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_64_BIT_DMA;
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun /* Try 64-bit mask if hardware is capable of it */
3974*4882a593Smuzhiyun if (host->flags & SDHCI_USE_64_BIT_DMA) {
3975*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
3976*4882a593Smuzhiyun if (ret) {
3977*4882a593Smuzhiyun pr_warn("%s: Failed to set 64-bit DMA mask.\n",
3978*4882a593Smuzhiyun mmc_hostname(mmc));
3979*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_64_BIT_DMA;
3980*4882a593Smuzhiyun }
3981*4882a593Smuzhiyun }
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun /* 32-bit mask as default & fallback */
3984*4882a593Smuzhiyun if (ret) {
3985*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
3986*4882a593Smuzhiyun if (ret)
3987*4882a593Smuzhiyun pr_warn("%s: Failed to set 32-bit DMA mask.\n",
3988*4882a593Smuzhiyun mmc_hostname(mmc));
3989*4882a593Smuzhiyun }
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun return ret;
3992*4882a593Smuzhiyun }
3993*4882a593Smuzhiyun
__sdhci_read_caps(struct sdhci_host * host,const u16 * ver,const u32 * caps,const u32 * caps1)3994*4882a593Smuzhiyun void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
3995*4882a593Smuzhiyun const u32 *caps, const u32 *caps1)
3996*4882a593Smuzhiyun {
3997*4882a593Smuzhiyun u16 v;
3998*4882a593Smuzhiyun u64 dt_caps_mask = 0;
3999*4882a593Smuzhiyun u64 dt_caps = 0;
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun if (host->read_caps)
4002*4882a593Smuzhiyun return;
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun host->read_caps = true;
4005*4882a593Smuzhiyun
4006*4882a593Smuzhiyun if (debug_quirks)
4007*4882a593Smuzhiyun host->quirks = debug_quirks;
4008*4882a593Smuzhiyun
4009*4882a593Smuzhiyun if (debug_quirks2)
4010*4882a593Smuzhiyun host->quirks2 = debug_quirks2;
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_ALL);
4013*4882a593Smuzhiyun
4014*4882a593Smuzhiyun if (host->v4_mode)
4015*4882a593Smuzhiyun sdhci_do_enable_v4_mode(host);
4016*4882a593Smuzhiyun
4017*4882a593Smuzhiyun device_property_read_u64_array(mmc_dev(host->mmc),
4018*4882a593Smuzhiyun "sdhci-caps-mask", &dt_caps_mask, 1);
4019*4882a593Smuzhiyun device_property_read_u64_array(mmc_dev(host->mmc),
4020*4882a593Smuzhiyun "sdhci-caps", &dt_caps, 1);
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
4023*4882a593Smuzhiyun host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
4024*4882a593Smuzhiyun
4025*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
4026*4882a593Smuzhiyun return;
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun if (caps) {
4029*4882a593Smuzhiyun host->caps = *caps;
4030*4882a593Smuzhiyun } else {
4031*4882a593Smuzhiyun host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
4032*4882a593Smuzhiyun host->caps &= ~lower_32_bits(dt_caps_mask);
4033*4882a593Smuzhiyun host->caps |= lower_32_bits(dt_caps);
4034*4882a593Smuzhiyun }
4035*4882a593Smuzhiyun
4036*4882a593Smuzhiyun if (host->version < SDHCI_SPEC_300)
4037*4882a593Smuzhiyun return;
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun if (caps1) {
4040*4882a593Smuzhiyun host->caps1 = *caps1;
4041*4882a593Smuzhiyun } else {
4042*4882a593Smuzhiyun host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
4043*4882a593Smuzhiyun host->caps1 &= ~upper_32_bits(dt_caps_mask);
4044*4882a593Smuzhiyun host->caps1 |= upper_32_bits(dt_caps);
4045*4882a593Smuzhiyun }
4046*4882a593Smuzhiyun }
4047*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__sdhci_read_caps);
4048*4882a593Smuzhiyun
sdhci_allocate_bounce_buffer(struct sdhci_host * host)4049*4882a593Smuzhiyun static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
4050*4882a593Smuzhiyun {
4051*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
4052*4882a593Smuzhiyun unsigned int max_blocks;
4053*4882a593Smuzhiyun unsigned int bounce_size;
4054*4882a593Smuzhiyun int ret;
4055*4882a593Smuzhiyun
4056*4882a593Smuzhiyun /*
4057*4882a593Smuzhiyun * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
4058*4882a593Smuzhiyun * has diminishing returns, this is probably because SD/MMC
4059*4882a593Smuzhiyun * cards are usually optimized to handle this size of requests.
4060*4882a593Smuzhiyun */
4061*4882a593Smuzhiyun bounce_size = SZ_64K;
4062*4882a593Smuzhiyun /*
4063*4882a593Smuzhiyun * Adjust downwards to maximum request size if this is less
4064*4882a593Smuzhiyun * than our segment size, else hammer down the maximum
4065*4882a593Smuzhiyun * request size to the maximum buffer size.
4066*4882a593Smuzhiyun */
4067*4882a593Smuzhiyun if (mmc->max_req_size < bounce_size)
4068*4882a593Smuzhiyun bounce_size = mmc->max_req_size;
4069*4882a593Smuzhiyun max_blocks = bounce_size / 512;
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun /*
4072*4882a593Smuzhiyun * When we just support one segment, we can get significant
4073*4882a593Smuzhiyun * speedups by the help of a bounce buffer to group scattered
4074*4882a593Smuzhiyun * reads/writes together.
4075*4882a593Smuzhiyun */
4076*4882a593Smuzhiyun host->bounce_buffer = devm_kmalloc(mmc->parent,
4077*4882a593Smuzhiyun bounce_size,
4078*4882a593Smuzhiyun GFP_KERNEL);
4079*4882a593Smuzhiyun if (!host->bounce_buffer) {
4080*4882a593Smuzhiyun pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
4081*4882a593Smuzhiyun mmc_hostname(mmc),
4082*4882a593Smuzhiyun bounce_size);
4083*4882a593Smuzhiyun /*
4084*4882a593Smuzhiyun * Exiting with zero here makes sure we proceed with
4085*4882a593Smuzhiyun * mmc->max_segs == 1.
4086*4882a593Smuzhiyun */
4087*4882a593Smuzhiyun return;
4088*4882a593Smuzhiyun }
4089*4882a593Smuzhiyun
4090*4882a593Smuzhiyun host->bounce_addr = dma_map_single(mmc->parent,
4091*4882a593Smuzhiyun host->bounce_buffer,
4092*4882a593Smuzhiyun bounce_size,
4093*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
4094*4882a593Smuzhiyun ret = dma_mapping_error(mmc->parent, host->bounce_addr);
4095*4882a593Smuzhiyun if (ret)
4096*4882a593Smuzhiyun /* Again fall back to max_segs == 1 */
4097*4882a593Smuzhiyun return;
4098*4882a593Smuzhiyun host->bounce_buffer_size = bounce_size;
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun /* Lie about this since we're bouncing */
4101*4882a593Smuzhiyun mmc->max_segs = max_blocks;
4102*4882a593Smuzhiyun mmc->max_seg_size = bounce_size;
4103*4882a593Smuzhiyun mmc->max_req_size = bounce_size;
4104*4882a593Smuzhiyun
4105*4882a593Smuzhiyun pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
4106*4882a593Smuzhiyun mmc_hostname(mmc), max_blocks, bounce_size);
4107*4882a593Smuzhiyun }
4108*4882a593Smuzhiyun
sdhci_can_64bit_dma(struct sdhci_host * host)4109*4882a593Smuzhiyun static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
4110*4882a593Smuzhiyun {
4111*4882a593Smuzhiyun /*
4112*4882a593Smuzhiyun * According to SD Host Controller spec v4.10, bit[27] added from
4113*4882a593Smuzhiyun * version 4.10 in Capabilities Register is used as 64-bit System
4114*4882a593Smuzhiyun * Address support for V4 mode.
4115*4882a593Smuzhiyun */
4116*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
4117*4882a593Smuzhiyun return host->caps & SDHCI_CAN_64BIT_V4;
4118*4882a593Smuzhiyun
4119*4882a593Smuzhiyun return host->caps & SDHCI_CAN_64BIT;
4120*4882a593Smuzhiyun }
4121*4882a593Smuzhiyun
sdhci_setup_host(struct sdhci_host * host)4122*4882a593Smuzhiyun int sdhci_setup_host(struct sdhci_host *host)
4123*4882a593Smuzhiyun {
4124*4882a593Smuzhiyun struct mmc_host *mmc;
4125*4882a593Smuzhiyun u32 max_current_caps;
4126*4882a593Smuzhiyun unsigned int ocr_avail;
4127*4882a593Smuzhiyun unsigned int override_timeout_clk;
4128*4882a593Smuzhiyun u32 max_clk;
4129*4882a593Smuzhiyun int ret = 0;
4130*4882a593Smuzhiyun bool enable_vqmmc = false;
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun WARN_ON(host == NULL);
4133*4882a593Smuzhiyun if (host == NULL)
4134*4882a593Smuzhiyun return -EINVAL;
4135*4882a593Smuzhiyun
4136*4882a593Smuzhiyun mmc = host->mmc;
4137*4882a593Smuzhiyun
4138*4882a593Smuzhiyun /*
4139*4882a593Smuzhiyun * If there are external regulators, get them. Note this must be done
4140*4882a593Smuzhiyun * early before resetting the host and reading the capabilities so that
4141*4882a593Smuzhiyun * the host can take the appropriate action if regulators are not
4142*4882a593Smuzhiyun * available.
4143*4882a593Smuzhiyun */
4144*4882a593Smuzhiyun if (!mmc->supply.vqmmc) {
4145*4882a593Smuzhiyun ret = mmc_regulator_get_supply(mmc);
4146*4882a593Smuzhiyun if (ret)
4147*4882a593Smuzhiyun return ret;
4148*4882a593Smuzhiyun enable_vqmmc = true;
4149*4882a593Smuzhiyun }
4150*4882a593Smuzhiyun
4151*4882a593Smuzhiyun DBG("Version: 0x%08x | Present: 0x%08x\n",
4152*4882a593Smuzhiyun sdhci_readw(host, SDHCI_HOST_VERSION),
4153*4882a593Smuzhiyun sdhci_readl(host, SDHCI_PRESENT_STATE));
4154*4882a593Smuzhiyun DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
4155*4882a593Smuzhiyun sdhci_readl(host, SDHCI_CAPABILITIES),
4156*4882a593Smuzhiyun sdhci_readl(host, SDHCI_CAPABILITIES_1));
4157*4882a593Smuzhiyun
4158*4882a593Smuzhiyun sdhci_read_caps(host);
4159*4882a593Smuzhiyun
4160*4882a593Smuzhiyun override_timeout_clk = host->timeout_clk;
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun if (host->version > SDHCI_SPEC_420) {
4163*4882a593Smuzhiyun pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
4164*4882a593Smuzhiyun mmc_hostname(mmc), host->version);
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
4168*4882a593Smuzhiyun host->flags |= SDHCI_USE_SDMA;
4169*4882a593Smuzhiyun else if (!(host->caps & SDHCI_CAN_DO_SDMA))
4170*4882a593Smuzhiyun DBG("Controller doesn't have SDMA capability\n");
4171*4882a593Smuzhiyun else
4172*4882a593Smuzhiyun host->flags |= SDHCI_USE_SDMA;
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
4175*4882a593Smuzhiyun (host->flags & SDHCI_USE_SDMA)) {
4176*4882a593Smuzhiyun DBG("Disabling DMA as it is marked broken\n");
4177*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_SDMA;
4178*4882a593Smuzhiyun }
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun if ((host->version >= SDHCI_SPEC_200) &&
4181*4882a593Smuzhiyun (host->caps & SDHCI_CAN_DO_ADMA2))
4182*4882a593Smuzhiyun host->flags |= SDHCI_USE_ADMA;
4183*4882a593Smuzhiyun
4184*4882a593Smuzhiyun if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
4185*4882a593Smuzhiyun (host->flags & SDHCI_USE_ADMA)) {
4186*4882a593Smuzhiyun DBG("Disabling ADMA as it is marked broken\n");
4187*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_ADMA;
4188*4882a593Smuzhiyun }
4189*4882a593Smuzhiyun
4190*4882a593Smuzhiyun if (sdhci_can_64bit_dma(host))
4191*4882a593Smuzhiyun host->flags |= SDHCI_USE_64_BIT_DMA;
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun if (host->use_external_dma) {
4194*4882a593Smuzhiyun ret = sdhci_external_dma_init(host);
4195*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
4196*4882a593Smuzhiyun goto unreg;
4197*4882a593Smuzhiyun /*
4198*4882a593Smuzhiyun * Fall back to use the DMA/PIO integrated in standard SDHCI
4199*4882a593Smuzhiyun * instead of external DMA devices.
4200*4882a593Smuzhiyun */
4201*4882a593Smuzhiyun else if (ret)
4202*4882a593Smuzhiyun sdhci_switch_external_dma(host, false);
4203*4882a593Smuzhiyun /* Disable internal DMA sources */
4204*4882a593Smuzhiyun else
4205*4882a593Smuzhiyun host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4206*4882a593Smuzhiyun }
4207*4882a593Smuzhiyun
4208*4882a593Smuzhiyun if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
4209*4882a593Smuzhiyun if (host->ops->set_dma_mask)
4210*4882a593Smuzhiyun ret = host->ops->set_dma_mask(host);
4211*4882a593Smuzhiyun else
4212*4882a593Smuzhiyun ret = sdhci_set_dma_mask(host);
4213*4882a593Smuzhiyun
4214*4882a593Smuzhiyun if (!ret && host->ops->enable_dma)
4215*4882a593Smuzhiyun ret = host->ops->enable_dma(host);
4216*4882a593Smuzhiyun
4217*4882a593Smuzhiyun if (ret) {
4218*4882a593Smuzhiyun pr_warn("%s: No suitable DMA available - falling back to PIO\n",
4219*4882a593Smuzhiyun mmc_hostname(mmc));
4220*4882a593Smuzhiyun host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4221*4882a593Smuzhiyun
4222*4882a593Smuzhiyun ret = 0;
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun /* SDMA does not support 64-bit DMA if v4 mode not set */
4227*4882a593Smuzhiyun if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
4228*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_SDMA;
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA) {
4231*4882a593Smuzhiyun dma_addr_t dma;
4232*4882a593Smuzhiyun void *buf;
4233*4882a593Smuzhiyun
4234*4882a593Smuzhiyun if (!(host->flags & SDHCI_USE_64_BIT_DMA))
4235*4882a593Smuzhiyun host->alloc_desc_sz = SDHCI_ADMA2_32_DESC_SZ;
4236*4882a593Smuzhiyun else if (!host->alloc_desc_sz)
4237*4882a593Smuzhiyun host->alloc_desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun host->desc_sz = host->alloc_desc_sz;
4240*4882a593Smuzhiyun host->adma_table_sz = host->adma_table_cnt * host->desc_sz;
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
4243*4882a593Smuzhiyun /*
4244*4882a593Smuzhiyun * Use zalloc to zero the reserved high 32-bits of 128-bit
4245*4882a593Smuzhiyun * descriptors so that they never need to be written.
4246*4882a593Smuzhiyun */
4247*4882a593Smuzhiyun buf = dma_alloc_coherent(mmc_dev(mmc),
4248*4882a593Smuzhiyun host->align_buffer_sz + host->adma_table_sz,
4249*4882a593Smuzhiyun &dma, GFP_KERNEL);
4250*4882a593Smuzhiyun if (!buf) {
4251*4882a593Smuzhiyun pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
4252*4882a593Smuzhiyun mmc_hostname(mmc));
4253*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_ADMA;
4254*4882a593Smuzhiyun } else if ((dma + host->align_buffer_sz) &
4255*4882a593Smuzhiyun (SDHCI_ADMA2_DESC_ALIGN - 1)) {
4256*4882a593Smuzhiyun pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
4257*4882a593Smuzhiyun mmc_hostname(mmc));
4258*4882a593Smuzhiyun host->flags &= ~SDHCI_USE_ADMA;
4259*4882a593Smuzhiyun dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4260*4882a593Smuzhiyun host->adma_table_sz, buf, dma);
4261*4882a593Smuzhiyun } else {
4262*4882a593Smuzhiyun host->align_buffer = buf;
4263*4882a593Smuzhiyun host->align_addr = dma;
4264*4882a593Smuzhiyun
4265*4882a593Smuzhiyun host->adma_table = buf + host->align_buffer_sz;
4266*4882a593Smuzhiyun host->adma_addr = dma + host->align_buffer_sz;
4267*4882a593Smuzhiyun }
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun /*
4271*4882a593Smuzhiyun * If we use DMA, then it's up to the caller to set the DMA
4272*4882a593Smuzhiyun * mask, but PIO does not need the hw shim so we set a new
4273*4882a593Smuzhiyun * mask here in that case.
4274*4882a593Smuzhiyun */
4275*4882a593Smuzhiyun if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
4276*4882a593Smuzhiyun host->dma_mask = DMA_BIT_MASK(64);
4277*4882a593Smuzhiyun mmc_dev(mmc)->dma_mask = &host->dma_mask;
4278*4882a593Smuzhiyun }
4279*4882a593Smuzhiyun
4280*4882a593Smuzhiyun if (host->version >= SDHCI_SPEC_300)
4281*4882a593Smuzhiyun host->max_clk = FIELD_GET(SDHCI_CLOCK_V3_BASE_MASK, host->caps);
4282*4882a593Smuzhiyun else
4283*4882a593Smuzhiyun host->max_clk = FIELD_GET(SDHCI_CLOCK_BASE_MASK, host->caps);
4284*4882a593Smuzhiyun
4285*4882a593Smuzhiyun host->max_clk *= 1000000;
4286*4882a593Smuzhiyun if (host->max_clk == 0 || host->quirks &
4287*4882a593Smuzhiyun SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
4288*4882a593Smuzhiyun if (!host->ops->get_max_clock) {
4289*4882a593Smuzhiyun pr_err("%s: Hardware doesn't specify base clock frequency.\n",
4290*4882a593Smuzhiyun mmc_hostname(mmc));
4291*4882a593Smuzhiyun ret = -ENODEV;
4292*4882a593Smuzhiyun goto undma;
4293*4882a593Smuzhiyun }
4294*4882a593Smuzhiyun host->max_clk = host->ops->get_max_clock(host);
4295*4882a593Smuzhiyun }
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun /*
4298*4882a593Smuzhiyun * In case of Host Controller v3.00, find out whether clock
4299*4882a593Smuzhiyun * multiplier is supported.
4300*4882a593Smuzhiyun */
4301*4882a593Smuzhiyun host->clk_mul = FIELD_GET(SDHCI_CLOCK_MUL_MASK, host->caps1);
4302*4882a593Smuzhiyun
4303*4882a593Smuzhiyun /*
4304*4882a593Smuzhiyun * In case the value in Clock Multiplier is 0, then programmable
4305*4882a593Smuzhiyun * clock mode is not supported, otherwise the actual clock
4306*4882a593Smuzhiyun * multiplier is one more than the value of Clock Multiplier
4307*4882a593Smuzhiyun * in the Capabilities Register.
4308*4882a593Smuzhiyun */
4309*4882a593Smuzhiyun if (host->clk_mul)
4310*4882a593Smuzhiyun host->clk_mul += 1;
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun /*
4313*4882a593Smuzhiyun * Set host parameters.
4314*4882a593Smuzhiyun */
4315*4882a593Smuzhiyun max_clk = host->max_clk;
4316*4882a593Smuzhiyun
4317*4882a593Smuzhiyun if (host->ops->get_min_clock)
4318*4882a593Smuzhiyun mmc->f_min = host->ops->get_min_clock(host);
4319*4882a593Smuzhiyun else if (host->version >= SDHCI_SPEC_300) {
4320*4882a593Smuzhiyun if (host->clk_mul)
4321*4882a593Smuzhiyun max_clk = host->max_clk * host->clk_mul;
4322*4882a593Smuzhiyun /*
4323*4882a593Smuzhiyun * Divided Clock Mode minimum clock rate is always less than
4324*4882a593Smuzhiyun * Programmable Clock Mode minimum clock rate.
4325*4882a593Smuzhiyun */
4326*4882a593Smuzhiyun mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
4327*4882a593Smuzhiyun } else
4328*4882a593Smuzhiyun mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun if (!mmc->f_max || mmc->f_max > max_clk)
4331*4882a593Smuzhiyun mmc->f_max = max_clk;
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4334*4882a593Smuzhiyun host->timeout_clk = FIELD_GET(SDHCI_TIMEOUT_CLK_MASK, host->caps);
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
4337*4882a593Smuzhiyun host->timeout_clk *= 1000;
4338*4882a593Smuzhiyun
4339*4882a593Smuzhiyun if (host->timeout_clk == 0) {
4340*4882a593Smuzhiyun if (!host->ops->get_timeout_clock) {
4341*4882a593Smuzhiyun pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
4342*4882a593Smuzhiyun mmc_hostname(mmc));
4343*4882a593Smuzhiyun ret = -ENODEV;
4344*4882a593Smuzhiyun goto undma;
4345*4882a593Smuzhiyun }
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun host->timeout_clk =
4348*4882a593Smuzhiyun DIV_ROUND_UP(host->ops->get_timeout_clock(host),
4349*4882a593Smuzhiyun 1000);
4350*4882a593Smuzhiyun }
4351*4882a593Smuzhiyun
4352*4882a593Smuzhiyun if (override_timeout_clk)
4353*4882a593Smuzhiyun host->timeout_clk = override_timeout_clk;
4354*4882a593Smuzhiyun
4355*4882a593Smuzhiyun mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
4356*4882a593Smuzhiyun host->ops->get_max_timeout_count(host) : 1 << 27;
4357*4882a593Smuzhiyun mmc->max_busy_timeout /= host->timeout_clk;
4358*4882a593Smuzhiyun }
4359*4882a593Smuzhiyun
4360*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
4361*4882a593Smuzhiyun !host->ops->get_max_timeout_count)
4362*4882a593Smuzhiyun mmc->max_busy_timeout = 0;
4363*4882a593Smuzhiyun
4364*4882a593Smuzhiyun mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_CMD23;
4365*4882a593Smuzhiyun mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
4366*4882a593Smuzhiyun
4367*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
4368*4882a593Smuzhiyun host->flags |= SDHCI_AUTO_CMD12;
4369*4882a593Smuzhiyun
4370*4882a593Smuzhiyun /*
4371*4882a593Smuzhiyun * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
4372*4882a593Smuzhiyun * For v4 mode, SDMA may use Auto-CMD23 as well.
4373*4882a593Smuzhiyun */
4374*4882a593Smuzhiyun if ((host->version >= SDHCI_SPEC_300) &&
4375*4882a593Smuzhiyun ((host->flags & SDHCI_USE_ADMA) ||
4376*4882a593Smuzhiyun !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
4377*4882a593Smuzhiyun !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
4378*4882a593Smuzhiyun host->flags |= SDHCI_AUTO_CMD23;
4379*4882a593Smuzhiyun DBG("Auto-CMD23 available\n");
4380*4882a593Smuzhiyun } else {
4381*4882a593Smuzhiyun DBG("Auto-CMD23 unavailable\n");
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun /*
4385*4882a593Smuzhiyun * A controller may support 8-bit width, but the board itself
4386*4882a593Smuzhiyun * might not have the pins brought out. Boards that support
4387*4882a593Smuzhiyun * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
4388*4882a593Smuzhiyun * their platform code before calling sdhci_add_host(), and we
4389*4882a593Smuzhiyun * won't assume 8-bit width for hosts without that CAP.
4390*4882a593Smuzhiyun */
4391*4882a593Smuzhiyun if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
4392*4882a593Smuzhiyun mmc->caps |= MMC_CAP_4_BIT_DATA;
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
4395*4882a593Smuzhiyun mmc->caps &= ~MMC_CAP_CMD23;
4396*4882a593Smuzhiyun
4397*4882a593Smuzhiyun if (host->caps & SDHCI_CAN_DO_HISPD)
4398*4882a593Smuzhiyun mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
4399*4882a593Smuzhiyun
4400*4882a593Smuzhiyun if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
4401*4882a593Smuzhiyun mmc_card_is_removable(mmc) &&
4402*4882a593Smuzhiyun mmc_gpio_get_cd(host->mmc) < 0)
4403*4882a593Smuzhiyun mmc->caps |= MMC_CAP_NEEDS_POLL;
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
4406*4882a593Smuzhiyun if (enable_vqmmc) {
4407*4882a593Smuzhiyun ret = regulator_enable(mmc->supply.vqmmc);
4408*4882a593Smuzhiyun host->sdhci_core_to_disable_vqmmc = !ret;
4409*4882a593Smuzhiyun }
4410*4882a593Smuzhiyun
4411*4882a593Smuzhiyun /* If vqmmc provides no 1.8V signalling, then there's no UHS */
4412*4882a593Smuzhiyun if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
4413*4882a593Smuzhiyun 1950000))
4414*4882a593Smuzhiyun host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
4415*4882a593Smuzhiyun SDHCI_SUPPORT_SDR50 |
4416*4882a593Smuzhiyun SDHCI_SUPPORT_DDR50);
4417*4882a593Smuzhiyun
4418*4882a593Smuzhiyun /* In eMMC case vqmmc might be a fixed 1.8V regulator */
4419*4882a593Smuzhiyun if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
4420*4882a593Smuzhiyun 3600000))
4421*4882a593Smuzhiyun host->flags &= ~SDHCI_SIGNALING_330;
4422*4882a593Smuzhiyun
4423*4882a593Smuzhiyun if (ret) {
4424*4882a593Smuzhiyun pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
4425*4882a593Smuzhiyun mmc_hostname(mmc), ret);
4426*4882a593Smuzhiyun mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun
4429*4882a593Smuzhiyun }
4430*4882a593Smuzhiyun
4431*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
4432*4882a593Smuzhiyun host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4433*4882a593Smuzhiyun SDHCI_SUPPORT_DDR50);
4434*4882a593Smuzhiyun /*
4435*4882a593Smuzhiyun * The SDHCI controller in a SoC might support HS200/HS400
4436*4882a593Smuzhiyun * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
4437*4882a593Smuzhiyun * but if the board is modeled such that the IO lines are not
4438*4882a593Smuzhiyun * connected to 1.8v then HS200/HS400 cannot be supported.
4439*4882a593Smuzhiyun * Disable HS200/HS400 if the board does not have 1.8v connected
4440*4882a593Smuzhiyun * to the IO lines. (Applicable for other modes in 1.8v)
4441*4882a593Smuzhiyun */
4442*4882a593Smuzhiyun mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
4443*4882a593Smuzhiyun mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4444*4882a593Smuzhiyun }
4445*4882a593Smuzhiyun
4446*4882a593Smuzhiyun /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4447*4882a593Smuzhiyun if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4448*4882a593Smuzhiyun SDHCI_SUPPORT_DDR50))
4449*4882a593Smuzhiyun mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
4450*4882a593Smuzhiyun
4451*4882a593Smuzhiyun /* SDR104 supports also implies SDR50 support */
4452*4882a593Smuzhiyun if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4453*4882a593Smuzhiyun mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4454*4882a593Smuzhiyun /* SD3.0: SDR104 is supported so (for eMMC) the caps2
4455*4882a593Smuzhiyun * field can be promoted to support HS200.
4456*4882a593Smuzhiyun */
4457*4882a593Smuzhiyun if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4458*4882a593Smuzhiyun mmc->caps2 |= MMC_CAP2_HS200;
4459*4882a593Smuzhiyun } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4460*4882a593Smuzhiyun mmc->caps |= MMC_CAP_UHS_SDR50;
4461*4882a593Smuzhiyun }
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4464*4882a593Smuzhiyun (host->caps1 & SDHCI_SUPPORT_HS400))
4465*4882a593Smuzhiyun mmc->caps2 |= MMC_CAP2_HS400;
4466*4882a593Smuzhiyun
4467*4882a593Smuzhiyun if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
4468*4882a593Smuzhiyun (IS_ERR(mmc->supply.vqmmc) ||
4469*4882a593Smuzhiyun !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
4470*4882a593Smuzhiyun 1300000)))
4471*4882a593Smuzhiyun mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
4472*4882a593Smuzhiyun
4473*4882a593Smuzhiyun if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
4474*4882a593Smuzhiyun !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4475*4882a593Smuzhiyun mmc->caps |= MMC_CAP_UHS_DDR50;
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun /* Does the host need tuning for SDR50? */
4478*4882a593Smuzhiyun if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4479*4882a593Smuzhiyun host->flags |= SDHCI_SDR50_NEEDS_TUNING;
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun /* Driver Type(s) (A, C, D) supported by the host */
4482*4882a593Smuzhiyun if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4483*4882a593Smuzhiyun mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4484*4882a593Smuzhiyun if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4485*4882a593Smuzhiyun mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4486*4882a593Smuzhiyun if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4487*4882a593Smuzhiyun mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun /* Initial value for re-tuning timer count */
4490*4882a593Smuzhiyun host->tuning_count = FIELD_GET(SDHCI_RETUNING_TIMER_COUNT_MASK,
4491*4882a593Smuzhiyun host->caps1);
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun /*
4494*4882a593Smuzhiyun * In case Re-tuning Timer is not disabled, the actual value of
4495*4882a593Smuzhiyun * re-tuning timer will be 2 ^ (n - 1).
4496*4882a593Smuzhiyun */
4497*4882a593Smuzhiyun if (host->tuning_count)
4498*4882a593Smuzhiyun host->tuning_count = 1 << (host->tuning_count - 1);
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun /* Re-tuning mode supported by the Host Controller */
4501*4882a593Smuzhiyun host->tuning_mode = FIELD_GET(SDHCI_RETUNING_MODE_MASK, host->caps1);
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun ocr_avail = 0;
4504*4882a593Smuzhiyun
4505*4882a593Smuzhiyun /*
4506*4882a593Smuzhiyun * According to SD Host Controller spec v3.00, if the Host System
4507*4882a593Smuzhiyun * can afford more than 150mA, Host Driver should set XPC to 1. Also
4508*4882a593Smuzhiyun * the value is meaningful only if Voltage Support in the Capabilities
4509*4882a593Smuzhiyun * register is set. The actual current value is 4 times the register
4510*4882a593Smuzhiyun * value.
4511*4882a593Smuzhiyun */
4512*4882a593Smuzhiyun max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4513*4882a593Smuzhiyun if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4514*4882a593Smuzhiyun int curr = regulator_get_current_limit(mmc->supply.vmmc);
4515*4882a593Smuzhiyun if (curr > 0) {
4516*4882a593Smuzhiyun
4517*4882a593Smuzhiyun /* convert to SDHCI_MAX_CURRENT format */
4518*4882a593Smuzhiyun curr = curr/1000; /* convert to mA */
4519*4882a593Smuzhiyun curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
4520*4882a593Smuzhiyun
4521*4882a593Smuzhiyun curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
4522*4882a593Smuzhiyun max_current_caps =
4523*4882a593Smuzhiyun FIELD_PREP(SDHCI_MAX_CURRENT_330_MASK, curr) |
4524*4882a593Smuzhiyun FIELD_PREP(SDHCI_MAX_CURRENT_300_MASK, curr) |
4525*4882a593Smuzhiyun FIELD_PREP(SDHCI_MAX_CURRENT_180_MASK, curr);
4526*4882a593Smuzhiyun }
4527*4882a593Smuzhiyun }
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun if (host->caps & SDHCI_CAN_VDD_330) {
4530*4882a593Smuzhiyun ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4531*4882a593Smuzhiyun
4532*4882a593Smuzhiyun mmc->max_current_330 = FIELD_GET(SDHCI_MAX_CURRENT_330_MASK,
4533*4882a593Smuzhiyun max_current_caps) *
4534*4882a593Smuzhiyun SDHCI_MAX_CURRENT_MULTIPLIER;
4535*4882a593Smuzhiyun }
4536*4882a593Smuzhiyun if (host->caps & SDHCI_CAN_VDD_300) {
4537*4882a593Smuzhiyun ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun mmc->max_current_300 = FIELD_GET(SDHCI_MAX_CURRENT_300_MASK,
4540*4882a593Smuzhiyun max_current_caps) *
4541*4882a593Smuzhiyun SDHCI_MAX_CURRENT_MULTIPLIER;
4542*4882a593Smuzhiyun }
4543*4882a593Smuzhiyun if (host->caps & SDHCI_CAN_VDD_180) {
4544*4882a593Smuzhiyun ocr_avail |= MMC_VDD_165_195;
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun mmc->max_current_180 = FIELD_GET(SDHCI_MAX_CURRENT_180_MASK,
4547*4882a593Smuzhiyun max_current_caps) *
4548*4882a593Smuzhiyun SDHCI_MAX_CURRENT_MULTIPLIER;
4549*4882a593Smuzhiyun }
4550*4882a593Smuzhiyun
4551*4882a593Smuzhiyun /* If OCR set by host, use it instead. */
4552*4882a593Smuzhiyun if (host->ocr_mask)
4553*4882a593Smuzhiyun ocr_avail = host->ocr_mask;
4554*4882a593Smuzhiyun
4555*4882a593Smuzhiyun /* If OCR set by external regulators, give it highest prio. */
4556*4882a593Smuzhiyun if (mmc->ocr_avail)
4557*4882a593Smuzhiyun ocr_avail = mmc->ocr_avail;
4558*4882a593Smuzhiyun
4559*4882a593Smuzhiyun mmc->ocr_avail = ocr_avail;
4560*4882a593Smuzhiyun mmc->ocr_avail_sdio = ocr_avail;
4561*4882a593Smuzhiyun if (host->ocr_avail_sdio)
4562*4882a593Smuzhiyun mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
4563*4882a593Smuzhiyun mmc->ocr_avail_sd = ocr_avail;
4564*4882a593Smuzhiyun if (host->ocr_avail_sd)
4565*4882a593Smuzhiyun mmc->ocr_avail_sd &= host->ocr_avail_sd;
4566*4882a593Smuzhiyun else /* normal SD controllers don't support 1.8V */
4567*4882a593Smuzhiyun mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
4568*4882a593Smuzhiyun mmc->ocr_avail_mmc = ocr_avail;
4569*4882a593Smuzhiyun if (host->ocr_avail_mmc)
4570*4882a593Smuzhiyun mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4571*4882a593Smuzhiyun
4572*4882a593Smuzhiyun if (mmc->ocr_avail == 0) {
4573*4882a593Smuzhiyun pr_err("%s: Hardware doesn't report any support voltages.\n",
4574*4882a593Smuzhiyun mmc_hostname(mmc));
4575*4882a593Smuzhiyun ret = -ENODEV;
4576*4882a593Smuzhiyun goto unreg;
4577*4882a593Smuzhiyun }
4578*4882a593Smuzhiyun
4579*4882a593Smuzhiyun if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
4580*4882a593Smuzhiyun MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
4581*4882a593Smuzhiyun MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
4582*4882a593Smuzhiyun (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
4583*4882a593Smuzhiyun host->flags |= SDHCI_SIGNALING_180;
4584*4882a593Smuzhiyun
4585*4882a593Smuzhiyun if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
4586*4882a593Smuzhiyun host->flags |= SDHCI_SIGNALING_120;
4587*4882a593Smuzhiyun
4588*4882a593Smuzhiyun spin_lock_init(&host->lock);
4589*4882a593Smuzhiyun
4590*4882a593Smuzhiyun /*
4591*4882a593Smuzhiyun * Maximum number of sectors in one transfer. Limited by SDMA boundary
4592*4882a593Smuzhiyun * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
4593*4882a593Smuzhiyun * is less anyway.
4594*4882a593Smuzhiyun */
4595*4882a593Smuzhiyun mmc->max_req_size = 524288;
4596*4882a593Smuzhiyun
4597*4882a593Smuzhiyun /*
4598*4882a593Smuzhiyun * Maximum number of segments. Depends on if the hardware
4599*4882a593Smuzhiyun * can do scatter/gather or not.
4600*4882a593Smuzhiyun */
4601*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA) {
4602*4882a593Smuzhiyun mmc->max_segs = SDHCI_MAX_SEGS;
4603*4882a593Smuzhiyun } else if (host->flags & SDHCI_USE_SDMA) {
4604*4882a593Smuzhiyun mmc->max_segs = 1;
4605*4882a593Smuzhiyun if (swiotlb_max_segment()) {
4606*4882a593Smuzhiyun unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
4607*4882a593Smuzhiyun IO_TLB_SEGSIZE;
4608*4882a593Smuzhiyun mmc->max_req_size = min(mmc->max_req_size,
4609*4882a593Smuzhiyun max_req_size);
4610*4882a593Smuzhiyun }
4611*4882a593Smuzhiyun } else { /* PIO */
4612*4882a593Smuzhiyun mmc->max_segs = SDHCI_MAX_SEGS;
4613*4882a593Smuzhiyun }
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun /*
4616*4882a593Smuzhiyun * Maximum segment size. Could be one segment with the maximum number
4617*4882a593Smuzhiyun * of bytes. When doing hardware scatter/gather, each entry cannot
4618*4882a593Smuzhiyun * be larger than 64 KiB though.
4619*4882a593Smuzhiyun */
4620*4882a593Smuzhiyun if (host->flags & SDHCI_USE_ADMA) {
4621*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
4622*4882a593Smuzhiyun mmc->max_seg_size = 65535;
4623*4882a593Smuzhiyun else
4624*4882a593Smuzhiyun mmc->max_seg_size = 65536;
4625*4882a593Smuzhiyun } else {
4626*4882a593Smuzhiyun mmc->max_seg_size = mmc->max_req_size;
4627*4882a593Smuzhiyun }
4628*4882a593Smuzhiyun
4629*4882a593Smuzhiyun /*
4630*4882a593Smuzhiyun * Maximum block size. This varies from controller to controller and
4631*4882a593Smuzhiyun * is specified in the capabilities register.
4632*4882a593Smuzhiyun */
4633*4882a593Smuzhiyun if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
4634*4882a593Smuzhiyun mmc->max_blk_size = 2;
4635*4882a593Smuzhiyun } else {
4636*4882a593Smuzhiyun mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4637*4882a593Smuzhiyun SDHCI_MAX_BLOCK_SHIFT;
4638*4882a593Smuzhiyun if (mmc->max_blk_size >= 3) {
4639*4882a593Smuzhiyun pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
4640*4882a593Smuzhiyun mmc_hostname(mmc));
4641*4882a593Smuzhiyun mmc->max_blk_size = 0;
4642*4882a593Smuzhiyun }
4643*4882a593Smuzhiyun }
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun mmc->max_blk_size = 512 << mmc->max_blk_size;
4646*4882a593Smuzhiyun
4647*4882a593Smuzhiyun /*
4648*4882a593Smuzhiyun * Maximum block count.
4649*4882a593Smuzhiyun */
4650*4882a593Smuzhiyun mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun if (mmc->max_segs == 1)
4653*4882a593Smuzhiyun /* This may alter mmc->*_blk_* parameters */
4654*4882a593Smuzhiyun sdhci_allocate_bounce_buffer(host);
4655*4882a593Smuzhiyun
4656*4882a593Smuzhiyun return 0;
4657*4882a593Smuzhiyun
4658*4882a593Smuzhiyun unreg:
4659*4882a593Smuzhiyun if (host->sdhci_core_to_disable_vqmmc)
4660*4882a593Smuzhiyun regulator_disable(mmc->supply.vqmmc);
4661*4882a593Smuzhiyun undma:
4662*4882a593Smuzhiyun if (host->align_buffer)
4663*4882a593Smuzhiyun dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4664*4882a593Smuzhiyun host->adma_table_sz, host->align_buffer,
4665*4882a593Smuzhiyun host->align_addr);
4666*4882a593Smuzhiyun host->adma_table = NULL;
4667*4882a593Smuzhiyun host->align_buffer = NULL;
4668*4882a593Smuzhiyun
4669*4882a593Smuzhiyun return ret;
4670*4882a593Smuzhiyun }
4671*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_setup_host);
4672*4882a593Smuzhiyun
sdhci_cleanup_host(struct sdhci_host * host)4673*4882a593Smuzhiyun void sdhci_cleanup_host(struct sdhci_host *host)
4674*4882a593Smuzhiyun {
4675*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun if (host->sdhci_core_to_disable_vqmmc)
4678*4882a593Smuzhiyun regulator_disable(mmc->supply.vqmmc);
4679*4882a593Smuzhiyun
4680*4882a593Smuzhiyun if (host->align_buffer)
4681*4882a593Smuzhiyun dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4682*4882a593Smuzhiyun host->adma_table_sz, host->align_buffer,
4683*4882a593Smuzhiyun host->align_addr);
4684*4882a593Smuzhiyun
4685*4882a593Smuzhiyun if (host->use_external_dma)
4686*4882a593Smuzhiyun sdhci_external_dma_release(host);
4687*4882a593Smuzhiyun
4688*4882a593Smuzhiyun host->adma_table = NULL;
4689*4882a593Smuzhiyun host->align_buffer = NULL;
4690*4882a593Smuzhiyun }
4691*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
4692*4882a593Smuzhiyun
__sdhci_add_host(struct sdhci_host * host)4693*4882a593Smuzhiyun int __sdhci_add_host(struct sdhci_host *host)
4694*4882a593Smuzhiyun {
4695*4882a593Smuzhiyun unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4696*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
4697*4882a593Smuzhiyun int ret;
4698*4882a593Smuzhiyun
4699*4882a593Smuzhiyun if ((mmc->caps2 & MMC_CAP2_CQE) &&
4700*4882a593Smuzhiyun (host->quirks & SDHCI_QUIRK_BROKEN_CQE)) {
4701*4882a593Smuzhiyun mmc->caps2 &= ~MMC_CAP2_CQE;
4702*4882a593Smuzhiyun mmc->cqe_ops = NULL;
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun host->complete_wq = alloc_workqueue("sdhci", flags, 0);
4706*4882a593Smuzhiyun if (!host->complete_wq)
4707*4882a593Smuzhiyun return -ENOMEM;
4708*4882a593Smuzhiyun
4709*4882a593Smuzhiyun INIT_WORK(&host->complete_work, sdhci_complete_work);
4710*4882a593Smuzhiyun
4711*4882a593Smuzhiyun timer_setup(&host->timer, sdhci_timeout_timer, 0);
4712*4882a593Smuzhiyun timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4713*4882a593Smuzhiyun
4714*4882a593Smuzhiyun init_waitqueue_head(&host->buf_ready_int);
4715*4882a593Smuzhiyun
4716*4882a593Smuzhiyun sdhci_init(host, 0);
4717*4882a593Smuzhiyun
4718*4882a593Smuzhiyun ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
4719*4882a593Smuzhiyun IRQF_SHARED, mmc_hostname(mmc), host);
4720*4882a593Smuzhiyun if (ret) {
4721*4882a593Smuzhiyun pr_err("%s: Failed to request IRQ %d: %d\n",
4722*4882a593Smuzhiyun mmc_hostname(mmc), host->irq, ret);
4723*4882a593Smuzhiyun goto unwq;
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun
4726*4882a593Smuzhiyun ret = sdhci_led_register(host);
4727*4882a593Smuzhiyun if (ret) {
4728*4882a593Smuzhiyun pr_err("%s: Failed to register LED device: %d\n",
4729*4882a593Smuzhiyun mmc_hostname(mmc), ret);
4730*4882a593Smuzhiyun goto unirq;
4731*4882a593Smuzhiyun }
4732*4882a593Smuzhiyun
4733*4882a593Smuzhiyun ret = mmc_add_host(mmc);
4734*4882a593Smuzhiyun if (ret)
4735*4882a593Smuzhiyun goto unled;
4736*4882a593Smuzhiyun
4737*4882a593Smuzhiyun pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4738*4882a593Smuzhiyun mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4739*4882a593Smuzhiyun host->use_external_dma ? "External DMA" :
4740*4882a593Smuzhiyun (host->flags & SDHCI_USE_ADMA) ?
4741*4882a593Smuzhiyun (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4742*4882a593Smuzhiyun (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4743*4882a593Smuzhiyun
4744*4882a593Smuzhiyun sdhci_enable_card_detection(host);
4745*4882a593Smuzhiyun
4746*4882a593Smuzhiyun return 0;
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun unled:
4749*4882a593Smuzhiyun sdhci_led_unregister(host);
4750*4882a593Smuzhiyun unirq:
4751*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_ALL);
4752*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4753*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4754*4882a593Smuzhiyun free_irq(host->irq, host);
4755*4882a593Smuzhiyun unwq:
4756*4882a593Smuzhiyun destroy_workqueue(host->complete_wq);
4757*4882a593Smuzhiyun
4758*4882a593Smuzhiyun return ret;
4759*4882a593Smuzhiyun }
4760*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__sdhci_add_host);
4761*4882a593Smuzhiyun
sdhci_add_host(struct sdhci_host * host)4762*4882a593Smuzhiyun int sdhci_add_host(struct sdhci_host *host)
4763*4882a593Smuzhiyun {
4764*4882a593Smuzhiyun int ret;
4765*4882a593Smuzhiyun
4766*4882a593Smuzhiyun ret = sdhci_setup_host(host);
4767*4882a593Smuzhiyun if (ret)
4768*4882a593Smuzhiyun return ret;
4769*4882a593Smuzhiyun
4770*4882a593Smuzhiyun ret = __sdhci_add_host(host);
4771*4882a593Smuzhiyun if (ret)
4772*4882a593Smuzhiyun goto cleanup;
4773*4882a593Smuzhiyun
4774*4882a593Smuzhiyun return 0;
4775*4882a593Smuzhiyun
4776*4882a593Smuzhiyun cleanup:
4777*4882a593Smuzhiyun sdhci_cleanup_host(host);
4778*4882a593Smuzhiyun
4779*4882a593Smuzhiyun return ret;
4780*4882a593Smuzhiyun }
4781*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_add_host);
4782*4882a593Smuzhiyun
sdhci_remove_host(struct sdhci_host * host,int dead)4783*4882a593Smuzhiyun void sdhci_remove_host(struct sdhci_host *host, int dead)
4784*4882a593Smuzhiyun {
4785*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
4786*4882a593Smuzhiyun unsigned long flags;
4787*4882a593Smuzhiyun
4788*4882a593Smuzhiyun if (dead) {
4789*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
4790*4882a593Smuzhiyun
4791*4882a593Smuzhiyun host->flags |= SDHCI_DEVICE_DEAD;
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun if (sdhci_has_requests(host)) {
4794*4882a593Smuzhiyun pr_err("%s: Controller removed during "
4795*4882a593Smuzhiyun " transfer!\n", mmc_hostname(mmc));
4796*4882a593Smuzhiyun sdhci_error_out_mrqs(host, -ENOMEDIUM);
4797*4882a593Smuzhiyun }
4798*4882a593Smuzhiyun
4799*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
4800*4882a593Smuzhiyun }
4801*4882a593Smuzhiyun
4802*4882a593Smuzhiyun sdhci_disable_card_detection(host);
4803*4882a593Smuzhiyun
4804*4882a593Smuzhiyun mmc_remove_host(mmc);
4805*4882a593Smuzhiyun
4806*4882a593Smuzhiyun sdhci_led_unregister(host);
4807*4882a593Smuzhiyun
4808*4882a593Smuzhiyun if (!dead)
4809*4882a593Smuzhiyun sdhci_do_reset(host, SDHCI_RESET_ALL);
4810*4882a593Smuzhiyun
4811*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4812*4882a593Smuzhiyun sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4813*4882a593Smuzhiyun free_irq(host->irq, host);
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun del_timer_sync(&host->timer);
4816*4882a593Smuzhiyun del_timer_sync(&host->data_timer);
4817*4882a593Smuzhiyun
4818*4882a593Smuzhiyun destroy_workqueue(host->complete_wq);
4819*4882a593Smuzhiyun
4820*4882a593Smuzhiyun if (host->sdhci_core_to_disable_vqmmc)
4821*4882a593Smuzhiyun regulator_disable(mmc->supply.vqmmc);
4822*4882a593Smuzhiyun
4823*4882a593Smuzhiyun if (host->align_buffer)
4824*4882a593Smuzhiyun dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4825*4882a593Smuzhiyun host->adma_table_sz, host->align_buffer,
4826*4882a593Smuzhiyun host->align_addr);
4827*4882a593Smuzhiyun
4828*4882a593Smuzhiyun if (host->use_external_dma)
4829*4882a593Smuzhiyun sdhci_external_dma_release(host);
4830*4882a593Smuzhiyun
4831*4882a593Smuzhiyun host->adma_table = NULL;
4832*4882a593Smuzhiyun host->align_buffer = NULL;
4833*4882a593Smuzhiyun }
4834*4882a593Smuzhiyun
4835*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_remove_host);
4836*4882a593Smuzhiyun
sdhci_free_host(struct sdhci_host * host)4837*4882a593Smuzhiyun void sdhci_free_host(struct sdhci_host *host)
4838*4882a593Smuzhiyun {
4839*4882a593Smuzhiyun mmc_free_host(host->mmc);
4840*4882a593Smuzhiyun }
4841*4882a593Smuzhiyun
4842*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sdhci_free_host);
4843*4882a593Smuzhiyun
4844*4882a593Smuzhiyun /*****************************************************************************\
4845*4882a593Smuzhiyun * *
4846*4882a593Smuzhiyun * Driver init/exit *
4847*4882a593Smuzhiyun * *
4848*4882a593Smuzhiyun \*****************************************************************************/
4849*4882a593Smuzhiyun
sdhci_drv_init(void)4850*4882a593Smuzhiyun static int __init sdhci_drv_init(void)
4851*4882a593Smuzhiyun {
4852*4882a593Smuzhiyun pr_info(DRIVER_NAME
4853*4882a593Smuzhiyun ": Secure Digital Host Controller Interface driver\n");
4854*4882a593Smuzhiyun pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4855*4882a593Smuzhiyun
4856*4882a593Smuzhiyun return 0;
4857*4882a593Smuzhiyun }
4858*4882a593Smuzhiyun
sdhci_drv_exit(void)4859*4882a593Smuzhiyun static void __exit sdhci_drv_exit(void)
4860*4882a593Smuzhiyun {
4861*4882a593Smuzhiyun }
4862*4882a593Smuzhiyun
4863*4882a593Smuzhiyun module_init(sdhci_drv_init);
4864*4882a593Smuzhiyun module_exit(sdhci_drv_exit);
4865*4882a593Smuzhiyun
4866*4882a593Smuzhiyun module_param(debug_quirks, uint, 0444);
4867*4882a593Smuzhiyun module_param(debug_quirks2, uint, 0444);
4868*4882a593Smuzhiyun
4869*4882a593Smuzhiyun MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4870*4882a593Smuzhiyun MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4871*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4872*4882a593Smuzhiyun
4873*4882a593Smuzhiyun MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4874*4882a593Smuzhiyun MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");
4875