1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PHY support for Xenon SDHC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Marvell, All Rights Reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Hu Ziji <huziji@marvell.com>
8*4882a593Smuzhiyun * Date: 2016-8-24
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/ktime.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "sdhci-pltfm.h"
17*4882a593Smuzhiyun #include "sdhci-xenon.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Register base for eMMC PHY 5.0 Version */
20*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_REG_BASE 0x0160
21*4882a593Smuzhiyun /* Register base for eMMC PHY 5.1 Version */
22*4882a593Smuzhiyun #define XENON_EMMC_PHY_REG_BASE 0x0170
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define XENON_EMMC_PHY_TIMING_ADJUST XENON_EMMC_PHY_REG_BASE
25*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_TIMING_ADJUST XENON_EMMC_5_0_PHY_REG_BASE
26*4882a593Smuzhiyun #define XENON_TIMING_ADJUST_SLOW_MODE BIT(29)
27*4882a593Smuzhiyun #define XENON_TIMING_ADJUST_SDIO_MODE BIT(28)
28*4882a593Smuzhiyun #define XENON_SAMPL_INV_QSP_PHASE_SELECT BIT(18)
29*4882a593Smuzhiyun #define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
30*4882a593Smuzhiyun #define XENON_PHY_INITIALIZAION BIT(31)
31*4882a593Smuzhiyun #define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF
32*4882a593Smuzhiyun #define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT 12
33*4882a593Smuzhiyun #define XENON_FC_SYNC_EN_DURATION_MASK 0xF
34*4882a593Smuzhiyun #define XENON_FC_SYNC_EN_DURATION_SHIFT 8
35*4882a593Smuzhiyun #define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF
36*4882a593Smuzhiyun #define XENON_FC_SYNC_RST_EN_DURATION_SHIFT 4
37*4882a593Smuzhiyun #define XENON_FC_SYNC_RST_DURATION_MASK 0xF
38*4882a593Smuzhiyun #define XENON_FC_SYNC_RST_DURATION_SHIFT 0
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define XENON_EMMC_PHY_FUNC_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x4)
41*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_FUNC_CONTROL \
42*4882a593Smuzhiyun (XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
43*4882a593Smuzhiyun #define XENON_ASYNC_DDRMODE_MASK BIT(23)
44*4882a593Smuzhiyun #define XENON_ASYNC_DDRMODE_SHIFT 23
45*4882a593Smuzhiyun #define XENON_CMD_DDR_MODE BIT(16)
46*4882a593Smuzhiyun #define XENON_DQ_DDR_MODE_SHIFT 8
47*4882a593Smuzhiyun #define XENON_DQ_DDR_MODE_MASK 0xFF
48*4882a593Smuzhiyun #define XENON_DQ_ASYNC_MODE BIT(4)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define XENON_EMMC_PHY_PAD_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x8)
51*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_PAD_CONTROL \
52*4882a593Smuzhiyun (XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
53*4882a593Smuzhiyun #define XENON_REC_EN_SHIFT 24
54*4882a593Smuzhiyun #define XENON_REC_EN_MASK 0xF
55*4882a593Smuzhiyun #define XENON_FC_DQ_RECEN BIT(24)
56*4882a593Smuzhiyun #define XENON_FC_CMD_RECEN BIT(25)
57*4882a593Smuzhiyun #define XENON_FC_QSP_RECEN BIT(26)
58*4882a593Smuzhiyun #define XENON_FC_QSN_RECEN BIT(27)
59*4882a593Smuzhiyun #define XENON_OEN_QSN BIT(28)
60*4882a593Smuzhiyun #define XENON_AUTO_RECEN_CTRL BIT(30)
61*4882a593Smuzhiyun #define XENON_FC_ALL_CMOS_RECEIVER 0xF000
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define XENON_EMMC5_FC_QSP_PD BIT(18)
64*4882a593Smuzhiyun #define XENON_EMMC5_FC_QSP_PU BIT(22)
65*4882a593Smuzhiyun #define XENON_EMMC5_FC_CMD_PD BIT(17)
66*4882a593Smuzhiyun #define XENON_EMMC5_FC_CMD_PU BIT(21)
67*4882a593Smuzhiyun #define XENON_EMMC5_FC_DQ_PD BIT(16)
68*4882a593Smuzhiyun #define XENON_EMMC5_FC_DQ_PU BIT(20)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define XENON_EMMC_PHY_PAD_CONTROL1 (XENON_EMMC_PHY_REG_BASE + 0xC)
71*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_QSP_PD BIT(9)
72*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_QSP_PU BIT(25)
73*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_CMD_PD BIT(8)
74*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_CMD_PU BIT(24)
75*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_DQ_PD 0xFF
76*4882a593Smuzhiyun #define XENON_EMMC5_1_FC_DQ_PU (0xFF << 16)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define XENON_EMMC_PHY_PAD_CONTROL2 (XENON_EMMC_PHY_REG_BASE + 0x10)
79*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_PAD_CONTROL2 \
80*4882a593Smuzhiyun (XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
81*4882a593Smuzhiyun #define XENON_ZNR_MASK 0x1F
82*4882a593Smuzhiyun #define XENON_ZNR_SHIFT 8
83*4882a593Smuzhiyun #define XENON_ZPR_MASK 0x1F
84*4882a593Smuzhiyun /* Preferred ZNR and ZPR value vary between different boards.
85*4882a593Smuzhiyun * The specific ZNR and ZPR value should be defined here
86*4882a593Smuzhiyun * according to board actual timing.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun #define XENON_ZNR_DEF_VALUE 0xF
89*4882a593Smuzhiyun #define XENON_ZPR_DEF_VALUE 0xF
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define XENON_EMMC_PHY_DLL_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x14)
92*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_DLL_CONTROL \
93*4882a593Smuzhiyun (XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
94*4882a593Smuzhiyun #define XENON_DLL_ENABLE BIT(31)
95*4882a593Smuzhiyun #define XENON_DLL_UPDATE_STROBE_5_0 BIT(30)
96*4882a593Smuzhiyun #define XENON_DLL_REFCLK_SEL BIT(30)
97*4882a593Smuzhiyun #define XENON_DLL_UPDATE BIT(23)
98*4882a593Smuzhiyun #define XENON_DLL_PHSEL1_SHIFT 24
99*4882a593Smuzhiyun #define XENON_DLL_PHSEL0_SHIFT 16
100*4882a593Smuzhiyun #define XENON_DLL_PHASE_MASK 0x3F
101*4882a593Smuzhiyun #define XENON_DLL_PHASE_90_DEGREE 0x1F
102*4882a593Smuzhiyun #define XENON_DLL_FAST_LOCK BIT(5)
103*4882a593Smuzhiyun #define XENON_DLL_GAIN2X BIT(3)
104*4882a593Smuzhiyun #define XENON_DLL_BYPASS_EN BIT(0)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST \
107*4882a593Smuzhiyun (XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
108*4882a593Smuzhiyun #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE 0x5A54
109*4882a593Smuzhiyun #define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST (XENON_EMMC_PHY_REG_BASE + 0x18)
110*4882a593Smuzhiyun #define XENON_LOGIC_TIMING_VALUE 0x00AA8977
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * List offset of PHY registers and some special register values
114*4882a593Smuzhiyun * in eMMC PHY 5.0 or eMMC PHY 5.1
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun struct xenon_emmc_phy_regs {
117*4882a593Smuzhiyun /* Offset of Timing Adjust register */
118*4882a593Smuzhiyun u16 timing_adj;
119*4882a593Smuzhiyun /* Offset of Func Control register */
120*4882a593Smuzhiyun u16 func_ctrl;
121*4882a593Smuzhiyun /* Offset of Pad Control register */
122*4882a593Smuzhiyun u16 pad_ctrl;
123*4882a593Smuzhiyun /* Offset of Pad Control register 2 */
124*4882a593Smuzhiyun u16 pad_ctrl2;
125*4882a593Smuzhiyun /* Offset of DLL Control register */
126*4882a593Smuzhiyun u16 dll_ctrl;
127*4882a593Smuzhiyun /* Offset of Logic Timing Adjust register */
128*4882a593Smuzhiyun u16 logic_timing_adj;
129*4882a593Smuzhiyun /* DLL Update Enable bit */
130*4882a593Smuzhiyun u32 dll_update;
131*4882a593Smuzhiyun /* value in Logic Timing Adjustment register */
132*4882a593Smuzhiyun u32 logic_timing_val;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const char * const phy_types[] = {
136*4882a593Smuzhiyun "emmc 5.0 phy",
137*4882a593Smuzhiyun "emmc 5.1 phy"
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun enum xenon_phy_type_enum {
141*4882a593Smuzhiyun EMMC_5_0_PHY,
142*4882a593Smuzhiyun EMMC_5_1_PHY,
143*4882a593Smuzhiyun NR_PHY_TYPES
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun enum soc_pad_ctrl_type {
147*4882a593Smuzhiyun SOC_PAD_SD,
148*4882a593Smuzhiyun SOC_PAD_FIXED_1_8V,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct soc_pad_ctrl {
152*4882a593Smuzhiyun /* Register address of SoC PHY PAD ctrl */
153*4882a593Smuzhiyun void __iomem *reg;
154*4882a593Smuzhiyun /* SoC PHY PAD ctrl type */
155*4882a593Smuzhiyun enum soc_pad_ctrl_type pad_type;
156*4882a593Smuzhiyun /* SoC specific operation to set SoC PHY PAD */
157*4882a593Smuzhiyun void (*set_soc_pad)(struct sdhci_host *host,
158*4882a593Smuzhiyun unsigned char signal_voltage);
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
162*4882a593Smuzhiyun .timing_adj = XENON_EMMC_5_0_PHY_TIMING_ADJUST,
163*4882a593Smuzhiyun .func_ctrl = XENON_EMMC_5_0_PHY_FUNC_CONTROL,
164*4882a593Smuzhiyun .pad_ctrl = XENON_EMMC_5_0_PHY_PAD_CONTROL,
165*4882a593Smuzhiyun .pad_ctrl2 = XENON_EMMC_5_0_PHY_PAD_CONTROL2,
166*4882a593Smuzhiyun .dll_ctrl = XENON_EMMC_5_0_PHY_DLL_CONTROL,
167*4882a593Smuzhiyun .logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
168*4882a593Smuzhiyun .dll_update = XENON_DLL_UPDATE_STROBE_5_0,
169*4882a593Smuzhiyun .logic_timing_val = XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE,
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
173*4882a593Smuzhiyun .timing_adj = XENON_EMMC_PHY_TIMING_ADJUST,
174*4882a593Smuzhiyun .func_ctrl = XENON_EMMC_PHY_FUNC_CONTROL,
175*4882a593Smuzhiyun .pad_ctrl = XENON_EMMC_PHY_PAD_CONTROL,
176*4882a593Smuzhiyun .pad_ctrl2 = XENON_EMMC_PHY_PAD_CONTROL2,
177*4882a593Smuzhiyun .dll_ctrl = XENON_EMMC_PHY_DLL_CONTROL,
178*4882a593Smuzhiyun .logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
179*4882a593Smuzhiyun .dll_update = XENON_DLL_UPDATE,
180*4882a593Smuzhiyun .logic_timing_val = XENON_LOGIC_TIMING_VALUE,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * eMMC PHY configuration and operations
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun struct xenon_emmc_phy_params {
187*4882a593Smuzhiyun bool slow_mode;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun u8 znr;
190*4882a593Smuzhiyun u8 zpr;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Nr of consecutive Sampling Points of a Valid Sampling Window */
193*4882a593Smuzhiyun u8 nr_tun_times;
194*4882a593Smuzhiyun /* Divider for calculating Tuning Step */
195*4882a593Smuzhiyun u8 tun_step_divider;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun struct soc_pad_ctrl pad_ctrl;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
xenon_alloc_emmc_phy(struct sdhci_host * host)200*4882a593Smuzhiyun static int xenon_alloc_emmc_phy(struct sdhci_host *host)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
203*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
204*4882a593Smuzhiyun struct xenon_emmc_phy_params *params;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
207*4882a593Smuzhiyun if (!params)
208*4882a593Smuzhiyun return -ENOMEM;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun priv->phy_params = params;
211*4882a593Smuzhiyun if (priv->phy_type == EMMC_5_0_PHY)
212*4882a593Smuzhiyun priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
213*4882a593Smuzhiyun else
214*4882a593Smuzhiyun priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * eMMC 5.0/5.1 PHY init/re-init.
221*4882a593Smuzhiyun * eMMC PHY init should be executed after:
222*4882a593Smuzhiyun * 1. SDCLK frequency changes.
223*4882a593Smuzhiyun * 2. SDCLK is stopped and re-enabled.
224*4882a593Smuzhiyun * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
225*4882a593Smuzhiyun * are changed
226*4882a593Smuzhiyun */
xenon_emmc_phy_init(struct sdhci_host * host)227*4882a593Smuzhiyun static int xenon_emmc_phy_init(struct sdhci_host *host)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun u32 reg;
230*4882a593Smuzhiyun u32 wait, clock;
231*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
232*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
233*4882a593Smuzhiyun struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->timing_adj);
236*4882a593Smuzhiyun reg |= XENON_PHY_INITIALIZAION;
237*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->timing_adj);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Add duration of FC_SYNC_RST */
240*4882a593Smuzhiyun wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
241*4882a593Smuzhiyun XENON_FC_SYNC_RST_DURATION_MASK);
242*4882a593Smuzhiyun /* Add interval between FC_SYNC_EN and FC_SYNC_RST */
243*4882a593Smuzhiyun wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
244*4882a593Smuzhiyun XENON_FC_SYNC_RST_EN_DURATION_MASK);
245*4882a593Smuzhiyun /* Add duration of asserting FC_SYNC_EN */
246*4882a593Smuzhiyun wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
247*4882a593Smuzhiyun XENON_FC_SYNC_EN_DURATION_MASK);
248*4882a593Smuzhiyun /* Add duration of waiting for PHY */
249*4882a593Smuzhiyun wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
250*4882a593Smuzhiyun XENON_WAIT_CYCLE_BEFORE_USING_MASK);
251*4882a593Smuzhiyun /* 4 additional bus clock and 4 AXI bus clock are required */
252*4882a593Smuzhiyun wait += 8;
253*4882a593Smuzhiyun wait <<= 20;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun clock = host->clock;
256*4882a593Smuzhiyun if (!clock)
257*4882a593Smuzhiyun /* Use the possibly slowest bus frequency value */
258*4882a593Smuzhiyun clock = XENON_LOWEST_SDCLK_FREQ;
259*4882a593Smuzhiyun /* get the wait time */
260*4882a593Smuzhiyun wait /= clock;
261*4882a593Smuzhiyun wait++;
262*4882a593Smuzhiyun /* wait for host eMMC PHY init completes */
263*4882a593Smuzhiyun udelay(wait);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->timing_adj);
266*4882a593Smuzhiyun reg &= XENON_PHY_INITIALIZAION;
267*4882a593Smuzhiyun if (reg) {
268*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
269*4882a593Smuzhiyun wait);
270*4882a593Smuzhiyun return -ETIMEDOUT;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define ARMADA_3700_SOC_PAD_1_8V 0x1
277*4882a593Smuzhiyun #define ARMADA_3700_SOC_PAD_3_3V 0x0
278*4882a593Smuzhiyun
armada_3700_soc_pad_voltage_set(struct sdhci_host * host,unsigned char signal_voltage)279*4882a593Smuzhiyun static void armada_3700_soc_pad_voltage_set(struct sdhci_host *host,
280*4882a593Smuzhiyun unsigned char signal_voltage)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
283*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
284*4882a593Smuzhiyun struct xenon_emmc_phy_params *params = priv->phy_params;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (params->pad_ctrl.pad_type == SOC_PAD_FIXED_1_8V) {
287*4882a593Smuzhiyun writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
288*4882a593Smuzhiyun } else if (params->pad_ctrl.pad_type == SOC_PAD_SD) {
289*4882a593Smuzhiyun if (signal_voltage == MMC_SIGNAL_VOLTAGE_180)
290*4882a593Smuzhiyun writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
291*4882a593Smuzhiyun else if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
292*4882a593Smuzhiyun writel(ARMADA_3700_SOC_PAD_3_3V, params->pad_ctrl.reg);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * Set SoC PHY voltage PAD control register,
298*4882a593Smuzhiyun * according to the operation voltage on PAD.
299*4882a593Smuzhiyun * The detailed operation depends on SoC implementation.
300*4882a593Smuzhiyun */
xenon_emmc_phy_set_soc_pad(struct sdhci_host * host,unsigned char signal_voltage)301*4882a593Smuzhiyun static void xenon_emmc_phy_set_soc_pad(struct sdhci_host *host,
302*4882a593Smuzhiyun unsigned char signal_voltage)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
305*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
306*4882a593Smuzhiyun struct xenon_emmc_phy_params *params = priv->phy_params;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (!params->pad_ctrl.reg)
309*4882a593Smuzhiyun return;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (params->pad_ctrl.set_soc_pad)
312*4882a593Smuzhiyun params->pad_ctrl.set_soc_pad(host, signal_voltage);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * Enable eMMC PHY HW DLL
317*4882a593Smuzhiyun * DLL should be enabled and stable before HS200/SDR104 tuning,
318*4882a593Smuzhiyun * and before HS400 data strobe setting.
319*4882a593Smuzhiyun */
xenon_emmc_phy_enable_dll(struct sdhci_host * host)320*4882a593Smuzhiyun static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun u32 reg;
323*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
324*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
325*4882a593Smuzhiyun struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
326*4882a593Smuzhiyun ktime_t timeout;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->dll_ctrl);
332*4882a593Smuzhiyun if (reg & XENON_DLL_ENABLE)
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Enable DLL */
336*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->dll_ctrl);
337*4882a593Smuzhiyun reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * Set Phase as 90 degree, which is most common value.
341*4882a593Smuzhiyun * Might set another value if necessary.
342*4882a593Smuzhiyun * The granularity is 1 degree.
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
345*4882a593Smuzhiyun (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
346*4882a593Smuzhiyun reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
347*4882a593Smuzhiyun (XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun reg &= ~XENON_DLL_BYPASS_EN;
350*4882a593Smuzhiyun reg |= phy_regs->dll_update;
351*4882a593Smuzhiyun if (priv->phy_type == EMMC_5_1_PHY)
352*4882a593Smuzhiyun reg &= ~XENON_DLL_REFCLK_SEL;
353*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->dll_ctrl);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Wait max 32 ms */
356*4882a593Smuzhiyun timeout = ktime_add_ms(ktime_get(), 32);
357*4882a593Smuzhiyun while (1) {
358*4882a593Smuzhiyun bool timedout = ktime_after(ktime_get(), timeout);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
361*4882a593Smuzhiyun XENON_DLL_LOCK_STATE)
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun if (timedout) {
364*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
365*4882a593Smuzhiyun return -ETIMEDOUT;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun udelay(100);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun * Config to eMMC PHY to prepare for tuning.
374*4882a593Smuzhiyun * Enable HW DLL and set the TUNING_STEP
375*4882a593Smuzhiyun */
xenon_emmc_phy_config_tuning(struct sdhci_host * host)376*4882a593Smuzhiyun static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
379*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
380*4882a593Smuzhiyun struct xenon_emmc_phy_params *params = priv->phy_params;
381*4882a593Smuzhiyun u32 reg, tuning_step;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (host->clock <= MMC_HIGH_52_MAX_DTR)
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret = xenon_emmc_phy_enable_dll(host);
388*4882a593Smuzhiyun if (ret)
389*4882a593Smuzhiyun return ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Achieve TUNING_STEP with HW DLL help */
392*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
393*4882a593Smuzhiyun tuning_step = reg / params->tun_step_divider;
394*4882a593Smuzhiyun if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
395*4882a593Smuzhiyun dev_warn(mmc_dev(host->mmc),
396*4882a593Smuzhiyun "HS200 TUNING_STEP %d is larger than MAX value\n",
397*4882a593Smuzhiyun tuning_step);
398*4882a593Smuzhiyun tuning_step = XENON_TUNING_STEP_MASK;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Set TUNING_STEP for later tuning */
402*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
403*4882a593Smuzhiyun reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
404*4882a593Smuzhiyun XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
405*4882a593Smuzhiyun reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
406*4882a593Smuzhiyun reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
407*4882a593Smuzhiyun reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
408*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
xenon_emmc_phy_disable_strobe(struct sdhci_host * host)413*4882a593Smuzhiyun static void xenon_emmc_phy_disable_strobe(struct sdhci_host *host)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
416*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
417*4882a593Smuzhiyun u32 reg;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Disable both SDHC Data Strobe and Enhanced Strobe */
420*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
421*4882a593Smuzhiyun reg &= ~(XENON_ENABLE_DATA_STROBE | XENON_ENABLE_RESP_STROBE);
422*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Clear Strobe line Pull down or Pull up */
425*4882a593Smuzhiyun if (priv->phy_type == EMMC_5_0_PHY) {
426*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
427*4882a593Smuzhiyun reg &= ~(XENON_EMMC5_FC_QSP_PD | XENON_EMMC5_FC_QSP_PU);
428*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
429*4882a593Smuzhiyun } else {
430*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
431*4882a593Smuzhiyun reg &= ~(XENON_EMMC5_1_FC_QSP_PD | XENON_EMMC5_1_FC_QSP_PU);
432*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Set HS400 Data Strobe and Enhanced Strobe */
xenon_emmc_phy_strobe_delay_adj(struct sdhci_host * host)437*4882a593Smuzhiyun static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
440*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
441*4882a593Smuzhiyun u32 reg;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
444*4882a593Smuzhiyun return;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (host->clock <= MMC_HIGH_52_MAX_DTR)
447*4882a593Smuzhiyun return;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun xenon_emmc_phy_enable_dll(host);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Enable SDHC Data Strobe */
454*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
455*4882a593Smuzhiyun reg |= XENON_ENABLE_DATA_STROBE;
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun * Enable SDHC Enhanced Strobe if supported
458*4882a593Smuzhiyun * Xenon Enhanced Strobe should be enabled only when
459*4882a593Smuzhiyun * 1. card is in HS400 mode and
460*4882a593Smuzhiyun * 2. SDCLK is higher than 52MHz
461*4882a593Smuzhiyun * 3. DLL is enabled
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun if (host->mmc->ios.enhanced_strobe)
464*4882a593Smuzhiyun reg |= XENON_ENABLE_RESP_STROBE;
465*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Set Data Strobe Pull down */
468*4882a593Smuzhiyun if (priv->phy_type == EMMC_5_0_PHY) {
469*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
470*4882a593Smuzhiyun reg |= XENON_EMMC5_FC_QSP_PD;
471*4882a593Smuzhiyun reg &= ~XENON_EMMC5_FC_QSP_PU;
472*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
473*4882a593Smuzhiyun } else {
474*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
475*4882a593Smuzhiyun reg |= XENON_EMMC5_1_FC_QSP_PD;
476*4882a593Smuzhiyun reg &= ~XENON_EMMC5_1_FC_QSP_PU;
477*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
483*4882a593Smuzhiyun * in SDR mode, enable Slow Mode to bypass eMMC PHY.
484*4882a593Smuzhiyun * SDIO slower SDR mode also requires Slow Mode.
485*4882a593Smuzhiyun *
486*4882a593Smuzhiyun * If Slow Mode is enabled, return true.
487*4882a593Smuzhiyun * Otherwise, return false.
488*4882a593Smuzhiyun */
xenon_emmc_phy_slow_mode(struct sdhci_host * host,unsigned char timing)489*4882a593Smuzhiyun static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
490*4882a593Smuzhiyun unsigned char timing)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
493*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
494*4882a593Smuzhiyun struct xenon_emmc_phy_params *params = priv->phy_params;
495*4882a593Smuzhiyun struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
496*4882a593Smuzhiyun u32 reg;
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (host->clock > MMC_HIGH_52_MAX_DTR)
500*4882a593Smuzhiyun return false;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->timing_adj);
503*4882a593Smuzhiyun /* When in slower SDR mode, enable Slow Mode for SDIO
504*4882a593Smuzhiyun * or when Slow Mode flag is set
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun switch (timing) {
507*4882a593Smuzhiyun case MMC_TIMING_LEGACY:
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun * If Slow Mode is required, enable Slow Mode by default
510*4882a593Smuzhiyun * in early init phase to avoid any potential issue.
511*4882a593Smuzhiyun */
512*4882a593Smuzhiyun if (params->slow_mode) {
513*4882a593Smuzhiyun reg |= XENON_TIMING_ADJUST_SLOW_MODE;
514*4882a593Smuzhiyun ret = true;
515*4882a593Smuzhiyun } else {
516*4882a593Smuzhiyun reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
517*4882a593Smuzhiyun ret = false;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR25:
521*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR12:
522*4882a593Smuzhiyun case MMC_TIMING_SD_HS:
523*4882a593Smuzhiyun case MMC_TIMING_MMC_HS:
524*4882a593Smuzhiyun if ((priv->init_card_type == MMC_TYPE_SDIO) ||
525*4882a593Smuzhiyun params->slow_mode) {
526*4882a593Smuzhiyun reg |= XENON_TIMING_ADJUST_SLOW_MODE;
527*4882a593Smuzhiyun ret = true;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun fallthrough;
531*4882a593Smuzhiyun default:
532*4882a593Smuzhiyun reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
533*4882a593Smuzhiyun ret = false;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->timing_adj);
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * Set-up eMMC 5.0/5.1 PHY.
542*4882a593Smuzhiyun * Specific configuration depends on the current speed mode in use.
543*4882a593Smuzhiyun */
xenon_emmc_phy_set(struct sdhci_host * host,unsigned char timing)544*4882a593Smuzhiyun static void xenon_emmc_phy_set(struct sdhci_host *host,
545*4882a593Smuzhiyun unsigned char timing)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun u32 reg;
548*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
549*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
550*4882a593Smuzhiyun struct xenon_emmc_phy_params *params = priv->phy_params;
551*4882a593Smuzhiyun struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Setup pad, set bit[28] and bits[26:24] */
556*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->pad_ctrl);
557*4882a593Smuzhiyun reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
558*4882a593Smuzhiyun XENON_FC_QSP_RECEN | XENON_OEN_QSN);
559*4882a593Smuzhiyun /* All FC_XX_RECEIVCE should be set as CMOS Type */
560*4882a593Smuzhiyun reg |= XENON_FC_ALL_CMOS_RECEIVER;
561*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->pad_ctrl);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Set CMD and DQ Pull Up */
564*4882a593Smuzhiyun if (priv->phy_type == EMMC_5_0_PHY) {
565*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
566*4882a593Smuzhiyun reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
567*4882a593Smuzhiyun reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
568*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
569*4882a593Smuzhiyun } else {
570*4882a593Smuzhiyun reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
571*4882a593Smuzhiyun reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
572*4882a593Smuzhiyun reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
573*4882a593Smuzhiyun sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (timing == MMC_TIMING_LEGACY) {
577*4882a593Smuzhiyun xenon_emmc_phy_slow_mode(host, timing);
578*4882a593Smuzhiyun goto phy_init;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun * If SDIO card, set SDIO Mode
583*4882a593Smuzhiyun * Otherwise, clear SDIO Mode
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->timing_adj);
586*4882a593Smuzhiyun if (priv->init_card_type == MMC_TYPE_SDIO)
587*4882a593Smuzhiyun reg |= XENON_TIMING_ADJUST_SDIO_MODE;
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
590*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->timing_adj);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (xenon_emmc_phy_slow_mode(host, timing))
593*4882a593Smuzhiyun goto phy_init;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * Set preferred ZNR and ZPR value
597*4882a593Smuzhiyun * The ZNR and ZPR value vary between different boards.
598*4882a593Smuzhiyun * Define them both in sdhci-xenon-emmc-phy.h.
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->pad_ctrl2);
601*4882a593Smuzhiyun reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
602*4882a593Smuzhiyun reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
603*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->pad_ctrl2);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun * When setting EMMC_PHY_FUNC_CONTROL register,
607*4882a593Smuzhiyun * SD clock should be disabled
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
610*4882a593Smuzhiyun reg &= ~SDHCI_CLOCK_CARD_EN;
611*4882a593Smuzhiyun sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun reg = sdhci_readl(host, phy_regs->func_ctrl);
614*4882a593Smuzhiyun switch (timing) {
615*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
616*4882a593Smuzhiyun reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
617*4882a593Smuzhiyun XENON_CMD_DDR_MODE;
618*4882a593Smuzhiyun reg &= ~XENON_DQ_ASYNC_MODE;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun case MMC_TIMING_UHS_DDR50:
621*4882a593Smuzhiyun case MMC_TIMING_MMC_DDR52:
622*4882a593Smuzhiyun reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
623*4882a593Smuzhiyun XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun default:
626*4882a593Smuzhiyun reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
627*4882a593Smuzhiyun XENON_CMD_DDR_MODE);
628*4882a593Smuzhiyun reg |= XENON_DQ_ASYNC_MODE;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun sdhci_writel(host, reg, phy_regs->func_ctrl);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Enable bus clock */
633*4882a593Smuzhiyun reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
634*4882a593Smuzhiyun reg |= SDHCI_CLOCK_CARD_EN;
635*4882a593Smuzhiyun sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS400)
638*4882a593Smuzhiyun /* Hardware team recommend a value for HS400 */
639*4882a593Smuzhiyun sdhci_writel(host, phy_regs->logic_timing_val,
640*4882a593Smuzhiyun phy_regs->logic_timing_adj);
641*4882a593Smuzhiyun else
642*4882a593Smuzhiyun xenon_emmc_phy_disable_strobe(host);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun phy_init:
645*4882a593Smuzhiyun xenon_emmc_phy_init(host);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
get_dt_pad_ctrl_data(struct sdhci_host * host,struct device_node * np,struct xenon_emmc_phy_params * params)650*4882a593Smuzhiyun static int get_dt_pad_ctrl_data(struct sdhci_host *host,
651*4882a593Smuzhiyun struct device_node *np,
652*4882a593Smuzhiyun struct xenon_emmc_phy_params *params)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun int ret = 0;
655*4882a593Smuzhiyun const char *name;
656*4882a593Smuzhiyun struct resource iomem;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (of_device_is_compatible(np, "marvell,armada-3700-sdhci"))
659*4882a593Smuzhiyun params->pad_ctrl.set_soc_pad = armada_3700_soc_pad_voltage_set;
660*4882a593Smuzhiyun else
661*4882a593Smuzhiyun return 0;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (of_address_to_resource(np, 1, &iomem)) {
664*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "Unable to find SoC PAD ctrl register address for %pOFn\n",
665*4882a593Smuzhiyun np);
666*4882a593Smuzhiyun return -EINVAL;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun params->pad_ctrl.reg = devm_ioremap_resource(mmc_dev(host->mmc),
670*4882a593Smuzhiyun &iomem);
671*4882a593Smuzhiyun if (IS_ERR(params->pad_ctrl.reg))
672*4882a593Smuzhiyun return PTR_ERR(params->pad_ctrl.reg);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun ret = of_property_read_string(np, "marvell,pad-type", &name);
675*4882a593Smuzhiyun if (ret) {
676*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "Unable to determine SoC PHY PAD ctrl type\n");
677*4882a593Smuzhiyun return ret;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun if (!strcmp(name, "sd")) {
680*4882a593Smuzhiyun params->pad_ctrl.pad_type = SOC_PAD_SD;
681*4882a593Smuzhiyun } else if (!strcmp(name, "fixed-1-8v")) {
682*4882a593Smuzhiyun params->pad_ctrl.pad_type = SOC_PAD_FIXED_1_8V;
683*4882a593Smuzhiyun } else {
684*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "Unsupported SoC PHY PAD ctrl type %s\n",
685*4882a593Smuzhiyun name);
686*4882a593Smuzhiyun return -EINVAL;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return ret;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
xenon_emmc_phy_parse_param_dt(struct sdhci_host * host,struct device_node * np,struct xenon_emmc_phy_params * params)692*4882a593Smuzhiyun static int xenon_emmc_phy_parse_param_dt(struct sdhci_host *host,
693*4882a593Smuzhiyun struct device_node *np,
694*4882a593Smuzhiyun struct xenon_emmc_phy_params *params)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun u32 value;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun params->slow_mode = false;
699*4882a593Smuzhiyun if (of_property_read_bool(np, "marvell,xenon-phy-slow-mode"))
700*4882a593Smuzhiyun params->slow_mode = true;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun params->znr = XENON_ZNR_DEF_VALUE;
703*4882a593Smuzhiyun if (!of_property_read_u32(np, "marvell,xenon-phy-znr", &value))
704*4882a593Smuzhiyun params->znr = value & XENON_ZNR_MASK;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun params->zpr = XENON_ZPR_DEF_VALUE;
707*4882a593Smuzhiyun if (!of_property_read_u32(np, "marvell,xenon-phy-zpr", &value))
708*4882a593Smuzhiyun params->zpr = value & XENON_ZPR_MASK;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
711*4882a593Smuzhiyun if (!of_property_read_u32(np, "marvell,xenon-phy-nr-success-tun",
712*4882a593Smuzhiyun &value))
713*4882a593Smuzhiyun params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
716*4882a593Smuzhiyun if (!of_property_read_u32(np, "marvell,xenon-phy-tun-step-divider",
717*4882a593Smuzhiyun &value))
718*4882a593Smuzhiyun params->tun_step_divider = value & 0xFF;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return get_dt_pad_ctrl_data(host, np, params);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Set SoC PHY Voltage PAD */
xenon_soc_pad_ctrl(struct sdhci_host * host,unsigned char signal_voltage)724*4882a593Smuzhiyun void xenon_soc_pad_ctrl(struct sdhci_host *host,
725*4882a593Smuzhiyun unsigned char signal_voltage)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun xenon_emmc_phy_set_soc_pad(host, signal_voltage);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /*
731*4882a593Smuzhiyun * Setting PHY when card is working in High Speed Mode.
732*4882a593Smuzhiyun * HS400 set Data Strobe and Enhanced Strobe if it is supported.
733*4882a593Smuzhiyun * HS200/SDR104 set tuning config to prepare for tuning.
734*4882a593Smuzhiyun */
xenon_hs_delay_adj(struct sdhci_host * host)735*4882a593Smuzhiyun static int xenon_hs_delay_adj(struct sdhci_host *host)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun int ret = 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
740*4882a593Smuzhiyun return -EINVAL;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun switch (host->timing) {
743*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
744*4882a593Smuzhiyun xenon_emmc_phy_strobe_delay_adj(host);
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun case MMC_TIMING_MMC_HS200:
747*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR104:
748*4882a593Smuzhiyun return xenon_emmc_phy_config_tuning(host);
749*4882a593Smuzhiyun case MMC_TIMING_MMC_DDR52:
750*4882a593Smuzhiyun case MMC_TIMING_UHS_DDR50:
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * DDR Mode requires driver to scan Sampling Fixed Delay Line,
753*4882a593Smuzhiyun * to find out a perfect operation sampling point.
754*4882a593Smuzhiyun * It is hard to implement such a scan in host driver
755*4882a593Smuzhiyun * since initiating commands by host driver is not safe.
756*4882a593Smuzhiyun * Thus so far just keep PHY Sampling Fixed Delay in
757*4882a593Smuzhiyun * default value of DDR mode.
758*4882a593Smuzhiyun *
759*4882a593Smuzhiyun * If any timing issue occurs in DDR mode on Marvell products,
760*4882a593Smuzhiyun * please contact maintainer for internal support in Marvell.
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun return ret;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /*
770*4882a593Smuzhiyun * Adjust PHY setting.
771*4882a593Smuzhiyun * PHY setting should be adjusted when SDCLK frequency, Bus Width
772*4882a593Smuzhiyun * or Speed Mode is changed.
773*4882a593Smuzhiyun * Additional config are required when card is working in High Speed mode,
774*4882a593Smuzhiyun * after leaving Legacy Mode.
775*4882a593Smuzhiyun */
xenon_phy_adj(struct sdhci_host * host,struct mmc_ios * ios)776*4882a593Smuzhiyun int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
779*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
780*4882a593Smuzhiyun int ret = 0;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (!host->clock) {
783*4882a593Smuzhiyun priv->clock = 0;
784*4882a593Smuzhiyun return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun * The timing, frequency or bus width is changed,
789*4882a593Smuzhiyun * better to set eMMC PHY based on current setting
790*4882a593Smuzhiyun * and adjust Xenon SDHC delay.
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun if ((host->clock == priv->clock) &&
793*4882a593Smuzhiyun (ios->bus_width == priv->bus_width) &&
794*4882a593Smuzhiyun (ios->timing == priv->timing))
795*4882a593Smuzhiyun return 0;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun xenon_emmc_phy_set(host, ios->timing);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Update the record */
800*4882a593Smuzhiyun priv->bus_width = ios->bus_width;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun priv->timing = ios->timing;
803*4882a593Smuzhiyun priv->clock = host->clock;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Legacy mode is a special case */
806*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_LEGACY)
807*4882a593Smuzhiyun return 0;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
810*4882a593Smuzhiyun ret = xenon_hs_delay_adj(host);
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
xenon_add_phy(struct device_node * np,struct sdhci_host * host,const char * phy_name)814*4882a593Smuzhiyun static int xenon_add_phy(struct device_node *np, struct sdhci_host *host,
815*4882a593Smuzhiyun const char *phy_name)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
818*4882a593Smuzhiyun struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
819*4882a593Smuzhiyun int ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun priv->phy_type = match_string(phy_types, NR_PHY_TYPES, phy_name);
822*4882a593Smuzhiyun if (priv->phy_type < 0) {
823*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc),
824*4882a593Smuzhiyun "Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
825*4882a593Smuzhiyun phy_name);
826*4882a593Smuzhiyun priv->phy_type = EMMC_5_1_PHY;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = xenon_alloc_emmc_phy(host);
830*4882a593Smuzhiyun if (ret)
831*4882a593Smuzhiyun return ret;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return xenon_emmc_phy_parse_param_dt(host, np, priv->phy_params);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
xenon_phy_parse_dt(struct device_node * np,struct sdhci_host * host)836*4882a593Smuzhiyun int xenon_phy_parse_dt(struct device_node *np, struct sdhci_host *host)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun const char *phy_type = NULL;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (!of_property_read_string(np, "marvell,xenon-phy-type", &phy_type))
841*4882a593Smuzhiyun return xenon_add_phy(np, host, phy_type);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return xenon_add_phy(np, host, "emmc 5.1 phy");
844*4882a593Smuzhiyun }
845