1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SDHCI support for SiRF primaII and marco SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/mmc/host.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
14*4882a593Smuzhiyun #include "sdhci-pltfm.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define SDHCI_CLK_DELAY_SETTING 0x4C
17*4882a593Smuzhiyun #define SDHCI_SIRF_8BITBUS BIT(3)
18*4882a593Smuzhiyun #define SIRF_TUNING_COUNT 16384
19*4882a593Smuzhiyun
sdhci_sirf_set_bus_width(struct sdhci_host * host,int width)20*4882a593Smuzhiyun static void sdhci_sirf_set_bus_width(struct sdhci_host *host, int width)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun u8 ctrl;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
25*4882a593Smuzhiyun ctrl &= ~(SDHCI_CTRL_4BITBUS | SDHCI_SIRF_8BITBUS);
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * CSR atlas7 and prima2 SD host version is not 3.0
29*4882a593Smuzhiyun * 8bit-width enable bit of CSR SD hosts is 3,
30*4882a593Smuzhiyun * while stardard hosts use bit 5
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun if (width == MMC_BUS_WIDTH_8)
33*4882a593Smuzhiyun ctrl |= SDHCI_SIRF_8BITBUS;
34*4882a593Smuzhiyun else if (width == MMC_BUS_WIDTH_4)
35*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_4BITBUS;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
sdhci_sirf_readl_le(struct sdhci_host * host,int reg)40*4882a593Smuzhiyun static u32 sdhci_sirf_readl_le(struct sdhci_host *host, int reg)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun u32 val = readl(host->ioaddr + reg);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (unlikely((reg == SDHCI_CAPABILITIES_1) &&
45*4882a593Smuzhiyun (host->mmc->caps & MMC_CAP_UHS_SDR50))) {
46*4882a593Smuzhiyun /* fake CAP_1 register */
47*4882a593Smuzhiyun val = SDHCI_SUPPORT_DDR50 |
48*4882a593Smuzhiyun SDHCI_SUPPORT_SDR50 | SDHCI_USE_SDR50_TUNING;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (unlikely(reg == SDHCI_SLOT_INT_STATUS)) {
52*4882a593Smuzhiyun u32 prss = val;
53*4882a593Smuzhiyun /* fake chips as V3.0 host conreoller */
54*4882a593Smuzhiyun prss &= ~(0xFF << 16);
55*4882a593Smuzhiyun val = prss | (SDHCI_SPEC_300 << 16);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun return val;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
sdhci_sirf_readw_le(struct sdhci_host * host,int reg)60*4882a593Smuzhiyun static u16 sdhci_sirf_readw_le(struct sdhci_host *host, int reg)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun u16 ret = 0;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun ret = readw(host->ioaddr + reg);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (unlikely(reg == SDHCI_HOST_VERSION)) {
67*4882a593Smuzhiyun ret = readw(host->ioaddr + SDHCI_HOST_VERSION);
68*4882a593Smuzhiyun ret |= SDHCI_SPEC_300;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return ret;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
sdhci_sirf_execute_tuning(struct sdhci_host * host,u32 opcode)74*4882a593Smuzhiyun static int sdhci_sirf_execute_tuning(struct sdhci_host *host, u32 opcode)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun int tuning_seq_cnt = 3;
77*4882a593Smuzhiyun int phase;
78*4882a593Smuzhiyun u8 tuned_phase_cnt = 0;
79*4882a593Smuzhiyun int rc = 0, longest_range = 0;
80*4882a593Smuzhiyun int start = -1, end = 0, tuning_value = -1, range = 0;
81*4882a593Smuzhiyun u16 clock_setting;
82*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun clock_setting = sdhci_readw(host, SDHCI_CLK_DELAY_SETTING);
85*4882a593Smuzhiyun clock_setting &= ~0x3fff;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun retry:
88*4882a593Smuzhiyun phase = 0;
89*4882a593Smuzhiyun tuned_phase_cnt = 0;
90*4882a593Smuzhiyun do {
91*4882a593Smuzhiyun sdhci_writel(host,
92*4882a593Smuzhiyun clock_setting | phase,
93*4882a593Smuzhiyun SDHCI_CLK_DELAY_SETTING);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (!mmc_send_tuning(mmc, opcode, NULL)) {
96*4882a593Smuzhiyun /* Tuning is successful at this tuning point */
97*4882a593Smuzhiyun tuned_phase_cnt++;
98*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "%s: Found good phase = %d\n",
99*4882a593Smuzhiyun mmc_hostname(mmc), phase);
100*4882a593Smuzhiyun if (start == -1)
101*4882a593Smuzhiyun start = phase;
102*4882a593Smuzhiyun end = phase;
103*4882a593Smuzhiyun range++;
104*4882a593Smuzhiyun if (phase == (SIRF_TUNING_COUNT - 1)
105*4882a593Smuzhiyun && range > longest_range)
106*4882a593Smuzhiyun tuning_value = (start + end) / 2;
107*4882a593Smuzhiyun } else {
108*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "%s: Found bad phase = %d\n",
109*4882a593Smuzhiyun mmc_hostname(mmc), phase);
110*4882a593Smuzhiyun if (range > longest_range) {
111*4882a593Smuzhiyun tuning_value = (start + end) / 2;
112*4882a593Smuzhiyun longest_range = range;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun start = -1;
115*4882a593Smuzhiyun end = range = 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun } while (++phase < SIRF_TUNING_COUNT);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (tuned_phase_cnt && tuning_value > 0) {
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Finally set the selected phase in delay
122*4882a593Smuzhiyun * line hw block.
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun phase = tuning_value;
125*4882a593Smuzhiyun sdhci_writel(host,
126*4882a593Smuzhiyun clock_setting | phase,
127*4882a593Smuzhiyun SDHCI_CLK_DELAY_SETTING);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "%s: Setting the tuning phase to %d\n",
130*4882a593Smuzhiyun mmc_hostname(mmc), phase);
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun if (--tuning_seq_cnt)
133*4882a593Smuzhiyun goto retry;
134*4882a593Smuzhiyun /* Tuning failed */
135*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "%s: No tuning point found\n",
136*4882a593Smuzhiyun mmc_hostname(mmc));
137*4882a593Smuzhiyun rc = -EIO;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return rc;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const struct sdhci_ops sdhci_sirf_ops = {
144*4882a593Smuzhiyun .read_l = sdhci_sirf_readl_le,
145*4882a593Smuzhiyun .read_w = sdhci_sirf_readw_le,
146*4882a593Smuzhiyun .platform_execute_tuning = sdhci_sirf_execute_tuning,
147*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
148*4882a593Smuzhiyun .get_max_clock = sdhci_pltfm_clk_get_max_clock,
149*4882a593Smuzhiyun .set_bus_width = sdhci_sirf_set_bus_width,
150*4882a593Smuzhiyun .reset = sdhci_reset,
151*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_sirf_pdata = {
155*4882a593Smuzhiyun .ops = &sdhci_sirf_ops,
156*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
157*4882a593Smuzhiyun SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
158*4882a593Smuzhiyun SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN |
159*4882a593Smuzhiyun SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
160*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
sdhci_sirf_probe(struct platform_device * pdev)163*4882a593Smuzhiyun static int sdhci_sirf_probe(struct platform_device *pdev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct sdhci_host *host;
166*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host;
167*4882a593Smuzhiyun struct clk *clk;
168*4882a593Smuzhiyun int ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
171*4882a593Smuzhiyun if (IS_ERR(clk)) {
172*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get clock");
173*4882a593Smuzhiyun return PTR_ERR(clk);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun host = sdhci_pltfm_init(pdev, &sdhci_sirf_pdata, 0);
177*4882a593Smuzhiyun if (IS_ERR(host))
178*4882a593Smuzhiyun return PTR_ERR(host);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun pltfm_host = sdhci_priv(host);
181*4882a593Smuzhiyun pltfm_host->clk = clk;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun sdhci_get_of_property(pdev);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = clk_prepare_enable(pltfm_host->clk);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun goto err_clk_prepare;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ret = sdhci_add_host(host);
190*4882a593Smuzhiyun if (ret)
191*4882a593Smuzhiyun goto err_sdhci_add;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * We must request the IRQ after sdhci_add_host(), as the tasklet only
195*4882a593Smuzhiyun * gets setup in sdhci_add_host() and we oops.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun ret = mmc_gpiod_request_cd(host->mmc, "cd", 0, false, 0);
198*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
199*4882a593Smuzhiyun goto err_request_cd;
200*4882a593Smuzhiyun if (!ret)
201*4882a593Smuzhiyun mmc_gpiod_request_cd_irq(host->mmc);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun err_request_cd:
206*4882a593Smuzhiyun sdhci_remove_host(host, 0);
207*4882a593Smuzhiyun err_sdhci_add:
208*4882a593Smuzhiyun clk_disable_unprepare(pltfm_host->clk);
209*4882a593Smuzhiyun err_clk_prepare:
210*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct of_device_id sdhci_sirf_of_match[] = {
215*4882a593Smuzhiyun { .compatible = "sirf,prima2-sdhc" },
216*4882a593Smuzhiyun { }
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_sirf_of_match);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static struct platform_driver sdhci_sirf_driver = {
221*4882a593Smuzhiyun .driver = {
222*4882a593Smuzhiyun .name = "sdhci-sirf",
223*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
224*4882a593Smuzhiyun .of_match_table = sdhci_sirf_of_match,
225*4882a593Smuzhiyun .pm = &sdhci_pltfm_pmops,
226*4882a593Smuzhiyun },
227*4882a593Smuzhiyun .probe = sdhci_sirf_probe,
228*4882a593Smuzhiyun .remove = sdhci_pltfm_unregister,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun module_platform_driver(sdhci_sirf_driver);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for SiRFprimaII/SiRFmarco");
234*4882a593Smuzhiyun MODULE_AUTHOR("Barry Song <21cnbao@gmail.com>");
235*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
236