xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-pxav3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2010 Marvell International Ltd.
4*4882a593Smuzhiyun  *		Zhangfei Gao <zhangfei.gao@marvell.com>
5*4882a593Smuzhiyun  *		Kevin Wang <dwang4@marvell.com>
6*4882a593Smuzhiyun  *		Mingwei Wang <mwwang@marvell.com>
7*4882a593Smuzhiyun  *		Philip Rakity <prakity@marvell.com>
8*4882a593Smuzhiyun  *		Mark Brown <markb@marvell.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/mmc/card.h>
16*4882a593Smuzhiyun #include <linux/mmc/host.h>
17*4882a593Smuzhiyun #include <linux/platform_data/pxa_sdhci.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/pm.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/mbus.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "sdhci.h"
28*4882a593Smuzhiyun #include "sdhci-pltfm.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define PXAV3_RPM_DELAY_MS     50
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SD_CLOCK_BURST_SIZE_SETUP		0x10A
33*4882a593Smuzhiyun #define SDCLK_SEL	0x100
34*4882a593Smuzhiyun #define SDCLK_DELAY_SHIFT	9
35*4882a593Smuzhiyun #define SDCLK_DELAY_MASK	0x1f
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define SD_CFG_FIFO_PARAM       0x100
38*4882a593Smuzhiyun #define SDCFG_GEN_PAD_CLK_ON	(1<<6)
39*4882a593Smuzhiyun #define SDCFG_GEN_PAD_CLK_CNT_MASK	0xFF
40*4882a593Smuzhiyun #define SDCFG_GEN_PAD_CLK_CNT_SHIFT	24
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SD_SPI_MODE          0x108
43*4882a593Smuzhiyun #define SD_CE_ATA_1          0x10C
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SD_CE_ATA_2          0x10E
46*4882a593Smuzhiyun #define SDCE_MISC_INT		(1<<2)
47*4882a593Smuzhiyun #define SDCE_MISC_INT_EN	(1<<1)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct sdhci_pxa {
50*4882a593Smuzhiyun 	struct clk *clk_core;
51*4882a593Smuzhiyun 	struct clk *clk_io;
52*4882a593Smuzhiyun 	u8	power_mode;
53*4882a593Smuzhiyun 	void __iomem *sdio3_conf_reg;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * These registers are relative to the second register region, for the
58*4882a593Smuzhiyun  * MBus bridge.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define SDHCI_WINDOW_CTRL(i)	(0x80 + ((i) << 3))
61*4882a593Smuzhiyun #define SDHCI_WINDOW_BASE(i)	(0x84 + ((i) << 3))
62*4882a593Smuzhiyun #define SDHCI_MAX_WIN_NUM	8
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * Fields below belong to SDIO3 Configuration Register (third register
66*4882a593Smuzhiyun  * region for the Armada 38x flavor)
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define SDIO3_CONF_CLK_INV	BIT(0)
70*4882a593Smuzhiyun #define SDIO3_CONF_SD_FB_CLK	BIT(2)
71*4882a593Smuzhiyun 
mv_conf_mbus_windows(struct platform_device * pdev,const struct mbus_dram_target_info * dram)72*4882a593Smuzhiyun static int mv_conf_mbus_windows(struct platform_device *pdev,
73*4882a593Smuzhiyun 				const struct mbus_dram_target_info *dram)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int i;
76*4882a593Smuzhiyun 	void __iomem *regs;
77*4882a593Smuzhiyun 	struct resource *res;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (!dram) {
80*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no mbus dram info\n");
81*4882a593Smuzhiyun 		return -EINVAL;
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
85*4882a593Smuzhiyun 	if (!res) {
86*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get mbus registers\n");
87*4882a593Smuzhiyun 		return -EINVAL;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	regs = ioremap(res->start, resource_size(res));
91*4882a593Smuzhiyun 	if (!regs) {
92*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot map mbus registers\n");
93*4882a593Smuzhiyun 		return -ENOMEM;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) {
97*4882a593Smuzhiyun 		writel(0, regs + SDHCI_WINDOW_CTRL(i));
98*4882a593Smuzhiyun 		writel(0, regs + SDHCI_WINDOW_BASE(i));
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
102*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		/* Write size, attributes and target id to control register */
105*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) |
106*4882a593Smuzhiyun 			(cs->mbus_attr << 8) |
107*4882a593Smuzhiyun 			(dram->mbus_dram_target_id << 4) | 1,
108*4882a593Smuzhiyun 			regs + SDHCI_WINDOW_CTRL(i));
109*4882a593Smuzhiyun 		/* Write base address to base register */
110*4882a593Smuzhiyun 		writel(cs->base, regs + SDHCI_WINDOW_BASE(i));
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	iounmap(regs);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
armada_38x_quirks(struct platform_device * pdev,struct sdhci_host * host)118*4882a593Smuzhiyun static int armada_38x_quirks(struct platform_device *pdev,
119*4882a593Smuzhiyun 			     struct sdhci_host *host)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
122*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
123*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
124*4882a593Smuzhiyun 	struct resource *res;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	host->quirks &= ~SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN;
127*4882a593Smuzhiyun 	host->quirks |= SDHCI_QUIRK_MISSING_CAPS;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
130*4882a593Smuzhiyun 	host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
133*4882a593Smuzhiyun 					   "conf-sdio3");
134*4882a593Smuzhiyun 	if (res) {
135*4882a593Smuzhiyun 		pxa->sdio3_conf_reg = devm_ioremap_resource(&pdev->dev, res);
136*4882a593Smuzhiyun 		if (IS_ERR(pxa->sdio3_conf_reg))
137*4882a593Smuzhiyun 			return PTR_ERR(pxa->sdio3_conf_reg);
138*4882a593Smuzhiyun 	} else {
139*4882a593Smuzhiyun 		/*
140*4882a593Smuzhiyun 		 * According to erratum 'FE-2946959' both SDR50 and DDR50
141*4882a593Smuzhiyun 		 * modes require specific clock adjustments in SDIO3
142*4882a593Smuzhiyun 		 * Configuration register, if the adjustment is not done,
143*4882a593Smuzhiyun 		 * remove them from the capabilities.
144*4882a593Smuzhiyun 		 */
145*4882a593Smuzhiyun 		host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "conf-sdio3 register not found: disabling SDR50 and DDR50 modes.\nConsider updating your dtb\n");
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * According to erratum 'ERR-7878951' Armada 38x SDHCI
152*4882a593Smuzhiyun 	 * controller has different capabilities than the ones shown
153*4882a593Smuzhiyun 	 * in its registers
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	if (of_property_read_bool(np, "no-1-8-v")) {
156*4882a593Smuzhiyun 		host->caps &= ~SDHCI_CAN_VDD_180;
157*4882a593Smuzhiyun 		host->mmc->caps &= ~MMC_CAP_1_8V_DDR;
158*4882a593Smuzhiyun 	} else {
159*4882a593Smuzhiyun 		host->caps &= ~SDHCI_CAN_VDD_330;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 	host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_USE_SDR50_TUNING);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
pxav3_reset(struct sdhci_host * host,u8 mask)166*4882a593Smuzhiyun static void pxav3_reset(struct sdhci_host *host, u8 mask)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
169*4882a593Smuzhiyun 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	sdhci_reset(host, mask);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (mask == SDHCI_RESET_ALL) {
174*4882a593Smuzhiyun 		/*
175*4882a593Smuzhiyun 		 * tune timing of read data/command when crc error happen
176*4882a593Smuzhiyun 		 * no performance impact
177*4882a593Smuzhiyun 		 */
178*4882a593Smuzhiyun 		if (pdata && 0 != pdata->clk_delay_cycles) {
179*4882a593Smuzhiyun 			u16 tmp;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
182*4882a593Smuzhiyun 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
183*4882a593Smuzhiyun 				<< SDCLK_DELAY_SHIFT;
184*4882a593Smuzhiyun 			tmp |= SDCLK_SEL;
185*4882a593Smuzhiyun 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
186*4882a593Smuzhiyun 		}
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define MAX_WAIT_COUNT 5
pxav3_gen_init_74_clocks(struct sdhci_host * host,u8 power_mode)191*4882a593Smuzhiyun static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
194*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
195*4882a593Smuzhiyun 	u16 tmp;
196*4882a593Smuzhiyun 	int count;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (pxa->power_mode == MMC_POWER_UP
199*4882a593Smuzhiyun 			&& power_mode == MMC_POWER_ON) {
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		dev_dbg(mmc_dev(host->mmc),
202*4882a593Smuzhiyun 				"%s: slot->power_mode = %d,"
203*4882a593Smuzhiyun 				"ios->power_mode = %d\n",
204*4882a593Smuzhiyun 				__func__,
205*4882a593Smuzhiyun 				pxa->power_mode,
206*4882a593Smuzhiyun 				power_mode);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		/* set we want notice of when 74 clocks are sent */
209*4882a593Smuzhiyun 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
210*4882a593Smuzhiyun 		tmp |= SDCE_MISC_INT_EN;
211*4882a593Smuzhiyun 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		/* start sending the 74 clocks */
214*4882a593Smuzhiyun 		tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
215*4882a593Smuzhiyun 		tmp |= SDCFG_GEN_PAD_CLK_ON;
216*4882a593Smuzhiyun 		writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		/* slowest speed is about 100KHz or 10usec per clock */
219*4882a593Smuzhiyun 		udelay(740);
220*4882a593Smuzhiyun 		count = 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		while (count++ < MAX_WAIT_COUNT) {
223*4882a593Smuzhiyun 			if ((readw(host->ioaddr + SD_CE_ATA_2)
224*4882a593Smuzhiyun 						& SDCE_MISC_INT) == 0)
225*4882a593Smuzhiyun 				break;
226*4882a593Smuzhiyun 			udelay(10);
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		if (count == MAX_WAIT_COUNT)
230*4882a593Smuzhiyun 			dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		/* clear the interrupt bit if posted */
233*4882a593Smuzhiyun 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
234*4882a593Smuzhiyun 		tmp |= SDCE_MISC_INT;
235*4882a593Smuzhiyun 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 	pxa->power_mode = power_mode;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
pxav3_set_uhs_signaling(struct sdhci_host * host,unsigned int uhs)240*4882a593Smuzhiyun static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
243*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
244*4882a593Smuzhiyun 	u16 ctrl_2;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 * Set V18_EN -- UHS modes do not work without this.
248*4882a593Smuzhiyun 	 * does not change signaling voltage
249*4882a593Smuzhiyun 	 */
250*4882a593Smuzhiyun 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Select Bus Speed Mode for host */
253*4882a593Smuzhiyun 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
254*4882a593Smuzhiyun 	switch (uhs) {
255*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR12:
256*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR25:
259*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR50:
262*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR104:
265*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
266*4882a593Smuzhiyun 		break;
267*4882a593Smuzhiyun 	case MMC_TIMING_MMC_DDR52:
268*4882a593Smuzhiyun 	case MMC_TIMING_UHS_DDR50:
269*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * Update SDIO3 Configuration register according to erratum
275*4882a593Smuzhiyun 	 * FE-2946959
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (pxa->sdio3_conf_reg) {
278*4882a593Smuzhiyun 		u8 reg_val  = readb(pxa->sdio3_conf_reg);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		if (uhs == MMC_TIMING_UHS_SDR50 ||
281*4882a593Smuzhiyun 		    uhs == MMC_TIMING_UHS_DDR50) {
282*4882a593Smuzhiyun 			reg_val &= ~SDIO3_CONF_CLK_INV;
283*4882a593Smuzhiyun 			reg_val |= SDIO3_CONF_SD_FB_CLK;
284*4882a593Smuzhiyun 		} else if (uhs == MMC_TIMING_MMC_HS) {
285*4882a593Smuzhiyun 			reg_val &= ~SDIO3_CONF_CLK_INV;
286*4882a593Smuzhiyun 			reg_val &= ~SDIO3_CONF_SD_FB_CLK;
287*4882a593Smuzhiyun 		} else {
288*4882a593Smuzhiyun 			reg_val |= SDIO3_CONF_CLK_INV;
289*4882a593Smuzhiyun 			reg_val &= ~SDIO3_CONF_SD_FB_CLK;
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 		writeb(reg_val, pxa->sdio3_conf_reg);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
295*4882a593Smuzhiyun 	dev_dbg(mmc_dev(host->mmc),
296*4882a593Smuzhiyun 		"%s uhs = %d, ctrl_2 = %04X\n",
297*4882a593Smuzhiyun 		__func__, uhs, ctrl_2);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
pxav3_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)300*4882a593Smuzhiyun static void pxav3_set_power(struct sdhci_host *host, unsigned char mode,
301*4882a593Smuzhiyun 			    unsigned short vdd)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
304*4882a593Smuzhiyun 	u8 pwr = host->pwr;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	sdhci_set_power_noreg(host, mode, vdd);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (host->pwr == pwr)
309*4882a593Smuzhiyun 		return;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (host->pwr == 0)
312*4882a593Smuzhiyun 		vdd = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (!IS_ERR(mmc->supply.vmmc))
315*4882a593Smuzhiyun 		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct sdhci_ops pxav3_sdhci_ops = {
319*4882a593Smuzhiyun 	.set_clock = sdhci_set_clock,
320*4882a593Smuzhiyun 	.set_power = pxav3_set_power,
321*4882a593Smuzhiyun 	.platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
322*4882a593Smuzhiyun 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
323*4882a593Smuzhiyun 	.set_bus_width = sdhci_set_bus_width,
324*4882a593Smuzhiyun 	.reset = pxav3_reset,
325*4882a593Smuzhiyun 	.set_uhs_signaling = pxav3_set_uhs_signaling,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_pxav3_pdata = {
329*4882a593Smuzhiyun 	.quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK
330*4882a593Smuzhiyun 		| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
331*4882a593Smuzhiyun 		| SDHCI_QUIRK_32BIT_ADMA_SIZE
332*4882a593Smuzhiyun 		| SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
333*4882a593Smuzhiyun 	.ops = &pxav3_sdhci_ops,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #ifdef CONFIG_OF
337*4882a593Smuzhiyun static const struct of_device_id sdhci_pxav3_of_match[] = {
338*4882a593Smuzhiyun 	{
339*4882a593Smuzhiyun 		.compatible = "mrvl,pxav3-mmc",
340*4882a593Smuzhiyun 	},
341*4882a593Smuzhiyun 	{
342*4882a593Smuzhiyun 		.compatible = "marvell,armada-380-sdhci",
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 	{},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
347*4882a593Smuzhiyun 
pxav3_get_mmc_pdata(struct device * dev)348*4882a593Smuzhiyun static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct sdhci_pxa_platdata *pdata;
351*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
352*4882a593Smuzhiyun 	u32 clk_delay_cycles;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
355*4882a593Smuzhiyun 	if (!pdata)
356*4882a593Smuzhiyun 		return NULL;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "mrvl,clk-delay-cycles",
359*4882a593Smuzhiyun 				  &clk_delay_cycles))
360*4882a593Smuzhiyun 		pdata->clk_delay_cycles = clk_delay_cycles;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return pdata;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun #else
pxav3_get_mmc_pdata(struct device * dev)365*4882a593Smuzhiyun static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	return NULL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun 
sdhci_pxav3_probe(struct platform_device * pdev)371*4882a593Smuzhiyun static int sdhci_pxav3_probe(struct platform_device *pdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
374*4882a593Smuzhiyun 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
375*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
376*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
377*4882a593Smuzhiyun 	struct sdhci_host *host = NULL;
378*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = NULL;
379*4882a593Smuzhiyun 	const struct of_device_id *match;
380*4882a593Smuzhiyun 	int ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, sizeof(*pxa));
383*4882a593Smuzhiyun 	if (IS_ERR(host))
384*4882a593Smuzhiyun 		return PTR_ERR(host);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
387*4882a593Smuzhiyun 	pxa = sdhci_pltfm_priv(pltfm_host);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	pxa->clk_io = devm_clk_get(dev, "io");
390*4882a593Smuzhiyun 	if (IS_ERR(pxa->clk_io))
391*4882a593Smuzhiyun 		pxa->clk_io = devm_clk_get(dev, NULL);
392*4882a593Smuzhiyun 	if (IS_ERR(pxa->clk_io)) {
393*4882a593Smuzhiyun 		dev_err(dev, "failed to get io clock\n");
394*4882a593Smuzhiyun 		ret = PTR_ERR(pxa->clk_io);
395*4882a593Smuzhiyun 		goto err_clk_get;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 	pltfm_host->clk = pxa->clk_io;
398*4882a593Smuzhiyun 	clk_prepare_enable(pxa->clk_io);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	pxa->clk_core = devm_clk_get(dev, "core");
401*4882a593Smuzhiyun 	if (!IS_ERR(pxa->clk_core))
402*4882a593Smuzhiyun 		clk_prepare_enable(pxa->clk_core);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* enable 1/8V DDR capable */
405*4882a593Smuzhiyun 	host->mmc->caps |= MMC_CAP_1_8V_DDR;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) {
408*4882a593Smuzhiyun 		ret = armada_38x_quirks(pdev, host);
409*4882a593Smuzhiyun 		if (ret < 0)
410*4882a593Smuzhiyun 			goto err_mbus_win;
411*4882a593Smuzhiyun 		ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info());
412*4882a593Smuzhiyun 		if (ret < 0)
413*4882a593Smuzhiyun 			goto err_mbus_win;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
417*4882a593Smuzhiyun 	if (match) {
418*4882a593Smuzhiyun 		ret = mmc_of_parse(host->mmc);
419*4882a593Smuzhiyun 		if (ret)
420*4882a593Smuzhiyun 			goto err_of_parse;
421*4882a593Smuzhiyun 		sdhci_get_of_property(pdev);
422*4882a593Smuzhiyun 		pdata = pxav3_get_mmc_pdata(dev);
423*4882a593Smuzhiyun 		pdev->dev.platform_data = pdata;
424*4882a593Smuzhiyun 	} else if (pdata) {
425*4882a593Smuzhiyun 		/* on-chip device */
426*4882a593Smuzhiyun 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT)
427*4882a593Smuzhiyun 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		/* If slot design supports 8 bit data, indicate this to MMC. */
430*4882a593Smuzhiyun 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
431*4882a593Smuzhiyun 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		if (pdata->quirks)
434*4882a593Smuzhiyun 			host->quirks |= pdata->quirks;
435*4882a593Smuzhiyun 		if (pdata->quirks2)
436*4882a593Smuzhiyun 			host->quirks2 |= pdata->quirks2;
437*4882a593Smuzhiyun 		if (pdata->host_caps)
438*4882a593Smuzhiyun 			host->mmc->caps |= pdata->host_caps;
439*4882a593Smuzhiyun 		if (pdata->host_caps2)
440*4882a593Smuzhiyun 			host->mmc->caps2 |= pdata->host_caps2;
441*4882a593Smuzhiyun 		if (pdata->pm_caps)
442*4882a593Smuzhiyun 			host->mmc->pm_caps |= pdata->pm_caps;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
446*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
447*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS);
448*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
449*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
450*4882a593Smuzhiyun 	pm_suspend_ignore_children(&pdev->dev, 1);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	ret = sdhci_add_host(host);
453*4882a593Smuzhiyun 	if (ret)
454*4882a593Smuzhiyun 		goto err_add_host;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (host->mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ)
457*4882a593Smuzhiyun 		device_init_wakeup(&pdev->dev, 1);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&pdev->dev);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun err_add_host:
464*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
465*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
466*4882a593Smuzhiyun err_of_parse:
467*4882a593Smuzhiyun err_mbus_win:
468*4882a593Smuzhiyun 	clk_disable_unprepare(pxa->clk_io);
469*4882a593Smuzhiyun 	clk_disable_unprepare(pxa->clk_core);
470*4882a593Smuzhiyun err_clk_get:
471*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
472*4882a593Smuzhiyun 	return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
sdhci_pxav3_remove(struct platform_device * pdev)475*4882a593Smuzhiyun static int sdhci_pxav3_remove(struct platform_device *pdev)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct sdhci_host *host = platform_get_drvdata(pdev);
478*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
479*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
482*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
483*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	sdhci_remove_host(host, 1);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	clk_disable_unprepare(pxa->clk_io);
488*4882a593Smuzhiyun 	clk_disable_unprepare(pxa->clk_core);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sdhci_pxav3_suspend(struct device * dev)496*4882a593Smuzhiyun static int sdhci_pxav3_suspend(struct device *dev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	int ret;
499*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
502*4882a593Smuzhiyun 	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
503*4882a593Smuzhiyun 		mmc_retune_needed(host->mmc);
504*4882a593Smuzhiyun 	ret = sdhci_suspend_host(host);
505*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev);
506*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dev);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return ret;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
sdhci_pxav3_resume(struct device * dev)511*4882a593Smuzhiyun static int sdhci_pxav3_resume(struct device *dev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	int ret;
514*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
517*4882a593Smuzhiyun 	ret = sdhci_resume_host(host);
518*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev);
519*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dev);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun #endif
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #ifdef CONFIG_PM
sdhci_pxav3_runtime_suspend(struct device * dev)526*4882a593Smuzhiyun static int sdhci_pxav3_runtime_suspend(struct device *dev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
529*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
530*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
531*4882a593Smuzhiyun 	int ret;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ret = sdhci_runtime_suspend_host(host);
534*4882a593Smuzhiyun 	if (ret)
535*4882a593Smuzhiyun 		return ret;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
538*4882a593Smuzhiyun 		mmc_retune_needed(host->mmc);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	clk_disable_unprepare(pxa->clk_io);
541*4882a593Smuzhiyun 	if (!IS_ERR(pxa->clk_core))
542*4882a593Smuzhiyun 		clk_disable_unprepare(pxa->clk_core);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
sdhci_pxav3_runtime_resume(struct device * dev)547*4882a593Smuzhiyun static int sdhci_pxav3_runtime_resume(struct device *dev)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
550*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
551*4882a593Smuzhiyun 	struct sdhci_pxa *pxa = sdhci_pltfm_priv(pltfm_host);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	clk_prepare_enable(pxa->clk_io);
554*4882a593Smuzhiyun 	if (!IS_ERR(pxa->clk_core))
555*4882a593Smuzhiyun 		clk_prepare_enable(pxa->clk_core);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return sdhci_runtime_resume_host(host, 0);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static const struct dev_pm_ops sdhci_pxav3_pmops = {
562*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume)
563*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend,
564*4882a593Smuzhiyun 		sdhci_pxav3_runtime_resume, NULL)
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct platform_driver sdhci_pxav3_driver = {
568*4882a593Smuzhiyun 	.driver		= {
569*4882a593Smuzhiyun 		.name	= "sdhci-pxav3",
570*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
571*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(sdhci_pxav3_of_match),
572*4882a593Smuzhiyun 		.pm	= &sdhci_pxav3_pmops,
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun 	.probe		= sdhci_pxav3_probe,
575*4882a593Smuzhiyun 	.remove		= sdhci_pxav3_remove,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun module_platform_driver(sdhci_pxav3_driver);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for pxav3");
581*4882a593Smuzhiyun MODULE_AUTHOR("Marvell International Ltd.");
582*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
583*4882a593Smuzhiyun 
584