1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010 Marvell International Ltd.
4*4882a593Smuzhiyun * Zhangfei Gao <zhangfei.gao@marvell.com>
5*4882a593Smuzhiyun * Kevin Wang <dwang4@marvell.com>
6*4882a593Smuzhiyun * Jun Nie <njun@marvell.com>
7*4882a593Smuzhiyun * Qiming Wu <wuqm@marvell.com>
8*4882a593Smuzhiyun * Philip Rakity <prakity@marvell.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/mmc/card.h>
18*4882a593Smuzhiyun #include <linux/mmc/host.h>
19*4882a593Smuzhiyun #include <linux/platform_data/pxa_sdhci.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "sdhci.h"
25*4882a593Smuzhiyun #include "sdhci-pltfm.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SD_FIFO_PARAM 0xe0
28*4882a593Smuzhiyun #define DIS_PAD_SD_CLK_GATE 0x0400 /* Turn on/off Dynamic SD Clock Gating */
29*4882a593Smuzhiyun #define CLK_GATE_ON 0x0200 /* Disable/enable Clock Gate */
30*4882a593Smuzhiyun #define CLK_GATE_CTL 0x0100 /* Clock Gate Control */
31*4882a593Smuzhiyun #define CLK_GATE_SETTING_BITS (DIS_PAD_SD_CLK_GATE | \
32*4882a593Smuzhiyun CLK_GATE_ON | CLK_GATE_CTL)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SD_CLOCK_BURST_SIZE_SETUP 0xe6
35*4882a593Smuzhiyun #define SDCLK_SEL_SHIFT 8
36*4882a593Smuzhiyun #define SDCLK_SEL_MASK 0x3
37*4882a593Smuzhiyun #define SDCLK_DELAY_SHIFT 10
38*4882a593Smuzhiyun #define SDCLK_DELAY_MASK 0x3c
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define SD_CE_ATA_2 0xea
41*4882a593Smuzhiyun #define MMC_CARD 0x1000
42*4882a593Smuzhiyun #define MMC_WIDTH 0x0100
43*4882a593Smuzhiyun
pxav2_reset(struct sdhci_host * host,u8 mask)44*4882a593Smuzhiyun static void pxav2_reset(struct sdhci_host *host, u8 mask)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
47*4882a593Smuzhiyun struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun sdhci_reset(host, mask);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (mask == SDHCI_RESET_ALL) {
52*4882a593Smuzhiyun u16 tmp = 0;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * tune timing of read data/command when crc error happen
56*4882a593Smuzhiyun * no performance impact
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun if (pdata && pdata->clk_delay_sel == 1) {
59*4882a593Smuzhiyun tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun tmp &= ~(SDCLK_DELAY_MASK << SDCLK_DELAY_SHIFT);
62*4882a593Smuzhiyun tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
63*4882a593Smuzhiyun << SDCLK_DELAY_SHIFT;
64*4882a593Smuzhiyun tmp &= ~(SDCLK_SEL_MASK << SDCLK_SEL_SHIFT);
65*4882a593Smuzhiyun tmp |= (1 & SDCLK_SEL_MASK) << SDCLK_SEL_SHIFT;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (pdata && (pdata->flags & PXA_FLAG_ENABLE_CLOCK_GATING)) {
71*4882a593Smuzhiyun tmp = readw(host->ioaddr + SD_FIFO_PARAM);
72*4882a593Smuzhiyun tmp &= ~CLK_GATE_SETTING_BITS;
73*4882a593Smuzhiyun writew(tmp, host->ioaddr + SD_FIFO_PARAM);
74*4882a593Smuzhiyun } else {
75*4882a593Smuzhiyun tmp = readw(host->ioaddr + SD_FIFO_PARAM);
76*4882a593Smuzhiyun tmp &= ~CLK_GATE_SETTING_BITS;
77*4882a593Smuzhiyun tmp |= CLK_GATE_SETTING_BITS;
78*4882a593Smuzhiyun writew(tmp, host->ioaddr + SD_FIFO_PARAM);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
pxav2_mmc_set_bus_width(struct sdhci_host * host,int width)83*4882a593Smuzhiyun static void pxav2_mmc_set_bus_width(struct sdhci_host *host, int width)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun u8 ctrl;
86*4882a593Smuzhiyun u16 tmp;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
89*4882a593Smuzhiyun tmp = readw(host->ioaddr + SD_CE_ATA_2);
90*4882a593Smuzhiyun if (width == MMC_BUS_WIDTH_8) {
91*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_4BITBUS;
92*4882a593Smuzhiyun tmp |= MMC_CARD | MMC_WIDTH;
93*4882a593Smuzhiyun } else {
94*4882a593Smuzhiyun tmp &= ~(MMC_CARD | MMC_WIDTH);
95*4882a593Smuzhiyun if (width == MMC_BUS_WIDTH_4)
96*4882a593Smuzhiyun ctrl |= SDHCI_CTRL_4BITBUS;
97*4882a593Smuzhiyun else
98*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_4BITBUS;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun writew(tmp, host->ioaddr + SD_CE_ATA_2);
101*4882a593Smuzhiyun writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct sdhci_ops pxav2_sdhci_ops = {
105*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
106*4882a593Smuzhiyun .get_max_clock = sdhci_pltfm_clk_get_max_clock,
107*4882a593Smuzhiyun .set_bus_width = pxav2_mmc_set_bus_width,
108*4882a593Smuzhiyun .reset = pxav2_reset,
109*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #ifdef CONFIG_OF
113*4882a593Smuzhiyun static const struct of_device_id sdhci_pxav2_of_match[] = {
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun .compatible = "mrvl,pxav2-mmc",
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun {},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_pxav2_of_match);
120*4882a593Smuzhiyun
pxav2_get_mmc_pdata(struct device * dev)121*4882a593Smuzhiyun static struct sdhci_pxa_platdata *pxav2_get_mmc_pdata(struct device *dev)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct sdhci_pxa_platdata *pdata;
124*4882a593Smuzhiyun struct device_node *np = dev->of_node;
125*4882a593Smuzhiyun u32 bus_width;
126*4882a593Smuzhiyun u32 clk_delay_cycles;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
129*4882a593Smuzhiyun if (!pdata)
130*4882a593Smuzhiyun return NULL;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (of_find_property(np, "non-removable", NULL))
133*4882a593Smuzhiyun pdata->flags |= PXA_FLAG_CARD_PERMANENT;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun of_property_read_u32(np, "bus-width", &bus_width);
136*4882a593Smuzhiyun if (bus_width == 8)
137*4882a593Smuzhiyun pdata->flags |= PXA_FLAG_SD_8_BIT_CAPABLE_SLOT;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun of_property_read_u32(np, "mrvl,clk-delay-cycles", &clk_delay_cycles);
140*4882a593Smuzhiyun if (clk_delay_cycles > 0) {
141*4882a593Smuzhiyun pdata->clk_delay_sel = 1;
142*4882a593Smuzhiyun pdata->clk_delay_cycles = clk_delay_cycles;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return pdata;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun #else
pxav2_get_mmc_pdata(struct device * dev)148*4882a593Smuzhiyun static inline struct sdhci_pxa_platdata *pxav2_get_mmc_pdata(struct device *dev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return NULL;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun
sdhci_pxav2_probe(struct platform_device * pdev)154*4882a593Smuzhiyun static int sdhci_pxav2_probe(struct platform_device *pdev)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host;
157*4882a593Smuzhiyun struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
158*4882a593Smuzhiyun struct device *dev = &pdev->dev;
159*4882a593Smuzhiyun struct sdhci_host *host = NULL;
160*4882a593Smuzhiyun const struct of_device_id *match;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun int ret;
163*4882a593Smuzhiyun struct clk *clk;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun host = sdhci_pltfm_init(pdev, NULL, 0);
166*4882a593Smuzhiyun if (IS_ERR(host))
167*4882a593Smuzhiyun return PTR_ERR(host);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun pltfm_host = sdhci_priv(host);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun clk = devm_clk_get(dev, "PXA-SDHCLK");
172*4882a593Smuzhiyun if (IS_ERR(clk)) {
173*4882a593Smuzhiyun dev_err(dev, "failed to get io clock\n");
174*4882a593Smuzhiyun ret = PTR_ERR(clk);
175*4882a593Smuzhiyun goto free;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun pltfm_host->clk = clk;
178*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
179*4882a593Smuzhiyun if (ret) {
180*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable io clock\n");
181*4882a593Smuzhiyun goto free;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun host->quirks = SDHCI_QUIRK_BROKEN_ADMA
185*4882a593Smuzhiyun | SDHCI_QUIRK_BROKEN_TIMEOUT_VAL
186*4882a593Smuzhiyun | SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun match = of_match_device(of_match_ptr(sdhci_pxav2_of_match), &pdev->dev);
189*4882a593Smuzhiyun if (match) {
190*4882a593Smuzhiyun pdata = pxav2_get_mmc_pdata(dev);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun if (pdata) {
193*4882a593Smuzhiyun if (pdata->flags & PXA_FLAG_CARD_PERMANENT) {
194*4882a593Smuzhiyun /* on-chip device */
195*4882a593Smuzhiyun host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
196*4882a593Smuzhiyun host->mmc->caps |= MMC_CAP_NONREMOVABLE;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* If slot design supports 8 bit data, indicate this to MMC. */
200*4882a593Smuzhiyun if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
201*4882a593Smuzhiyun host->mmc->caps |= MMC_CAP_8_BIT_DATA;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (pdata->quirks)
204*4882a593Smuzhiyun host->quirks |= pdata->quirks;
205*4882a593Smuzhiyun if (pdata->host_caps)
206*4882a593Smuzhiyun host->mmc->caps |= pdata->host_caps;
207*4882a593Smuzhiyun if (pdata->pm_caps)
208*4882a593Smuzhiyun host->mmc->pm_caps |= pdata->pm_caps;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun host->ops = &pxav2_sdhci_ops;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = sdhci_add_host(host);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun goto disable_clk;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun disable_clk:
220*4882a593Smuzhiyun clk_disable_unprepare(clk);
221*4882a593Smuzhiyun free:
222*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
223*4882a593Smuzhiyun return ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static struct platform_driver sdhci_pxav2_driver = {
227*4882a593Smuzhiyun .driver = {
228*4882a593Smuzhiyun .name = "sdhci-pxav2",
229*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
230*4882a593Smuzhiyun .of_match_table = of_match_ptr(sdhci_pxav2_of_match),
231*4882a593Smuzhiyun .pm = &sdhci_pltfm_pmops,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun .probe = sdhci_pxav2_probe,
234*4882a593Smuzhiyun .remove = sdhci_pltfm_unregister,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun module_platform_driver(sdhci_pxav2_driver);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for pxav2");
240*4882a593Smuzhiyun MODULE_AUTHOR("Marvell International Ltd.");
241*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
242*4882a593Smuzhiyun
243